



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Obsolete                                                      |
| Number of LABs/CLBs            | 624                                                           |
| Number of Logic Elements/Cells | 4992                                                          |
| Total RAM Bits                 | 24576                                                         |
| Number of I/O                  | 189                                                           |
| Number of Gates                | 158000                                                        |
| Voltage - Supply               | 3V ~ 3.6V                                                     |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | -40°C ~ 85°C (TA)                                             |
| Package / Case                 | 240-BFQFP Exposed Pad                                         |
| Supplier Device Package        | 240-RQFP (32x32)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k100ari240-3n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Notes to tables:

- (1) FLEX 10K and FLEX 10KA device package types include plastic J-lead chip carrier (PLCC), thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), ball-grid array (BGA), pin-grid array (PGA), and FineLine BGA™ packages.
- (2) This option is supported with a 256-pin FineLine BGA package. By using SameFrame pin migration, all FineLine BGA packages are pin compatible. For example, a board can be designed to support both 256-pin and 484-pin FineLine BGA packages. The Altera software automatically avoids conflicting pins when future migration is set.

# General Description

Altera's FLEX 10K devices are the industry's first embedded PLDs. Based on reconfigurable CMOS SRAM elements, the Flexible Logic Element MatriX (FLEX) architecture incorporates all features necessary to implement common gate array megafunctions. With up to 250,000 gates, the FLEX 10K family provides the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device.

FLEX 10K devices are reconfigurable, which allows 100% testing prior to shipment. As a result, the designer is not required to generate test vectors for fault coverage purposes. Additionally, the designer does not need to manage inventories of different ASIC designs; FLEX 10K devices can be configured on the board for the specific functionality required.

Table 6 shows FLEX 10K performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. No special design technique was required to implement the applications; the designer simply inferred or instantiated a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

| Application                       |     | urces<br>sed | Performance       |                   |                   |                   | Units |
|-----------------------------------|-----|--------------|-------------------|-------------------|-------------------|-------------------|-------|
|                                   | LEs | EABs         | -1 Speed<br>Grade | -2 Speed<br>Grade | -3 Speed<br>Grade | -4 Speed<br>Grade |       |
| 16-bit loadable counter (1)       | 16  | 0            | 204               | 166               | 125               | 95                | MHz   |
| 16-bit accumulator (1)            | 16  | 0            | 204               | 166               | 125               | 95                | MHz   |
| 16-to-1 multiplexer (2)           | 10  | 0            | 4.2               | 5.8               | 6.0               | 7.0               | ns    |
| 256 × 8 RAM read cycle speed (3)  | 0   | 1            | 172               | 145               | 108               | 84                | MHz   |
| 256 × 8 RAM write cycle speed (3) | 0   | 1            | 106               | 89                | 68                | 63                | MHz   |

#### Notes:

- (1) The speed grade of this application is limited because of clock high and low specifications.
- (2) This application uses combinatorial inputs and outputs.
- (3) This application uses registered inputs and outputs.



For more information, see the following documents:

- Configuration Devices for APEX & FLEX Devices Data Sheet
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- Application Note 116 (Configuring APEX 20K, FLEX 10K & FLEX 6000 Devices)

FLEX 10K devices are supported by Altera development systems; single, integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools.

The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use device-specific features such as carry chains which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development systems include DesignWare functions that are optimized for the FLEX 10K architecture.

The Altera development systems run on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations.



See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet for more information.

# Functional Description

Each FLEX 10K device contains an embedded array to implement memory and specialized logic functions, and a logic array to implement general logic.

The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 2,048 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions, such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions.

Figure 7 shows how an n-bit full adder can be implemented in n+1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can either be bypassed for simple adders or be used for an accumulator function. The carry chain logic generates the carry-out signal, which is routed directly to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it can be used as a general-purpose signal.



Figure 7. Carry Chain Operation (n-bit Full Adder)

#### LE Operating Modes

The FLEX 10K LE can operate in the following four modes:

- Normal mode
- Arithmetic mode
- Up/down counter mode
- Clearable counter mode

Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. Three inputs to the LE provide clock, clear, and preset control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions which use a specific LE operating mode for optimal performance.

The architecture provides a synchronous clock enable to the register in all four modes. The Altera software can set DATA1 to enable the register synchronously, providing easy implementation of fully synchronous designs.

Figure 9 shows the LE operating modes.

For improved routing, the row interconnect is comprised of a combination of full-length and half-length channels. The full-length channels connect to all LABs in a row; the half-length channels connect to the LABs in half of the row. The EAB can be driven by the half-length channels in the left half of the row and by the full-length channels. The EAB drives out to the full-length channels. In addition to providing a predictable, row-wide interconnect, this architecture provides increased routing resources. Two neighboring LABs can be connected using a half-row channel, thereby saving the other half of the channel for the other half of the row.

Table 7 summarizes the FastTrack Interconnect resources available in each FLEX  $10 \mathrm{K}$  device.

| Table 7. FLEX 1         | Table 7. FLEX 10K FastTrack Interconnect Resources |                     |         |                        |  |  |  |  |
|-------------------------|----------------------------------------------------|---------------------|---------|------------------------|--|--|--|--|
| Device                  | Rows                                               | Channels per<br>Row | Columns | Channels per<br>Column |  |  |  |  |
| EPF10K10<br>EPF10K10A   | 3                                                  | 144                 | 24      | 24                     |  |  |  |  |
| EPF10K20                | 6                                                  | 144                 | 24      | 24                     |  |  |  |  |
| EPF10K30<br>EPF10K30A   | 6                                                  | 216                 | 36      | 24                     |  |  |  |  |
| EPF10K40                | 8                                                  | 216                 | 36      | 24                     |  |  |  |  |
| EPF10K50<br>EPF10K50V   | 10                                                 | 216                 | 36      | 24                     |  |  |  |  |
| EPF10K70                | 9                                                  | 312                 | 52      | 24                     |  |  |  |  |
| EPF10K100<br>EPF10K100A | 12                                                 | 312                 | 52      | 24                     |  |  |  |  |
| EPF10K130V              | 16                                                 | 312                 | 52      | 32                     |  |  |  |  |
| EPF10K250A              | 20                                                 | 456                 | 76      | 40                     |  |  |  |  |

In addition to general-purpose I/O pins, FLEX 10K devices have six dedicated input pins that provide low-skew signal distribution across the device. These six inputs can be used for global clock, clear, preset, and peripheral output enable and clock enable control signals. These signals are available as control signals for all LABs and IOEs in the device.

The dedicated inputs can also be used as general-purpose data inputs because they can feed the local interconnect of each LAB in the device. However, the use of dedicated inputs as data inputs can introduce additional delay into the control signal network.

Figure 13. Bidirectional I/O Registers



Each IOE selects the clock, clear, clock enable, and output enable controls from a network of I/O control signals called the peripheral control bus. The peripheral control bus uses high-speed drivers to minimize signal skew across devices; it provides up to 12 peripheral control signals that can be allocated as follows:

- Up to eight output enable signals
- Up to six clock enable signals
- Up to two clock signals
- Up to two clear signals

If more than six clock enable or eight output enable signals are required, each IOE on the device can be controlled by clock enable and output enable signals driven by specific LEs. In addition to the two clock signals available on the peripheral control bus, each IOE can use one of two dedicated clock pins. Each peripheral control signal can be driven by any of the dedicated input pins or the first LE of each LAB in a particular row. In addition, an LE in a different row can drive a column interconnect, which causes a row interconnect to drive the peripheral control signal. The chip-wide reset signal will reset all IOE registers, overriding any other control signals.

Tables 8 and 9 list the sources for each peripheral control signal, and the rows that can drive global signals. These tables also show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals.

Signals on the peripheral control bus can also drive the four global signals, referred to as GLOBAL0 through GLOBAL3 in Tables 8 and 9. The internally generated signal can drive the global signal, providing the same low-skew, low-delay characteristics for an internally generated signal as for a signal driven by an input. This feature is ideal for internally generated clear or clock signals with high fan-out. When a global signal is driven by internal logic, the dedicated input pin that drives that global signal cannot be used. The dedicated input pin should be driven to a known logic state (such as ground) and not be allowed to float.

When the chip-wide output enable pin is held low, it will tri-state all pins on the device. This option can be set in the Global Project Device Options menu. Additionally, the registers in the IOE can be reset by holding the chip-wide reset pin low.

#### Row-to-IOE Connections

When an IOE is used as an input signal, it can drive two separate row channels. The signal is accessible by all LEs within that row. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the row channels. Up to eight IOEs connect to each side of each row channel. See Figure 14.

Figure 14. FLEX 10K Row-to-IOE Connections

The values for m and n are provided in Table 10.



#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) Maximum  $V_{CC}$  rise time is 100 ms.  $V_{CC}$  must rise monotonically.
- (5) Typical values are for  $T_A = 25^{\circ}$  C and  $V_{CC} = 5.0$  V.
- (6) These values are specified under the Recommended Operation Condition shown in Table 18 on page 45.
- (7) The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (8) The  $I_{OL}$  parameter refers to low-level TTL or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (9) This value is specified for normal device operation. The value may vary during power-up.
- (10) Capacitance is sample-tested only.

Figure 20 shows the typical output drive characteristics of FLEX 10K devices with 5.0-V and 3.3-V  $V_{\rm CCIO}$ . The output driver is compliant with the 5.0-V *PCI Local Bus Specification, Revision 2.2* (for 5.0-V  $V_{\rm CCIO}$ ).

Figure 20. Output Drive Characteristics of FLEX 10K Devices



Figure 22 shows the typical output drive characteristics of EPF10K10A, EPF10K30A, EPF10K100A, and EPF10K250A devices with 3.3-V and 2.5-V V<sub>CCIO</sub>. The output driver is compliant with the 3.3-V *PCI Local Bus Specification, Revision 2.2* (with 3.3-V V<sub>CCIO</sub>). Moreover, device analysis shows that the EPF10K10A, EPF10K30A, and EPF 10K100A devices can drive a 5.0-V PCI bus with eight or fewer loads.

60 H 60 H  $I_{OL}$  $I_{OL}$ 50 50 40 40  $V_{CCINT} = 3.3 V$  $V_{CCINT} = 3.3 V$  $V_{CCIO} = 3.3 V$  $V_{CCIO} = 2.5 V$ Typical I<sub>O</sub> Typical I<sub>O</sub> Room Temperature Room Temperature 30 30 Output Output Current (mA) Current (mA) 20 20 10 10  $I_{OH}$  $I_{OH}$ V<sub>O</sub> Output Voltage (V) Vo Output Voltage (V)

Figure 22. Output Drive Characteristics for EPF10K10A, EPF10K30A & EPF10K100A Devices

Figure 23 shows the typical output drive characteristics of the EPF10K250A device with 3.3-V and 2.5-V  $V_{\rm CCIO}$ .



Figure 23. Output Drive Characteristics for EPF10K250A Device

# **Timing Model**

The continuous, high-performance FastTrack Interconnect routing resources ensure predictable performance and accurate simulation and timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance.

Device performance can be estimated by following the signal path from a source, through the interconnect, to the destination. For example, the registered performance between two LEs on the same row can be calculated by adding the following parameters:

- LE register clock-to-output delay ( $t_{CO}$ )
- Interconnect delay ( $t_{SAMEROW}$ )
- LE look-up table delay ( $t_{LIIT}$ )
- LE register setup time ( $t_{SU}$ )

The routing delay depends on the placement of the source and destination LEs. A more complex registered path may involve multiple combinatorial LEs between the source and destination LEs.

| Symbol                   | mbol Parameter                                                                                                       |     |  |  |  |  |
|--------------------------|----------------------------------------------------------------------------------------------------------------------|-----|--|--|--|--|
| t <sub>DIN2IOE</sub>     | Delay from dedicated input pin to IOE control input                                                                  | (7) |  |  |  |  |
| t <sub>DCLK2LE</sub>     | Delay from dedicated clock pin to LE or EAB clock                                                                    | (7) |  |  |  |  |
| t <sub>DIN2DATA</sub>    | Delay from dedicated input or clock to LE or EAB data                                                                | (7) |  |  |  |  |
| t <sub>DCLK2IOE</sub>    | Delay from dedicated clock pin to IOE clock                                                                          |     |  |  |  |  |
| t <sub>DIN2LE</sub>      | Delay from dedicated input pin to LE or EAB control input                                                            | (7) |  |  |  |  |
| t <sub>SAMELAB</sub>     | Routing delay for an LE driving another LE in the same LAB                                                           |     |  |  |  |  |
| t <sub>SAMEROW</sub>     | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row                                |     |  |  |  |  |
| t <sub>SAME</sub> COLUMN | Routing delay for an LE driving an IOE in the same column                                                            | (7) |  |  |  |  |
| t <sub>DIFFROW</sub>     | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row                                   | (7) |  |  |  |  |
| t <sub>TWOROWS</sub>     | Routing delay for a row IOE or EAB driving an LE or EAB in a different row                                           | (7) |  |  |  |  |
| t <sub>LEPERIPH</sub>    | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus                            | (7) |  |  |  |  |
| t <sub>LABCARRY</sub>    | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB     |     |  |  |  |  |
| t <sub>LABCASC</sub>     | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |     |  |  |  |  |

| Table 37. Ex       |                                                                                                |            |
|--------------------|------------------------------------------------------------------------------------------------|------------|
| Symbol             | Parameter                                                                                      | Conditions |
| t <sub>DRR</sub>   | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (9)        |
| t <sub>INSU</sub>  | Setup time with global clock at IOE register                                                   |            |
| t <sub>INH</sub>   | Hold time with global clock at IOE register                                                    |            |
| t <sub>OUTCO</sub> | Clock-to-output delay with global clock at IOE register                                        |            |

| Table 38. External Bidirectional Timing Parameters Note (10) |                                                                                |           |  |  |  |  |  |
|--------------------------------------------------------------|--------------------------------------------------------------------------------|-----------|--|--|--|--|--|
| Symbol                                                       | Parameter                                                                      | Condition |  |  |  |  |  |
| t <sub>INSUBIDIR</sub>                                       | Setup time for bidirectional pins with global clock at adjacent LE register    |           |  |  |  |  |  |
| t <sub>INHBIDIR</sub>                                        | Hold time for bidirectional pins with global clock at adjacent LE register     |           |  |  |  |  |  |
| t <sub>OUTCOBIDIR</sub>                                      | Clock-to-output delay for bidirectional pins with global clock at IOE register |           |  |  |  |  |  |
| t <sub>XZBIDIR</sub>                                         | Synchronous IOE output buffer disable delay                                    |           |  |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                         | Synchronous IOE output buffer enable delay, slow slew rate = off               |           |  |  |  |  |  |

| Symbol              | -3 Spee | d Grade | -4 Spee | d Grade | Unit |
|---------------------|---------|---------|---------|---------|------|
|                     | Min     | Max     | Min     | Max     |      |
| $t_{IOD}$           |         | 0.4     |         | 0.6     | ns   |
| t <sub>IOC</sub>    |         | 0.5     |         | 0.9     | ns   |
| t <sub>IOCO</sub>   |         | 0.4     |         | 0.5     | ns   |
| $t_{IOCOMB}$        |         | 0.0     |         | 0.0     | ns   |
| t <sub>IOSU</sub>   | 3.1     |         | 3.5     |         | ns   |
| t <sub>IOH</sub>    | 1.0     |         | 1.9     |         | ns   |
| t <sub>IOCLR</sub>  |         | 1.0     |         | 1.2     | ns   |
| t <sub>OD1</sub>    |         | 3.3     |         | 3.6     | ns   |
| $t_{OD2}$           |         | 5.6     |         | 6.5     | ns   |
| $t_{\text{OD3}}$    |         | 7.0     |         | 8.3     | ns   |
| $t_{XZ}$            |         | 5.2     |         | 5.5     | ns   |
| t <sub>ZX1</sub>    |         | 5.2     |         | 5.5     | ns   |
| t <sub>ZX2</sub>    |         | 7.5     |         | 8.4     | ns   |
| t <sub>ZX3</sub>    |         | 8.9     |         | 10.2    | ns   |
| t <sub>INREG</sub>  |         | 7.7     |         | 10.0    | ns   |
| t <sub>IOFD</sub>   |         | 3.3     |         | 4.0     | ns   |
| t <sub>INCOMB</sub> |         | 3.3     |         | 4.0     | ns   |

| Symbol                                                            | -3DX Spe | ed Grade | -3 Speed Grade |      | -4 Speed Grade |      | Unit |
|-------------------------------------------------------------------|----------|----------|----------------|------|----------------|------|------|
|                                                                   | Min      | Max      | Min            | Max  | Min            | Max  |      |
| t <sub>DIN2IOE</sub>                                              |          | 10.3     |                | 10.3 |                | 12.2 | ns   |
| t <sub>DIN2LE</sub>                                               |          | 4.8      |                | 4.8  |                | 6.0  | ns   |
| t <sub>DIN2DATA</sub>                                             |          | 7.3      |                | 7.3  |                | 11.0 | ns   |
| t <sub>DCLK2IOE</sub> without ClockLock or ClockBoost circuitry   |          | 6.2      |                | 6.2  |                | 7.7  | ns   |
| $t_{DCLK2IOE}$ with ClockLock or ClockBoost circuitry             |          | 2.3      |                | _    |                | _    | ns   |
| t <sub>DCLK2LE</sub> without ClockLock or<br>ClockBoost circuitry |          | 4.8      |                | 4.8  |                | 6.0  | ns   |
| $t_{DCLK2LE}$ with ClockLock or ClockBoost circuitry              |          | 2.3      |                | _    |                | _    | ns   |
| <sup>t</sup> SAMELAB                                              |          | 0.4      |                | 0.4  |                | 0.5  | ns   |
| <sup>t</sup> SAMEROW                                              |          | 4.9      |                | 4.9  |                | 5.5  | ns   |
| <sup>t</sup> SAMECOLUMN                                           |          | 5.1      |                | 5.1  |                | 5.4  | ns   |
| t <sub>DIFFROW</sub>                                              |          | 10.0     |                | 10.0 |                | 10.9 | ns   |
| t <sub>TWOROWS</sub>                                              |          | 14.9     |                | 14.9 |                | 16.4 | ns   |
| t <sub>LEPERIPH</sub>                                             |          | 6.9      |                | 6.9  |                | 8.1  | ns   |
| t <sub>LABCARRY</sub>                                             |          | 0.9      |                | 0.9  |                | 1.1  | ns   |
| t <sub>LABCASC</sub>                                              |          | 3.0      |                | 3.0  |                | 3.2  | ns   |

#### Notes to tables:

- (1) All timing parameters are described in Tables 32 through 38 in this data sheet.
- (2) Using an LE to register the signal may provide a lower setup time.
- (3) This parameter is specified by characterization.

Tables 78 through 84 show EPF10K130V device internal and external timing parameters.

| Symbol              | -2 Speed Grade |     | -3 Speed Grade |     | -4 Speed Grade |     | Unit |  |
|---------------------|----------------|-----|----------------|-----|----------------|-----|------|--|
|                     | Min            | Max | Min            | Max | Min            | Max |      |  |
| $t_{LUT}$           |                | 1.3 |                | 1.8 |                | 2.3 | ns   |  |
| t <sub>CLUT</sub>   |                | 0.5 |                | 0.7 |                | 0.9 | ns   |  |
| t <sub>RLUT</sub>   |                | 1.2 |                | 1.7 |                | 2.2 | ns   |  |
| t <sub>PACKED</sub> |                | 0.5 |                | 0.6 |                | 0.7 | ns   |  |
| $t_{EN}$            |                | 0.6 |                | 0.8 |                | 1.0 | ns   |  |
| $t_{CICO}$          |                | 0.2 |                | 0.3 |                | 0.4 | ns   |  |
| t <sub>CGEN</sub>   |                | 0.3 |                | 0.4 |                | 0.5 | ns   |  |
| t <sub>CGENR</sub>  |                | 0.7 |                | 1.0 |                | 1.3 | ns   |  |
| $t_{CASC}$          |                | 0.9 |                | 1.2 |                | 1.5 | ns   |  |
| $t_{\rm C}$         |                | 1.9 |                | 2.4 |                | 3.0 | ns   |  |
| $t_{CO}$            |                | 0.6 |                | 0.9 |                | 1.1 | ns   |  |
| t <sub>COMB</sub>   |                | 0.5 |                | 0.7 |                | 0.9 | ns   |  |
| t <sub>SU</sub>     | 0.2            |     | 0.2            |     | 0.3            |     | ns   |  |
| t <sub>H</sub>      | 0.0            |     | 0.0            |     | 0.0            |     | ns   |  |
| t <sub>PRE</sub>    |                | 2.4 |                | 3.1 |                | 3.9 | ns   |  |
| t <sub>CLR</sub>    |                | 2.4 |                | 3.1 |                | 3.9 | ns   |  |
| t <sub>CH</sub>     | 4.0            |     | 4.0            |     | 4.0            |     | ns   |  |
| $t_{CL}$            | 4.0            |     | 4.0            |     | 4.0            |     | ns   |  |

| Symbol              | -2 Speed Grade |     | -3 Speed Grade |      | -4 Speed Grade |      | Unit |  |
|---------------------|----------------|-----|----------------|------|----------------|------|------|--|
|                     | Min            | Max | Min            | Max  | Min            | Max  |      |  |
| $t_{IOD}$           |                | 1.3 |                | 1.6  |                | 2.0  | ns   |  |
| t <sub>IOC</sub>    |                | 0.4 |                | 0.5  |                | 0.7  | ns   |  |
| t <sub>IOCO</sub>   |                | 0.3 |                | 0.4  |                | 0.5  | ns   |  |
| $t_{IOCOMB}$        |                | 0.0 |                | 0.0  |                | 0.0  | ns   |  |
| $t_{IOSU}$          | 2.6            |     | 3.3            |      | 3.8            |      | ns   |  |
| $t_{IOH}$           | 0.0            |     | 0.0            |      | 0.0            |      | ns   |  |
| t <sub>IOCLR</sub>  |                | 1.7 |                | 2.2  |                | 2.7  | ns   |  |
| $t_{\text{OD1}}$    |                | 3.5 |                | 4.4  |                | 5.0  | ns   |  |
| $t_{OD2}$           |                | _   |                | -    |                | -    | ns   |  |
| $t_{OD3}$           |                | 8.2 |                | 8.1  |                | 9.7  | ns   |  |
| $t_{XZ}$            |                | 4.9 |                | 6.3  |                | 7.4  | ns   |  |
| $t_{ZX1}$           |                | 4.9 |                | 6.3  |                | 7.4  | ns   |  |
| $t_{ZX2}$           |                | _   |                | -    |                | -    | ns   |  |
| $t_{ZX3}$           |                | 9.6 |                | 10.0 |                | 12.1 | ns   |  |
| t <sub>INREG</sub>  |                | 7.9 |                | 10.0 |                | 12.6 | ns   |  |
| $t_{IOFD}$          |                | 6.2 |                | 7.9  |                | 9.9  | ns   |  |
| t <sub>INCOMB</sub> |                | 6.2 |                | 7.9  |                | 9.9  | ns   |  |

| Symbol                 | -2 Speed Grade |     | -3 Speed Grade |     | -4 Speed Grade |     | Unit |  |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|
|                        | Min            | Max | Min            | Max | Min            | Max |      |  |
| t <sub>EABDATA1</sub>  |                | 1.9 |                | 2.4 |                | 2.4 | ns   |  |
| t <sub>EABDATA2</sub>  |                | 3.7 |                | 4.7 |                | 4.7 | ns   |  |
| t <sub>EABWE1</sub>    |                | 1.9 |                | 2.4 |                | 2.4 | ns   |  |
| t <sub>EABWE2</sub>    |                | 3.7 |                | 4.7 |                | 4.7 | ns   |  |
| t <sub>EABCLK</sub>    |                | 0.7 |                | 0.9 |                | 0.9 | ns   |  |
| t <sub>EABCO</sub>     |                | 0.5 |                | 0.6 |                | 0.6 | ns   |  |
| t <sub>EABBYPASS</sub> |                | 0.6 |                | 0.8 |                | 0.8 | ns   |  |
| t <sub>EABSU</sub>     | 1.4            |     | 1.8            |     | 1.8            |     | ns   |  |
| t <sub>EABH</sub>      | 0.0            |     | 0.0            |     | 0.0            |     | ns   |  |
| $t_{AA}$               |                | 5.6 |                | 7.1 |                | 7.1 | ns   |  |
| $t_{WP}$               | 3.7            |     | 4.7            |     | 4.7            |     | ns   |  |
| $t_{WDSU}$             | 4.6            |     | 5.9            |     | 5.9            |     | ns   |  |
| t <sub>WDH</sub>       | 0.0            |     | 0.0            |     | 0.0            |     | ns   |  |
| t <sub>WASU</sub>      | 3.9            |     | 5.0            |     | 5.0            |     | ns   |  |
| t <sub>WAH</sub>       | 0.0            |     | 0.0            |     | 0.0            |     | ns   |  |
| $t_{WO}$               |                | 5.6 |                | 7.1 |                | 7.1 | ns   |  |
| $t_{DD}$               |                | 5.6 |                | 7.1 |                | 7.1 | ns   |  |
| t <sub>EABOUT</sub>    |                | 2.4 |                | 3.1 |                | 3.1 | ns   |  |
| t <sub>EABCH</sub>     | 4.0            |     | 4.0            |     | 4.0            |     | ns   |  |
| t <sub>EABCL</sub>     | 4.0            |     | 4.7            |     | 4.7            |     | ns   |  |

| Symbol              | -1 Spee | -1 Speed Grade |     | d Grade | -3 Spee | d Grade | Unit |
|---------------------|---------|----------------|-----|---------|---------|---------|------|
|                     | Min     | Max            | Min | Max     | Min     | Max     |      |
| $t_{IOD}$           |         | 1.2            |     | 1.3     |         | 1.6     | ns   |
| $t_{IOC}$           |         | 0.4            |     | 0.4     |         | 0.5     | ns   |
| t <sub>IOCO</sub>   |         | 0.8            |     | 0.9     |         | 1.1     | ns   |
| $t_{IOCOMB}$        |         | 0.7            |     | 0.7     |         | 0.8     | ns   |
| t <sub>IOSU</sub>   | 2.7     |                | 3.1 |         | 3.6     |         | ns   |
| t <sub>IOH</sub>    | 0.2     |                | 0.3 |         | 0.3     |         | ns   |
| t <sub>IOCLR</sub>  |         | 1.2            |     | 1.3     |         | 1.6     | ns   |
| $t_{OD1}$           |         | 3.2            |     | 3.6     |         | 4.2     | ns   |
| $t_{OD2}$           |         | 5.9            |     | 6.7     |         | 7.8     | ns   |
| $t_{OD3}$           |         | 8.7            |     | 9.8     |         | 11.5    | ns   |
| $t_{XZ}$            |         | 3.8            |     | 4.3     |         | 5.0     | ns   |
| $t_{ZX1}$           |         | 3.8            |     | 4.3     |         | 5.0     | ns   |
| t <sub>ZX2</sub>    |         | 6.5            |     | 7.4     |         | 8.6     | ns   |
| t <sub>ZX3</sub>    |         | 9.3            |     | 10.5    |         | 12.3    | ns   |
| t <sub>INREG</sub>  |         | 8.2            |     | 9.3     |         | 10.9    | ns   |
| t <sub>IOFD</sub>   |         | 9.0            |     | 10.2    |         | 12.0    | ns   |
| t <sub>INCOMB</sub> |         | 9.0            |     | 10.2    |         | 12.0    | ns   |

| Symbol                   | -1 Speed Grade |      | -2 Spee | d Grade | -3 Spee | Unit |    |
|--------------------------|----------------|------|---------|---------|---------|------|----|
|                          | Min            | Max  | Min     | Max     | Min     | Max  | 1  |
| t <sub>DIN2IOE</sub>     |                | 7.8  |         | 8.5     |         | 9.4  | ns |
| t <sub>DIN2LE</sub>      |                | 2.7  |         | 3.1     |         | 3.5  | ns |
| t <sub>DIN2DATA</sub>    |                | 1.6  |         | 1.6     |         | 1.7  | ns |
| t <sub>DCLK2IOE</sub>    |                | 3.6  |         | 4.0     |         | 4.6  | ns |
| t <sub>DCLK2LE</sub>     |                | 2.7  |         | 3.1     |         | 3.5  | ns |
| t <sub>SAMELAB</sub>     |                | 0.2  |         | 0.3     |         | 0.3  | ns |
| t <sub>SAMEROW</sub>     |                | 6.7  |         | 7.3     |         | 8.2  | ns |
| t <sub>SAME</sub> COLUMN |                | 2.5  |         | 2.7     |         | 3.0  | ns |
| t <sub>DIFFROW</sub>     |                | 9.2  |         | 10.0    |         | 11.2 | ns |
| t <sub>TWOROWS</sub>     |                | 15.9 |         | 17.3    |         | 19.4 | ns |
| t <sub>LEPERIPH</sub>    |                | 7.5  |         | 8.1     |         | 8.9  | ns |
| t <sub>LABCARRY</sub>    |                | 0.3  |         | 0.4     |         | 0.5  | ns |
| t <sub>LABCASC</sub>     |                | 0.4  |         | 0.4     |         | 0.5  | ns |

| Table 111. EPF10K250A Device External Reference Timing Parameters Note (1) |                |      |                |      |                |      |      |  |  |
|----------------------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--|
| Symbol                                                                     | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |
|                                                                            | Min            | Max  | Min            | Max  | Min            | Max  |      |  |  |
| t <sub>DRR</sub>                                                           |                | 15.0 |                | 17.0 |                | 20.0 | ns   |  |  |
| t <sub>INSU</sub> (2), (3)                                                 | 6.9            |      | 8.0            |      | 9.4            |      | ns   |  |  |
| t <sub>INH</sub> (3)                                                       | 0.0            |      | 0.0            |      | 0.0            |      | ns   |  |  |
| t <sub>оитсо</sub> (3)                                                     | 2.0            | 8.0  | 2.0            | 8.9  | 2.0            | 10.4 | ns   |  |  |

| Table 112. EPF10K250A Device External Bidirectional Timing Parameters Note (1) |                |      |                |      |                |      |      |  |
|--------------------------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|
| Symbol                                                                         | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |
|                                                                                | Min            | Max  | Min            | Max  | Min            | Max  |      |  |
| t <sub>INSUBIDIR</sub>                                                         | 9.3            |      | 10.6           |      | 12.7           |      | ns   |  |
| t <sub>INHBIDIR</sub>                                                          | 0.0            |      | 0.0            |      | 0.0            |      | ns   |  |
| t <sub>OUTCOBIDIR</sub>                                                        | 2.0            | 8.0  | 2.0            | 8.9  | 2.0            | 10.4 | ns   |  |
| t <sub>XZBIDIR</sub>                                                           |                | 10.8 |                | 12.2 |                | 14.2 | ns   |  |
| t <sub>ZXBIDIR</sub>                                                           |                | 10.8 |                | 12.2 |                | 14.2 | ns   |  |

SRAM configuration elements allow FLEX 10K devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, reinitializing the device, and resuming user-mode operation.

The entire reconfiguration process may be completed in less than 320 ms using an EPF10K250A device with a DCLK frequency of 10 MHz. This process can be used to reconfigure an entire system dynamically. In-field upgrades can be performed by distributing new configuration files.



Refer to the configuration device data sheet to obtain the POR delay when using a configuration device method.

### **Programming Files**

Despite being function- and pin-compatible, FLEX 10KA and FLEX 10KE devices are not programming- or configuration-file compatible with FLEX 10K devices. A design should be recompiled before it is transferred from a FLEX 10K device to an equivalent FLEX 10KA or FLEX 10KE device. This recompilation should be performed to create a new programming or configuration file and to check design timing on the faster FLEX 10KA or FLEX 10KE device. The programming or configuration files for EPF10K50 devices can program or configure an EPF10K50V device. However, Altera recommends recompiling a design for the EPF10K50V device when transferring it from the EPF10K50 device.

## **Configuration Schemes**

The configuration data for a FLEX 10K device can be loaded with one of five configuration schemes (see Table 116), chosen on the basis of the target application. An EPC1, EPC2, EPC16, or EPC1441 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of a FLEX 10K device, allowing automatic configuration on system power-up.