# E·XFL

#### Intel - EPF10K20RI240-4N Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 144                                                         |
| Number of Logic Elements/Cells | 1152                                                        |
| Total RAM Bits                 | 12288                                                       |
| Number of I/O                  | 189                                                         |
| Number of Gates                | 63000                                                       |
| Voltage - Supply               | 4.5V ~ 5.5V                                                 |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | -40°C ~ 85°C (TA)                                           |
| Package / Case                 | 240-BFQFP Exposed Pad                                       |
| Supplier Device Package        | 240-RQFP (32x32)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k20ri240-4n |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a 4-input look-up table (LUT), a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable gates of logic.

Signal interconnections within FLEX 10K devices and to and from device pins are provided by the FastTrack Interconnect, a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 1.6 ns and hold times of 0 ns; as outputs, these registers provide clock-to-output times as low as 5.3 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs.

Figure 1 shows a block diagram of the FLEX 10K architecture. Each group of LEs is combined into an LAB; LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect. IOEs are located at the end of each row and column of the FastTrack Interconnect.

The programmable flipflop in the LE can be configured for D, T, JK, or SR operation. The clock, clear, and preset control signals on the flipflop can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the flipflop is bypassed and the output of the LUT drives the output of the LE.

The LE has two outputs that drive the interconnect; one drives the local interconnect and the other drives either the row or column FastTrack Interconnect. The two outputs can be controlled independently. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, can improve LE utilization because the register and the LUT can be used for unrelated functions.

The FLEX 10K architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. The carry chain supports high-speed counters and adders; the cascade chain implements wide-input functions with minimum delay. Carry and cascade chains connect all LEs in an LAB and all LABs in the same row. Intensive use of carry and cascade chains can reduce routing flexibility. Therefore, the use of these chains should be limited to speed-critical portions of a design.

#### Carry Chain

The carry chain provides a very fast (as low as 0.2 ns) carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the FLEX 10K architecture to implement high-speed counters, adders, and comparators of arbitrary width efficiently. Carry chain logic can be created automatically by the Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as LPM and DesignWare functions automatically take advantage of carry chains.

Carry chains longer than eight LEs are automatically implemented by linking LABs together. For enhanced fitting, a long carry chain skips alternate LABs in a row. A carry chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from oddnumbered LAB to odd-numbered LAB. For example, the last LE of the first LAB in a row carries to the first LE of the third LAB in the row. The carry chain does not cross the EAB at the middle of the row. For instance, in the EPF10K50 device, the carry chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB. Figure 12 shows the interconnection of adjacent LABs and EABs with row, column, and local interconnects, as well as the associated cascade and carry chains. Each LAB is labeled according to its location: a letter represents the row and a number represents the column. For example, LAB B3 is in row B, column 3.





Signals on the peripheral control bus can also drive the four global signals, referred to as GLOBAL0 through GLOBAL3 in Tables 8 and 9. The internally generated signal can drive the global signal, providing the same low-skew, low-delay characteristics for an internally generated signal as for a signal driven by an input. This feature is ideal for internally generated clear or clock signals with high fan-out. When a global signal is driven by internal logic, the dedicated input pin that drives that global signal cannot be used. The dedicated input pin should be driven to a known logic state (such as ground) and not be allowed to float.

When the chip-wide output enable pin is held low, it will tri-state all pins on the device. This option can be set in the Global Project Device Options menu. Additionally, the registers in the IOE can be reset by holding the chip-wide reset pin low.

#### Row-to-IOE Connections

When an IOE is used as an input signal, it can drive two separate row channels. The signal is accessible by all LEs within that row. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the row channels. Up to eight IOEs connect to each side of each row channel. See Figure 14.

#### Figure 14. FLEX 10K Row-to-IOE Connections

The values for m and n are provided in Table 10.



Figure 21 shows the typical output drive characteristics of EPF10K50V and EPF10K130V devices.

#### Figure 21. Output Drive Characteristics of EPF10K50V & EPF10K130V Devices



Tables 26 through 31 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 3.3-V FLEX 10K devices.

| Symbol           | Parameter                  | Conditions                                     | Min  | Max  | Unit |
|------------------|----------------------------|------------------------------------------------|------|------|------|
| V <sub>CC</sub>  | Supply voltage             | With respect to ground (2)                     | -0.5 | 4.6  | V    |
| VI               | DC input voltage           |                                                | -2.0 | 5.75 | V    |
| I <sub>OUT</sub> | DC output current, per pin |                                                | -25  | 25   | mA   |
| T <sub>STG</sub> | Storage temperature        | No bias                                        | -65  | 150  | °C   |
| T <sub>AMB</sub> | Ambient temperature        | Under bias                                     | -65  | 135  | °C   |
| TJ               | Junction temperature       | Ceramic packages, under bias                   |      | 150  | °C   |
|                  |                            | PQFP, TQFP, RQFP, and BGA packages, under bias |      | 135  | °C   |

| Table 2            | Table 27. FLEX 10KA 3.3-V Device Recommended Operating Conditions |                    |             |                   |      |  |  |  |
|--------------------|-------------------------------------------------------------------|--------------------|-------------|-------------------|------|--|--|--|
| Symbol             | Parameter                                                         | Conditions         | Min         | Max               | Unit |  |  |  |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers               | (3), (4)           | 3.00 (3.00) | 3.60 (3.60)       | V    |  |  |  |
| V <sub>CCIO</sub>  | Supply voltage for output<br>buffers, 3.3-V operation             | (3), (4)           | 3.00 (3.00) | 3.60 (3.60)       | V    |  |  |  |
|                    | Supply voltage for output<br>buffers, 2.5-V operation             | (3), (4)           | 2.30 (2.30) | 2.70 (2.70)       | V    |  |  |  |
| VI                 | Input voltage                                                     | (5)                | -0.5        | 5.75              | V    |  |  |  |
| Vo                 | Output voltage                                                    |                    | 0           | V <sub>CCIO</sub> | V    |  |  |  |
| Τ <sub>Α</sub>     | Ambient temperature                                               | For commercial use | 0           | 70                | °C   |  |  |  |
|                    |                                                                   | For industrial use | -40         | 85                | °C   |  |  |  |
| ТJ                 | Operating temperature                                             | For commercial use | 0           | 85                | °C   |  |  |  |
|                    |                                                                   | For industrial use | -40         | 100               | °C   |  |  |  |
| t <sub>R</sub>     | Input rise time                                                   |                    |             | 40                | ns   |  |  |  |
| t <sub>F</sub>     | Input fall time                                                   |                    |             | 40                | ns   |  |  |  |

| Symbol           | Parameter                                | Conditions                                                                         | Min                                                                                                                  | Тур | Max                    | Unit |
|------------------|------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----|------------------------|------|
| V <sub>IH</sub>  | High-level input voltage                 |                                                                                    | $\begin{array}{c} 1.7 \text{ or} \\ 0.5 \times V_{\text{CCINT}}, \\ \text{whichever is} \\ \text{lower} \end{array}$ |     | 5.75                   | V    |
| VIL              | Low-level input voltage                  |                                                                                    | -0.5                                                                                                                 |     | $0.3 \times V_{CCINT}$ | V    |
| V <sub>OH</sub>  | 3.3-V high-level TTL output voltage      | $I_{OH} = -11 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V} (8)$                   | 2.4                                                                                                                  |     |                        | V    |
|                  | 3.3-V high-level CMOS output voltage     | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V} (8)$                  | V <sub>CCIO</sub> – 0.2                                                                                              |     |                        | V    |
|                  | 3.3-V high-level PCI output voltage      | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V} (8)$ | $0.9 	imes V_{CCIO}$                                                                                                 |     |                        | V    |
|                  | 2.5-V high-level output voltage          | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(8)</i>             | 2.1                                                                                                                  |     |                        | V    |
|                  |                                          | I <sub>OH</sub> = –1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(8)</i>               | 2.0                                                                                                                  |     |                        | V    |
|                  |                                          | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V} (8)$                    | 1.7                                                                                                                  |     |                        | V    |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage       | I <sub>OL</sub> = 9 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(</i> 9 <i>)</i>       |                                                                                                                      |     | 0.45                   | V    |
|                  | 3.3-V low-level CMOS output voltage      | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (9)                     |                                                                                                                      |     | 0.2                    | V    |
|                  | 3.3-V low-level PCI output voltage       | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V <i>(9)</i>      |                                                                                                                      |     | $0.1 \times V_{CCIO}$  | V    |
|                  | 2.5-V low-level output voltage           | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9)                     |                                                                                                                      |     | 0.2                    | V    |
|                  |                                          | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9)                       |                                                                                                                      |     | 0.4                    | V    |
|                  |                                          | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9)                       |                                                                                                                      |     | 0.7                    | V    |
| I <sub>I</sub>   | Input pin leakage current                | $V_{\rm I} = 5.3 \text{ V to} -0.3 \text{ V} (10)$                                 | -10                                                                                                                  |     | 10                     | μΑ   |
| I <sub>OZ</sub>  | Tri-stated I/O pin leakage current       | $V_{O} = 5.3 \text{ V to } -0.3 \text{ V} (10)$                                    | -10                                                                                                                  |     | 10                     | μA   |
| I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load                                                   |                                                                                                                      | 0.3 | 10                     | mA   |
|                  |                                          | $V_{I}$ = ground, no load (11)                                                     |                                                                                                                      | 10  |                        | mA   |

| Table 32. LE Timing Microparameters (Part 2 of 2) Note (1) |                                                                                                                                      |            |  |  |  |  |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------|--|--|--|--|
| Symbol                                                     | Parameter                                                                                                                            | Conditions |  |  |  |  |
| t <sub>SU</sub>                                            | LE register setup time for data and enable signals before clock; LE register recovery time after asynchronous clear, preset, or load |            |  |  |  |  |
| t <sub>H</sub>                                             | LE register hold time for data and enable signals after clock                                                                        |            |  |  |  |  |
| t <sub>PRE</sub>                                           | LE register preset delay                                                                                                             |            |  |  |  |  |
| t <sub>CLR</sub>                                           | LE register clear delay                                                                                                              |            |  |  |  |  |
| t <sub>CH</sub>                                            | Minimum clock high time from clock pin                                                                                               |            |  |  |  |  |
| t <sub>CL</sub>                                            | Minimum clock low time from clock pin                                                                                                |            |  |  |  |  |

| Symbol              | Parameter                                                                                                             | Conditions     |  |
|---------------------|-----------------------------------------------------------------------------------------------------------------------|----------------|--|
| t <sub>IOD</sub>    | IOE data delay                                                                                                        |                |  |
| t <sub>IOC</sub>    | IOE register control signal delay                                                                                     |                |  |
| t <sub>IOCO</sub>   | IOE register clock-to-output delay                                                                                    |                |  |
| t <sub>IOCOMB</sub> | IOE combinatorial delay                                                                                               |                |  |
| t <sub>IOSU</sub>   | IOE register setup time for data and enable signals before clock; IOE register recovery time after asynchronous clear |                |  |
| t <sub>IOH</sub>    | IOE register hold time for data and enable signals after clock                                                        |                |  |
| t <sub>IOCLR</sub>  | IOE register clear time                                                                                               |                |  |
| t <sub>OD1</sub>    | Output buffer and pad delay, slow slew rate = off, $V_{CCIO} = V_{CCINT}$                                             | C1 = 35 pF (2) |  |
| t <sub>OD2</sub>    | Output buffer and pad delay, slow slew rate = off, $V_{CCIO}$ = low voltage                                           | C1 = 35 pF (3) |  |
| t <sub>OD3</sub>    | Output buffer and pad delay, slow slew rate = on                                                                      | C1 = 35 pF (4) |  |
| t <sub>XZ</sub>     | IOE output buffer disable delay                                                                                       |                |  |
| t <sub>ZX1</sub>    | IOE output buffer enable delay, slow slew rate = off, $V_{CCIO} = V_{CCINT}$                                          | C1 = 35 pF (2) |  |
| t <sub>ZX2</sub>    | IOE output buffer enable delay, slow slew rate = off, $V_{CCIO}$ = low voltage                                        | C1 = 35 pF (3) |  |
| t <sub>ZX3</sub>    | IOE output buffer enable delay, slow slew rate = on                                                                   | C1 = 35 pF (4) |  |
| t <sub>INREG</sub>  | IOE input pad and buffer to IOE register delay                                                                        |                |  |
| t <sub>IOFD</sub>   | IOE register feedback delay                                                                                           |                |  |
| t <sub>INCOMB</sub> | IOE input pad and buffer to FastTrack Interconnect delay                                                              |                |  |

Tables 39 through 47 show EPF10K10 and EPF10K20 device internal and external timing parameters.

| Table 39. EPF10K10 & EPF10K20 Device LE Timing Microparameters Note (1) |         |         |         |      |    |  |
|-------------------------------------------------------------------------|---------|---------|---------|------|----|--|
| Symbol                                                                  | -3 Spee | d Grade | -4 Spee | Unit |    |  |
|                                                                         | Min     | Мах     | Min     | Max  |    |  |
| t <sub>LUT</sub>                                                        |         | 1.4     |         | 1.7  | ns |  |
| t <sub>CLUT</sub>                                                       |         | 0.6     |         | 0.7  | ns |  |
| t <sub>RLUT</sub>                                                       |         | 1.5     |         | 1.9  | ns |  |
| t <sub>PACKED</sub>                                                     |         | 0.6     |         | 0.9  | ns |  |
| t <sub>EN</sub>                                                         |         | 1.0     |         | 1.2  | ns |  |
| t <sub>CICO</sub>                                                       |         | 0.2     |         | 0.3  | ns |  |
| t <sub>CGEN</sub>                                                       |         | 0.9     |         | 1.2  | ns |  |
| t <sub>CGENR</sub>                                                      |         | 0.9     |         | 1.2  | ns |  |
| tCASC                                                                   |         | 0.8     |         | 0.9  | ns |  |
| t <sub>C</sub>                                                          |         | 1.3     |         | 1.5  | ns |  |
| t <sub>CO</sub>                                                         |         | 0.9     |         | 1.1  | ns |  |
| t <sub>COMB</sub>                                                       |         | 0.5     |         | 0.6  | ns |  |
| t <sub>SU</sub>                                                         | 1.3     |         | 2.5     |      | ns |  |
| t <sub>H</sub>                                                          | 1.4     |         | 1.6     |      | ns |  |
| t <sub>PRE</sub>                                                        |         | 1.0     |         | 1.2  | ns |  |
| t <sub>CLR</sub>                                                        |         | 1.0     |         | 1.2  | ns |  |
| t <sub>CH</sub>                                                         | 4.0     |         | 4.0     |      | ns |  |
| t <sub>CL</sub>                                                         | 4.0     |         | 4.0     |      | ns |  |

| Symbol              | -3 Spee | d Grade | -4 Spee | Unit |    |
|---------------------|---------|---------|---------|------|----|
|                     | Min     | Max     | Min     | Max  |    |
| t <sub>IOD</sub>    |         | 0.4     |         | 0.6  | ns |
| t <sub>IOC</sub>    |         | 0.5     |         | 0.9  | ns |
| t <sub>IOCO</sub>   |         | 0.4     |         | 0.5  | ns |
| t <sub>IOCOMB</sub> |         | 0.0     |         | 0.0  | ns |
| t <sub>IOSU</sub>   | 3.1     |         | 3.5     |      | ns |
| t <sub>IOH</sub>    | 1.0     |         | 1.9     |      | ns |
| t <sub>IOCLR</sub>  |         | 1.0     |         | 1.2  | ns |
| t <sub>OD1</sub>    |         | 3.3     |         | 3.6  | ns |
| t <sub>OD2</sub>    |         | 5.6     |         | 6.5  | ns |
| t <sub>OD3</sub>    |         | 7.0     |         | 8.3  | ns |
| t <sub>XZ</sub>     |         | 5.2     |         | 5.5  | ns |
| t <sub>ZX1</sub>    |         | 5.2     |         | 5.5  | ns |
| t <sub>ZX2</sub>    |         | 7.5     |         | 8.4  | ns |
| t <sub>ZX3</sub>    |         | 8.9     |         | 10.2 | ns |
| t <sub>INREG</sub>  |         | 7.7     |         | 10.0 | ns |
| t <sub>IOFD</sub>   |         | 3.3     |         | 4.0  | ns |
| t <sub>INCOMB</sub> |         | 3.3     |         | 4.0  | ns |

#### FLEX 10K Embedded Programmable Logic Device Family Data Sheet

| Symbol                 | -2 Speed Grade |     | -3 Speed Grade |     | -4 Spee | Unit |    |
|------------------------|----------------|-----|----------------|-----|---------|------|----|
|                        | Min            | Max | Min            | Max | Min     | Max  |    |
| t <sub>EABDATA1</sub>  |                | 1.3 |                | 1.5 |         | 1.9  | ns |
| t <sub>EABDATA2</sub>  |                | 4.3 |                | 4.8 |         | 6.0  | ns |
| t <sub>EABWE1</sub>    |                | 0.9 |                | 1.0 |         | 1.2  | ns |
| t <sub>EABWE2</sub>    |                | 4.5 |                | 5.0 |         | 6.2  | ns |
| t <sub>EABCLK</sub>    |                | 0.9 |                | 1.0 |         | 2.2  | ns |
| t <sub>EABCO</sub>     |                | 0.4 |                | 0.5 |         | 0.6  | ns |
| t <sub>EABBYPASS</sub> |                | 1.3 |                | 1.5 |         | 1.9  | ns |
| t <sub>EABSU</sub>     | 1.3            |     | 1.5            |     | 1.8     |      | ns |
| t <sub>EABH</sub>      | 1.8            |     | 2.0            |     | 2.5     |      | ns |
| t <sub>AA</sub>        |                | 7.8 |                | 8.7 |         | 10.7 | ns |
| t <sub>WP</sub>        | 5.2            |     | 5.8            |     | 7.2     |      | ns |
| t <sub>WDSU</sub>      | 1.4            |     | 1.6            |     | 2.0     |      | ns |
| t <sub>WDH</sub>       | 0.3            |     | 0.3            |     | 0.4     |      | ns |
| t <sub>WASU</sub>      | 0.4            |     | 0.5            |     | 0.6     |      | ns |
| t <sub>WAH</sub>       | 0.9            |     | 1.0            |     | 1.2     |      | ns |
| t <sub>WO</sub>        |                | 4.5 |                | 5.0 |         | 6.2  | ns |
| t <sub>DD</sub>        |                | 4.5 |                | 5.0 |         | 6.2  | ns |
| t <sub>EABOUT</sub>    |                | 0.4 |                | 0.5 |         | 0.6  | ns |
| t <sub>EABCH</sub>     | 4.0            |     | 4.0            |     | 4.0     |      | ns |
| t <sub>EABCL</sub>     | 5.2            |     | 5.8            |     | 7.2     |      | ns |

| Symbol                 | -3DX Speed Grade |      | -3 Speed Grade |      | -4 Speed Grade |      | Unit |  |
|------------------------|------------------|------|----------------|------|----------------|------|------|--|
|                        | Min              | Max  | Min            | Max  | Min            | Max  |      |  |
| t <sub>EABAA</sub>     |                  | 13.7 |                | 13.7 |                | 17.0 | ns   |  |
| t <sub>EABRCCOMB</sub> | 13.7             |      | 13.7           |      | 17.0           |      | ns   |  |
| t <sub>EABRCREG</sub>  | 9.7              |      | 9.7            |      | 11.9           |      | ns   |  |
| t <sub>EABWP</sub>     | 5.8              |      | 5.8            |      | 7.2            |      | ns   |  |
| t <sub>EABWCCOMB</sub> | 7.3              |      | 7.3            |      | 9.0            |      | ns   |  |
| t <sub>EABWCREG</sub>  | 13.0             |      | 13.0           |      | 16.0           |      | ns   |  |
| t <sub>EABDD</sub>     |                  | 10.0 |                | 10.0 |                | 12.5 | ns   |  |
| t <sub>EABDATACO</sub> |                  | 2.0  |                | 2.0  |                | 3.4  | ns   |  |
| t <sub>EABDATASU</sub> | 5.3              |      | 5.3            |      | 5.6            |      | ns   |  |
| t <sub>EABDATAH</sub>  | 0.0              |      | 0.0            |      | 0.0            |      | ns   |  |
| t <sub>EABWESU</sub>   | 5.5              |      | 5.5            |      | 5.8            |      | ns   |  |
| t <sub>EABWEH</sub>    | 0.0              |      | 0.0            |      | 0.0            |      | ns   |  |
| t <sub>EABWDSU</sub>   | 5.5              |      | 5.5            |      | 5.8            |      | ns   |  |
| t <sub>EABWDH</sub>    | 0.0              |      | 0.0            |      | 0.0            |      | ns   |  |
| t <sub>EABWASU</sub>   | 2.1              |      | 2.1            |      | 2.7            |      | ns   |  |
| t <sub>EABWAH</sub>    | 0.0              |      | 0.0            |      | 0.0            |      | ns   |  |
| t <sub>EABWO</sub>     |                  | 9.5  |                | 9.5  |                | 11.8 | ns   |  |

Tables 71 through 77 show EPF10K50V device internal and external timing parameters.

| Symbol              | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | -3 Speed Grade |     | ed Grade | Unit |
|---------------------|----------------|-----|---------|----------------|-----|----------------|-----|----------|------|
|                     | Min            | Max | Min     | Max            | Min | Max            | Min | Max      |      |
| t <sub>LUT</sub>    |                | 0.9 |         | 1.0            |     | 1.3            |     | 1.6      | ns   |
| t <sub>CLUT</sub>   |                | 0.1 |         | 0.5            |     | 0.6            |     | 0.6      | ns   |
| t <sub>RLUT</sub>   |                | 0.5 |         | 0.8            |     | 0.9            |     | 1.0      | ns   |
| t <sub>PACKED</sub> |                | 0.4 |         | 0.4            |     | 0.5            |     | 0.7      | ns   |
| t <sub>EN</sub>     |                | 0.7 |         | 0.9            |     | 1.1            |     | 1.4      | ns   |
| tcico               |                | 0.2 |         | 0.2            |     | 0.2            |     | 0.3      | ns   |
| t <sub>CGEN</sub>   |                | 0.8 |         | 0.7            |     | 0.8            |     | 1.2      | ns   |
| t <sub>CGENR</sub>  |                | 0.4 |         | 0.3            |     | 0.3            |     | 0.4      | ns   |
| t <sub>CASC</sub>   |                | 0.7 |         | 0.7            |     | 0.8            |     | 0.9      | ns   |
| t <sub>C</sub>      |                | 0.3 |         | 1.0            |     | 1.3            |     | 1.5      | ns   |
| t <sub>CO</sub>     |                | 0.5 |         | 0.7            |     | 0.9            |     | 1.0      | ns   |
| t <sub>COMB</sub>   |                | 0.4 |         | 0.4            |     | 0.5            |     | 0.6      | ns   |
| t <sub>SU</sub>     | 0.8            |     | 1.6     |                | 2.2 |                | 2.5 |          | ns   |
| t <sub>H</sub>      | 0.5            |     | 0.8     |                | 1.0 |                | 1.4 |          | ns   |
| t <sub>PRE</sub>    |                | 0.8 |         | 0.4            |     | 0.5            |     | 0.5      | ns   |
| t <sub>CLR</sub>    |                | 0.8 |         | 0.4            |     | 0.5            |     | 0.5      | ns   |
| t <sub>CH</sub>     | 2.0            |     | 4.0     |                | 4.0 |                | 4.0 |          | ns   |
| t <sub>CL</sub>     | 2.0            |     | 4.0     |                | 4.0 |                | 4.0 |          | ns   |

#### FLEX 10K Embedded Programmable Logic Device Family Data Sheet

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | -4 Speed Grade |     | Unit |
|---------------------|----------------|-----|----------------|-----|----------------|-----|----------------|-----|------|
|                     | Min            | Мах | Min            | Max | Min            | Мах | Min            | Max |      |
| t <sub>IOD</sub>    |                | 1.2 |                | 1.6 |                | 1.9 |                | 2.1 | ns   |
| t <sub>IOC</sub>    |                | 0.3 |                | 0.4 |                | 0.5 |                | 0.5 | ns   |
| t <sub>IOCO</sub>   |                | 0.3 |                | 0.3 |                | 0.4 |                | 0.4 | ns   |
| t <sub>IOCOMB</sub> |                | 0.0 |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>IOSU</sub>   | 2.8            |     | 2.8            |     | 3.4            |     | 3.9            |     | ns   |
| t <sub>IOH</sub>    | 0.7            |     | 0.8            |     | 1.0            |     | 1.4            |     | ns   |
| t <sub>IOCLR</sub>  |                | 0.5 |                | 0.6 |                | 0.7 |                | 0.7 | ns   |
| t <sub>OD1</sub>    |                | 2.8 |                | 3.2 |                | 3.9 |                | 4.7 | ns   |
| t <sub>OD2</sub>    |                | -   |                | -   |                | -   |                | -   | ns   |
| t <sub>OD3</sub>    |                | 6.5 |                | 6.9 |                | 7.6 |                | 8.4 | ns   |
| t <sub>XZ</sub>     |                | 2.8 |                | 3.1 |                | 3.8 |                | 4.6 | ns   |
| t <sub>ZX1</sub>    |                | 2.8 |                | 3.1 |                | 3.8 |                | 4.6 | ns   |
| t <sub>ZX2</sub>    |                | -   |                | -   |                | -   |                | -   | ns   |
| t <sub>ZX3</sub>    |                | 6.5 |                | 6.8 |                | 7.5 |                | 8.3 | ns   |
| t <sub>INREG</sub>  |                | 5.0 |                | 5.7 |                | 7.0 |                | 9.0 | ns   |
| t <sub>IOFD</sub>   |                | 1.5 |                | 1.9 |                | 2.3 |                | 2.7 | ns   |
| t <sub>INCOMB</sub> |                | 1.5 |                | 1.9 |                | 2.3 |                | 2.7 | ns   |

| Symbol              | -2 Spee | d Grade | -3 Speed Grade |      | -4 Spee | Unit |    |
|---------------------|---------|---------|----------------|------|---------|------|----|
|                     | Min     | Max     | Min            | Max  | Min     | Max  |    |
| t <sub>IOD</sub>    |         | 1.3     |                | 1.6  |         | 2.0  | ns |
| t <sub>IOC</sub>    |         | 0.4     |                | 0.5  |         | 0.7  | ns |
| t <sub>IOCO</sub>   |         | 0.3     |                | 0.4  |         | 0.5  | ns |
| t <sub>IOCOMB</sub> |         | 0.0     |                | 0.0  |         | 0.0  | ns |
| t <sub>IOSU</sub>   | 2.6     |         | 3.3            |      | 3.8     |      | ns |
| t <sub>IOH</sub>    | 0.0     |         | 0.0            |      | 0.0     |      | ns |
| t <sub>IOCLR</sub>  |         | 1.7     |                | 2.2  |         | 2.7  | ns |
| t <sub>OD1</sub>    |         | 3.5     |                | 4.4  |         | 5.0  | ns |
| t <sub>OD2</sub>    |         | -       |                | -    |         | -    | ns |
| t <sub>OD3</sub>    |         | 8.2     |                | 8.1  |         | 9.7  | ns |
| t <sub>XZ</sub>     |         | 4.9     |                | 6.3  |         | 7.4  | ns |
| t <sub>ZX1</sub>    |         | 4.9     |                | 6.3  |         | 7.4  | ns |
| t <sub>ZX2</sub>    |         | _       |                | -    |         | -    | ns |
| t <sub>ZX3</sub>    |         | 9.6     |                | 10.0 |         | 12.1 | ns |
| t <sub>INREG</sub>  |         | 7.9     |                | 10.0 |         | 12.6 | ns |
| t <sub>IOFD</sub>   |         | 6.2     |                | 7.9  |         | 9.9  | ns |
| t <sub>INCOMB</sub> |         | 6.2     |                | 7.9  |         | 9.9  | ns |

| Symbol                 | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | Unit |    |
|------------------------|---------|---------|---------|---------|---------|------|----|
|                        | Min     | Max     | Min     | Max     | Min     | Max  |    |
| t <sub>EABAA</sub>     |         | 9.7     |         | 11.6    |         | 16.2 | ns |
| t <sub>EABRCCOMB</sub> | 9.7     |         | 11.6    |         | 16.2    |      | ns |
| t <sub>EABRCREG</sub>  | 5.9     |         | 7.1     |         | 9.7     |      | ns |
| t <sub>EABWP</sub>     | 3.8     |         | 4.5     |         | 5.9     |      | ns |
| t <sub>EABWCCOMB</sub> | 4.0     |         | 4.7     |         | 6.3     |      | ns |
| t <sub>EABWCREG</sub>  | 9.8     |         | 11.6    |         | 16.6    |      | ns |
| t <sub>EABDD</sub>     |         | 9.2     |         | 11.0    |         | 16.1 | ns |
| t <sub>EABDATACO</sub> |         | 1.7     |         | 2.1     |         | 3.4  | ns |
| t <sub>EABDATASU</sub> | 2.3     |         | 2.7     |         | 3.5     |      | ns |
| t <sub>EABDATAH</sub>  | 0.0     |         | 0.0     |         | 0.0     |      | ns |
| t <sub>EABWESU</sub>   | 3.3     |         | 3.9     |         | 4.9     |      | ns |
| t <sub>EABWEH</sub>    | 0.0     |         | 0.0     |         | 0.0     |      | ns |
| t <sub>EABWDSU</sub>   | 3.2     |         | 3.8     |         | 5.0     |      | ns |
| t <sub>EABWDH</sub>    | 0.0     |         | 0.0     |         | 0.0     |      | ns |
| t <sub>EABWASU</sub>   | 3.7     |         | 4.4     |         | 5.1     |      | ns |
| t <sub>EABWAH</sub>    | 0.0     |         | 0.0     |         | 0.0     |      | ns |
| t <sub>EABWO</sub>     |         | 6.1     |         | 7.3     |         | 11.3 | ns |

| Symbol                 | -1 Speed Grade |     | -2 Spee | d Grade | -3 Spee | Unit |    |
|------------------------|----------------|-----|---------|---------|---------|------|----|
|                        | Min            | Мах | Min     | Max     | Min     | Max  |    |
| t <sub>EABDATA1</sub>  |                | 1.3 |         | 1.5     |         | 1.7  | ns |
| t <sub>EABDATA2</sub>  |                | 1.3 |         | 1.5     |         | 1.7  | ns |
| t <sub>EABWE1</sub>    |                | 0.9 |         | 1.1     |         | 1.3  | ns |
| t <sub>EABWE2</sub>    |                | 5.0 |         | 5.7     |         | 6.7  | ns |
| t <sub>EABCLK</sub>    |                | 0.6 |         | 0.7     |         | 0.8  | ns |
| t <sub>EABCO</sub>     |                | 0.0 |         | 0.0     |         | 0.0  | ns |
| t <sub>EABBYPASS</sub> |                | 0.1 |         | 0.1     |         | 0.2  | ns |
| t <sub>EABSU</sub>     | 3.8            |     | 4.3     |         | 5.0     |      | ns |
| t <sub>EABH</sub>      | 0.7            |     | 0.8     |         | 0.9     |      | ns |
| t <sub>AA</sub>        |                | 4.5 |         | 5.0     |         | 5.9  | ns |
| t <sub>WP</sub>        | 5.6            |     | 6.4     |         | 7.5     |      | ns |
| t <sub>WDSU</sub>      | 1.3            |     | 1.4     |         | 1.7     |      | ns |
| t <sub>WDH</sub>       | 0.1            |     | 0.1     |         | 0.2     |      | ns |
| t <sub>WASU</sub>      | 0.1            |     | 0.1     |         | 0.2     |      | ns |
| t <sub>WAH</sub>       | 0.1            |     | 0.1     |         | 0.2     |      | ns |
| t <sub>WO</sub>        |                | 4.1 |         | 4.6     |         | 5.5  | ns |
| t <sub>DD</sub>        |                | 4.1 |         | 4.6     |         | 5.5  | ns |
| t <sub>EABOUT</sub>    |                | 0.1 |         | 0.1     |         | 0.2  | ns |
| t <sub>EABCH</sub>     | 2.5            |     | 3.0     |         | 3.5     |      | ns |
| t <sub>EABCL</sub>     | 5.6            |     | 6.4     |         | 7.5     |      | ns |

| Table 113. ClockLock & ClockBoost Parameters (Part 2 of 2) |                                                                                                              |     |     |      |      |  |  |  |  |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-----|------|------|--|--|--|--|
| Symbol                                                     | Parameter                                                                                                    | Min | Тур | Max  | Unit |  |  |  |  |
| f <sub>CLKDEV1</sub>                                       | Input deviation from user specification in MAX+PLUS II (ClockBoost clock multiplication factor equals 1) (1) |     |     | ±1   | MHz  |  |  |  |  |
| f <sub>CLKDEV2</sub>                                       | Input deviation from user specification in MAX+PLUS II (ClockBoost clock multiplication factor equals 2) (1) |     |     | ±0.5 | MHz  |  |  |  |  |
| t <sub>INCLKSTB</sub>                                      | Input clock stability (measured between adjacent clocks)                                                     |     |     | 100  | ps   |  |  |  |  |
| t <sub>LOCK</sub>                                          | Time required for ClockLock or ClockBoost to acquire lock (2)                                                |     |     | 10   | μs   |  |  |  |  |
| t <sub>JITTER</sub>                                        | Jitter on ClockLock or ClockBoost-generated clock (3)                                                        |     |     | 1    | ns   |  |  |  |  |
| t <sub>OUTDUTY</sub>                                       | Duty cycle for ClockLock or ClockBoost-generated clock                                                       | 40  | 50  | 60   | %    |  |  |  |  |

Notes:

(1) To implement the ClockLock and ClockBoost circuitry with the MAX+PLUS II software, designers must specify the input frequency. The MAX+PLUS II software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The *f<sub>CLKDEV</sub>* parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.

(2) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration, because the t<sub>LOCK</sub> value is less than the time required for configuration.

(3) The  $t_{IITTER}$  specification is measured under long-term observation.

## Power Consumption

The supply power (P) for FLEX 10K devices can be calculated with the following equation:

 $P = P_{INT} + P_{IO} = (I_{CCSTANDBY} + I_{CCACTIVE}) \times V_{CC} + P_{IO}$ 

Typical I<sub>CCSTANDBY</sub> values are shown as I<sub>CC0</sub> in the FLEX 10K device DC operating conditions tables on pages 46, 49, and 52 of this data sheet. The I<sub>CCACTIVE</sub> value depends on the switching frequency and the application logic. This value is calculated based on the amount of current that each LE typically consumes. The P<sub>IO</sub> value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note* 74 (Evaluating Power for Altera Devices).

Compared to the rest of the device, the embedded array consumes a negligible amount of power. Therefore, the embedded array can be ignored when calculating supply current.

The I<sub>CCACTIVE</sub> value is calculated with the following equation:

$$I_{CCACTIVE} = K \times f_{MAX} \times N \times tog_{LC} \times \frac{\mu A}{MHz \times LE}$$

The parameters in this equation are shown below:



#### Figure 32. I<sub>CCACTIVE</sub> vs. Operating Frequency (Part 3 of 3)

## Configuration & Operation

The FLEX 10K architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes.

See Application Note 116 (Configuring APEX 20K, FLEX 10K & FLEX 6000 Devices) for detailed descriptions of device configuration options, device configuration pins, and for information on configuring FLEX 10K devices, including sample schematics, timing diagrams, and configuration parameters.

### **Operating Modes**

The FLEX 10K architecture uses SRAM configuration elements that require configuration data to be loaded every time the circuit powers up. The process of physically loading the SRAM data into the device is called *configuration*. Before configuration, as VCC rises, the device initiates a Power-On Reset (POR). This POR event clears the device and prepares it for configuration. The FLEX 10K POR time does not exceed 50 µs.

During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com

Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to

current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



#### Altera Corporation