



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 144                                                         |
| Number of Logic Elements/Cells | 1152                                                        |
| Total RAM Bits                 | 12288                                                       |
| Number of I/O                  | 102                                                         |
| Number of Gates                | 63000                                                       |
| Voltage - Supply               | 4.75V ~ 5.25V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 70°C (TA)                                             |
| Package / Case                 | 144-LQFP                                                    |
| Supplier Device Package        | 144-TQFP (20x20)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k20tc144-3n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Flexible interconnect
  - FastTrack<sup>®</sup> Interconnect continuous routing structure for fast, predictable interconnect delays
  - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
  - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
  - Tri-state emulation that implements internal tri-state buses
  - Up to six global clock signals and four global clear signals
- Powerful I/O pins
  - Individual tri-state output enable control for each pin
  - Open-drain option on each I/O pin
  - Programmable output slew-rate control to reduce switching noise
  - FLEX 10KA devices support hot-socketing
- Peripheral register for fast setup and clock-to-output delay
- Flexible package options
  - Available in a variety of packages with 84 to 600 pins (see Tables 4 and 5)
  - Pin-compatibility with other FLEX 10K devices in the same package
  - FineLine BGA<sup>TM</sup> packages maximize board space efficiency
- Software design support and automatic place-and-route provided by Altera development systems for Windows-based PCs and Sun SPARCstation, HP 9000 Series 700/800 workstations
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), DesignWare components, Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, VeriBest, and Viewlogic

#### Notes to tables:

- (1) FLEX 10K and FLEX 10KA device package types include plastic J-lead chip carrier (PLCC), thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), ball-grid array (BGA), pin-grid array (PGA), and FineLine BGA™ packages.
- (2) This option is supported with a 256-pin FineLine BGA package. By using SameFrame pin migration, all FineLine BGA packages are pin compatible. For example, a board can be designed to support both 256-pin and 484-pin FineLine BGA packages. The Altera software automatically avoids conflicting pins when future migration is set.

# General Description

Altera's FLEX 10K devices are the industry's first embedded PLDs. Based on reconfigurable CMOS SRAM elements, the Flexible Logic Element MatriX (FLEX) architecture incorporates all features necessary to implement common gate array megafunctions. With up to 250,000 gates, the FLEX 10K family provides the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device.

FLEX 10K devices are reconfigurable, which allows 100% testing prior to shipment. As a result, the designer is not required to generate test vectors for fault coverage purposes. Additionally, the designer does not need to manage inventories of different ASIC designs; FLEX 10K devices can be configured on the board for the specific functionality required.

Table 6 shows FLEX 10K performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. No special design technique was required to implement the applications; the designer simply inferred or instantiated a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

| Application                       |     | urces<br>sed |                   | Perfor            | mance             |                   | Units |
|-----------------------------------|-----|--------------|-------------------|-------------------|-------------------|-------------------|-------|
|                                   | LEs | EABs         | -1 Speed<br>Grade | -2 Speed<br>Grade | -3 Speed<br>Grade | -4 Speed<br>Grade |       |
| 16-bit loadable counter (1)       | 16  | 0            | 204               | 166               | 125               | 95                | MHz   |
| 16-bit accumulator (1)            | 16  | 0            | 204               | 166               | 125               | 95                | MHz   |
| 16-to-1 multiplexer (2)           | 10  | 0            | 4.2               | 5.8               | 6.0               | 7.0               | ns    |
| 256 × 8 RAM read cycle speed (3)  | 0   | 1            | 172               | 145               | 108               | 84                | MHz   |
| 256 × 8 RAM write cycle speed (3) | 0   | 1            | 106               | 89                | 68                | 63                | MHz   |

#### Notes:

- (1) The speed grade of this application is limited because of clock high and low specifications.
- (2) This application uses combinatorial inputs and outputs.
- (3) This application uses registered inputs and outputs.

Logic functions are implemented by programming the EAB with a readonly pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of EABs. The large capacity of EABs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or field-programmable gate array (FPGA) RAM blocks. For example, a single EAB can implement a  $4 \times 4$  multiplier with eight inputs and eight outputs. Parameterized functions such as LPM functions can automatically take advantage of the EAB.

The EAB provides advantages over FPGAs, which implement on-board RAM as arrays of small, distributed RAM blocks. These FPGA RAM blocks contain delays that are less predictable as the size of the RAM increases. In addition, FPGA RAM blocks are prone to routing problems because small blocks of RAM must be connected together to make larger blocks. In contrast, EABs can be used to implement large, dedicated blocks of RAM that eliminate these timing and routing concerns.

EABs can be used to implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable (WE) signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the WE signal. In contrast, the EAB's synchronous RAM generates its own WE signal and is self-timed with respect to the global clock. A circuit using the EAB's self-timed RAM need only meet the setup and hold time specifications of the global clock.

When used as RAM, each EAB can be configured in any of the following sizes:  $256 \times 8$ ,  $512 \times 4$ ,  $1,024 \times 2$ , or  $2,048 \times 1$ . See Figure 2.



Larger blocks of RAM are created by combining multiple EABs. For example, two  $256 \times 8$  RAM blocks can be combined to form a  $256 \times 16$  RAM block; two  $512 \times 4$  blocks of RAM can be combined to form a  $512 \times 8$  RAM block. See Figure 3.

Figure 3. Examples of Combining EABs



If necessary, all EABs in a device can be cascaded to form a single RAM block. EABs can be cascaded to form RAM blocks of up to 2,048 words without impacting timing. Altera's software automatically combines EABs to meet a designer's RAM specifications.

EABs provide flexible options for driving and controlling clock signals. Different clocks can be used for the EAB inputs and outputs. Registers can be independently inserted on the data input, EAB output, or the address and WE inputs. The global signals and the EAB local interconnect can drive the WE signal. The global signals, dedicated clock pins, and EAB local interconnect can drive the EAB clock signals. Because the LEs drive the EAB local interconnect, the LEs can control the WE signal or the EAB clock signals.

Each EAB is fed by a row interconnect and can drive out to row and column interconnects. Each EAB output can drive up to two row channels and up to two column channels; the unused row channel can be driven by other LEs. This feature increases the routing resources available for EAB outputs. See Figure 4.

Dedicated Inputs & Global Signals Chip-Wide Reset Row Interconnect 2, 4, 8, 16 Data Data Out 8, 4, 2, 1 2, 4, 8, 16 Address D 8, 9, 10, 11 RAM/ROM  $256 \times 8$ 512 × 4  $1,024 \times 2$ Column 2,048 × 1 Interconnect WE D

Figure 4. FLEX 10K Embedded Array Block

### Note:

EAB Local Interconnect (1)

(1) EPF10K10, EPF10K10A, EPF10K20, EPF10K30, EPF10K30A, EPF10K40, EPF10K50, and EPF10K50V devices have 22 EAB local interconnect channels; EPF10K70, EPF10K100, EPF10K100A, EPF10K130V, and EPF10K250A devices have 26.

Figure 7 shows how an n-bit full adder can be implemented in n+1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can either be bypassed for simple adders or be used for an accumulator function. The carry chain logic generates the carry-out signal, which is routed directly to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it can be used as a general-purpose signal.



Figure 7. Carry Chain Operation (n-bit Full Adder)

#### LE Operating Modes

The FLEX 10K LE can operate in the following four modes:

- Normal mode
- Arithmetic mode
- Up/down counter mode
- Clearable counter mode

Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. Three inputs to the LE provide clock, clear, and preset control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions which use a specific LE operating mode for optimal performance.

The architecture provides a synchronous clock enable to the register in all four modes. The Altera software can set DATA1 to enable the register synchronously, providing easy implementation of fully synchronous designs.

Figure 9 shows the LE operating modes.

### I/O Element

An I/O element (IOE) contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clock-to-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE and, the data input and output enable register should be LE registers placed adjacent to the bidirectional pin. The Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 13 shows the bidirectional I/O registers.

Table 10 lists the FLEX 10K row-to-IOE interconnect resources.

| Device                  | Channels per Row (n) | Row Channels per Pin ( <i>m</i> ) |
|-------------------------|----------------------|-----------------------------------|
| EPF10K10<br>EPF10K10A   | 144                  | 18                                |
| EPF10K20                | 144                  | 18                                |
| EPF10K30<br>EPF10K30A   | 216                  | 27                                |
| EPF10K40                | 216                  | 27                                |
| EPF10K50<br>EPF10K50V   | 216                  | 27                                |
| EPF10K70                | 312                  | 39                                |
| EPF10K100<br>EPF10K100A | 312                  | 39                                |
| EPF10K130V              | 312                  | 39                                |
| EPF10K250A              | 456                  | 57                                |

### Column-to-IOE Connections

When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels that each IOE can access is different for each IOE. See Figure 15.

| Table 15. 32-Bit FLEX 10K Device | ce IDCODE Note (1)  |                          |                                      |                  |  |  |  |  |  |  |
|----------------------------------|---------------------|--------------------------|--------------------------------------|------------------|--|--|--|--|--|--|
| Device                           | IDCODE (32 Bits)    |                          |                                      |                  |  |  |  |  |  |  |
|                                  | Version<br>(4 Bits) | Part Number<br>(16 Bits) | Manufacturer's Identity<br>(11 Bits) | 1 (1 Bit)<br>(2) |  |  |  |  |  |  |
| EPF10K10, EPF10K10A              | 0000                | 0001 0000 0001 0000      | 00001101110                          | 1                |  |  |  |  |  |  |
| EPF10K20                         | 0000                | 0001 0000 0010 0000      | 00001101110                          | 1                |  |  |  |  |  |  |
| EPF10K30, EPF10K30A              | 0000                | 0001 0000 0011 0000      | 00001101110                          | 1                |  |  |  |  |  |  |
| EPF10K40                         | 0000                | 0001 0000 0100 0000      | 00001101110                          | 1                |  |  |  |  |  |  |
| EPF10K50, EPF10K50V              | 0000                | 0001 0000 0101 0000      | 00001101110                          | 1                |  |  |  |  |  |  |
| EPF10K70                         | 0000                | 0001 0000 0111 0000      | 00001101110                          | 1                |  |  |  |  |  |  |
| EPF10K100, EPF10K100A            | 0000                | 0000 0001 0000 0000      | 00001101110                          | 1                |  |  |  |  |  |  |
| EPF10K130V                       | 0000                | 0000 0001 0011 0000      | 00001101110                          | 1                |  |  |  |  |  |  |
| EPF10K250A                       | 0000                | 0000 0010 0101 0000      | 00001101110                          | 1                |  |  |  |  |  |  |

#### Notes:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

FLEX 10K devices include weak pull-ups on JTAG pins.



For more information, see the following documents:

- Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- Jam Programming & Test Language Specification

Figure 21 shows the typical output drive characteristics of EPF10K50V and EPF10K130V devices.

Typical I<sub>O</sub>
Output
Current (mA)

40

V<sub>CC</sub> = 3.3 V
Room Temperature

1
2

V<sub>O</sub> Output Voltage (V)

Figure 21. Output Drive Characteristics of EPF10K50V & EPF10K130V Devices

Tables 26 through 31 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 3.3-V FLEX 10K devices.

| Table 2          | 6. FLEX 10KA 3.3-V Device A | bsolute Maximum Ratings Note ( | (1)  |      |      |
|------------------|-----------------------------|--------------------------------|------|------|------|
| Symbol           | Parameter                   | Conditions                     | Min  | Max  | Unit |
| V <sub>CC</sub>  | Supply voltage              | With respect to ground (2)     | -0.5 | 4.6  | V    |
| V <sub>I</sub>   | DC input voltage            |                                | -2.0 | 5.75 | V    |
| I <sub>OUT</sub> | DC output current, per pin  |                                | -25  | 25   | mA   |
| T <sub>STG</sub> | Storage temperature         | No bias                        | -65  | 150  | ° C  |
| T <sub>AMB</sub> | Ambient temperature         | Under bias                     | -65  | 135  | °C   |
| TJ               | Junction temperature        | Ceramic packages, under bias   |      | 150  | ° C  |
|                  |                             | PQFP, TQFP, RQFP, and BGA      |      | 135  | ° C  |
|                  |                             | packages, under bias           |      |      |      |

| Symbol                 | Parameter                                            | Conditions |
|------------------------|------------------------------------------------------|------------|
| t <sub>EABDATA1</sub>  | Data or address delay to EAB for combinatorial input |            |
| t <sub>EABDATA2</sub>  | Data or address delay to EAB for registered input    |            |
| t <sub>EABWE1</sub>    | Write enable delay to EAB for combinatorial input    |            |
| t <sub>EABWE2</sub>    | Write enable delay to EAB for registered input       |            |
| t <sub>EABCLK</sub>    | EAB register clock delay                             |            |
| t <sub>EABCO</sub>     | EAB register clock-to-output delay                   |            |
| t <sub>EABBYPASS</sub> | Bypass register delay                                |            |
| t <sub>EABSU</sub>     | EAB register setup time before clock                 |            |
| t <sub>EABH</sub>      | EAB register hold time after clock                   |            |
| $t_{AA}$               | Address access delay                                 |            |
| $t_{WP}$               | Write pulse width                                    |            |
| t <sub>WDSU</sub>      | Data setup time before falling edge of write pulse   | (5)        |
| $t_{WDH}$              | Data hold time after falling edge of write pulse     | (5)        |
| t <sub>WASU</sub>      | Address setup time before rising edge of write pulse | (5)        |
| $t_{WAH}$              | Address hold time after falling edge of write pulse  | (5)        |
| $t_{WO}$               | Write enable to data output valid delay              |            |
| $t_{DD}$               | Data-in to data-out valid delay                      |            |
| t <sub>EABOUT</sub>    | Data-out delay                                       |            |
| t <sub>EABCH</sub>     | Clock high time                                      |            |
| t <sub>EABCL</sub>     | Clock low time                                       |            |

#### Notes to tables:

- (1) All timing parameters are described in Tables 32 through 38 in this data sheet.
- (2) Using an LE to register the signal may provide a lower setup time.
- (3) This parameter is specified by characterization.

Tables 57 through 63 show EPF10K70 device internal and external timing parameters.

| Symbol              | -2 Speed Grade |     | -3 Spee | d Grade | -4 Spee | Unit |    |
|---------------------|----------------|-----|---------|---------|---------|------|----|
|                     | Min            | Max | Min     | Max     | Min     | Max  |    |
| $t_{LUT}$           |                | 1.3 |         | 1.5     |         | 2.0  | ns |
| t <sub>CLUT</sub>   |                | 0.4 |         | 0.4     |         | 0.5  | ns |
| t <sub>RLUT</sub>   |                | 1.5 |         | 1.6     |         | 2.0  | ns |
| t <sub>PACKED</sub> |                | 0.8 |         | 0.9     |         | 1.3  | ns |
| t <sub>EN</sub>     |                | 0.8 |         | 0.9     |         | 1.2  | ns |
| t <sub>CICO</sub>   |                | 0.2 |         | 0.2     |         | 0.3  | ns |
| t <sub>CGEN</sub>   |                | 1.0 |         | 1.1     |         | 1.4  | ns |
| t <sub>CGENR</sub>  |                | 1.1 |         | 1.2     |         | 1.5  | ns |
| t <sub>CASC</sub>   |                | 1.0 |         | 1.1     |         | 1.3  | ns |
| $t_{\mathbb{C}}$    |                | 0.7 |         | 0.8     |         | 1.0  | ns |
| $t_{CO}$            |                | 0.9 |         | 1.0     |         | 1.4  | ns |
| t <sub>COMB</sub>   |                | 0.4 |         | 0.5     |         | 0.7  | ns |
| t <sub>SU</sub>     | 1.9            |     | 2.1     |         | 2.6     |      | ns |
| t <sub>H</sub>      | 2.1            |     | 2.3     |         | 3.1     |      | ns |
| t <sub>PRE</sub>    |                | 0.9 |         | 1.0     |         | 1.4  | ns |
| t <sub>CLR</sub>    |                | 0.9 |         | 1.0     |         | 1.4  | ns |
| t <sub>CH</sub>     | 4.0            |     | 4.0     |         | 4.0     |      | ns |
| $t_{CL}$            | 4.0            |     | 4.0     |         | 4.0     |      | ns |

| Symbol              | -2 Spee | d Grade | -3 Speed Grade |     | -4 Speed Grade |      | Unit |  |
|---------------------|---------|---------|----------------|-----|----------------|------|------|--|
|                     | Min     | Max     | Min            | Max | Min            | Max  |      |  |
| $t_{IOD}$           |         | 0.0     |                | 0.0 |                | 0.0  | ns   |  |
| t <sub>IOC</sub>    |         | 0.4     |                | 0.5 |                | 0.7  | ns   |  |
| t <sub>IOCO</sub>   |         | 0.4     |                | 0.4 |                | 0.9  | ns   |  |
| t <sub>IOCOMB</sub> |         | 0.0     |                | 0.0 |                | 0.0  | ns   |  |
| t <sub>IOSU</sub>   | 4.5     |         | 5.0            |     | 6.2            |      | ns   |  |
| $t_{IOH}$           | 0.4     |         | 0.5            |     | 0.7            |      | ns   |  |
| t <sub>IOCLR</sub>  |         | 0.6     |                | 0.7 |                | 1.6  | ns   |  |
| $t_{\text{OD1}}$    |         | 3.6     |                | 4.0 |                | 5.0  | ns   |  |
| $t_{OD2}$           |         | 5.6     |                | 6.3 |                | 7.3  | ns   |  |
| $t_{OD3}$           |         | 6.9     |                | 7.7 |                | 8.7  | ns   |  |
| $t_{XZ}$            |         | 5.5     |                | 6.2 |                | 6.8  | ns   |  |
| $t_{ZX1}$           |         | 5.5     |                | 6.2 |                | 6.8  | ns   |  |
| t <sub>ZX2</sub>    |         | 7.5     |                | 8.5 |                | 9.1  | ns   |  |
| t <sub>ZX3</sub>    |         | 8.8     |                | 9.9 |                | 10.5 | ns   |  |
| t <sub>INREG</sub>  |         | 8.0     |                | 9.0 |                | 10.2 | ns   |  |
| t <sub>IOFD</sub>   |         | 7.2     |                | 8.1 |                | 10.3 | ns   |  |
| $t_{INCOMB}$        |         | 7.2     |                | 8.1 |                | 10.3 | ns   |  |

| Symbol              | -2 Spee | d Grade | -3 Speed Grade |      | -4 Speed Grade |      | Unit |  |
|---------------------|---------|---------|----------------|------|----------------|------|------|--|
|                     | Min     | Max     | Min            | Max  | Min            | Max  |      |  |
| $t_{IOD}$           |         | 1.3     |                | 1.6  |                | 2.0  | ns   |  |
| t <sub>IOC</sub>    |         | 0.4     |                | 0.5  |                | 0.7  | ns   |  |
| t <sub>IOCO</sub>   |         | 0.3     |                | 0.4  |                | 0.5  | ns   |  |
| t <sub>IOCOMB</sub> |         | 0.0     |                | 0.0  |                | 0.0  | ns   |  |
| t <sub>IOSU</sub>   | 2.6     |         | 3.3            |      | 3.8            |      | ns   |  |
| $t_{IOH}$           | 0.0     |         | 0.0            |      | 0.0            |      | ns   |  |
| t <sub>IOCLR</sub>  |         | 1.7     |                | 2.2  |                | 2.7  | ns   |  |
| t <sub>OD1</sub>    |         | 3.5     |                | 4.4  |                | 5.0  | ns   |  |
| t <sub>OD2</sub>    |         | _       |                | _    |                | -    | ns   |  |
| t <sub>OD3</sub>    |         | 8.2     |                | 8.1  |                | 9.7  | ns   |  |
| $t_{XZ}$            |         | 4.9     |                | 6.3  |                | 7.4  | ns   |  |
| $t_{ZX1}$           |         | 4.9     |                | 6.3  |                | 7.4  | ns   |  |
| t <sub>ZX2</sub>    |         | -       |                | _    |                | -    | ns   |  |
| t <sub>ZX3</sub>    |         | 9.6     |                | 10.0 |                | 12.1 | ns   |  |
| t <sub>INREG</sub>  |         | 7.9     |                | 10.0 |                | 12.6 | ns   |  |
| t <sub>IOFD</sub>   |         | 6.2     |                | 7.9  |                | 9.9  | ns   |  |
| $t_{INCOMB}$        |         | 6.2     |                | 7.9  |                | 9.9  | ns   |  |

| Symbol                 | -2 Spee | d Grade | -3 Spee | ed Grade | -4 Spee | Unit |    |
|------------------------|---------|---------|---------|----------|---------|------|----|
|                        | Min     | Max     | Min     | Max      | Min     | Max  |    |
| t <sub>EABDATA1</sub>  |         | 1.9     |         | 2.4      |         | 2.4  | ns |
| t <sub>EABDATA2</sub>  |         | 3.7     |         | 4.7      |         | 4.7  | ns |
| t <sub>EABWE1</sub>    |         | 1.9     |         | 2.4      |         | 2.4  | ns |
| t <sub>EABWE2</sub>    |         | 3.7     |         | 4.7      |         | 4.7  | ns |
| t <sub>EABCLK</sub>    |         | 0.7     |         | 0.9      |         | 0.9  | ns |
| t <sub>EABCO</sub>     |         | 0.5     |         | 0.6      |         | 0.6  | ns |
| t <sub>EABBYPASS</sub> |         | 0.6     |         | 0.8      |         | 0.8  | ns |
| t <sub>EABSU</sub>     | 1.4     |         | 1.8     |          | 1.8     |      | ns |
| t <sub>EABH</sub>      | 0.0     |         | 0.0     |          | 0.0     |      | ns |
| $t_{AA}$               |         | 5.6     |         | 7.1      |         | 7.1  | ns |
| $t_{WP}$               | 3.7     |         | 4.7     |          | 4.7     |      | ns |
| $t_{WDSU}$             | 4.6     |         | 5.9     |          | 5.9     |      | ns |
| t <sub>WDH</sub>       | 0.0     |         | 0.0     |          | 0.0     |      | ns |
| t <sub>WASU</sub>      | 3.9     |         | 5.0     |          | 5.0     |      | ns |
| t <sub>WAH</sub>       | 0.0     |         | 0.0     |          | 0.0     |      | ns |
| $t_{WO}$               |         | 5.6     |         | 7.1      |         | 7.1  | ns |
| $t_{DD}$               |         | 5.6     |         | 7.1      |         | 7.1  | ns |
| t <sub>EABOUT</sub>    |         | 2.4     |         | 3.1      |         | 3.1  | ns |
| t <sub>EABCH</sub>     | 4.0     |         | 4.0     |          | 4.0     |      | ns |
| t <sub>EABCL</sub>     | 4.0     |         | 4.7     |          | 4.7     |      | ns |

| Symbol              | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | Unit |    |
|---------------------|---------|---------|---------|---------|---------|------|----|
|                     | Min     | Max     | Min     | Max     | Min     | Max  |    |
| $t_{IOD}$           |         | 2.5     |         | 2.9     |         | 3.4  | ns |
| t <sub>IOC</sub>    |         | 0.3     |         | 0.3     |         | 0.4  | ns |
| $t_{IOCO}$          |         | 0.2     |         | 0.2     |         | 0.3  | ns |
| $t_{IOCOMB}$        |         | 0.5     |         | 0.6     |         | 0.7  | ns |
| $t_{IOSU}$          | 1.3     |         | 1.7     |         | 1.8     |      | ns |
| $t_{IOH}$           | 0.2     |         | 0.2     |         | 0.3     |      | ns |
| t <sub>IOCLR</sub>  |         | 1.0     |         | 1.2     |         | 1.4  | ns |
| $t_{OD1}$           |         | 2.2     |         | 2.6     |         | 3.0  | ns |
| $t_{OD2}$           |         | 4.5     |         | 5.3     |         | 6.1  | ns |
| t <sub>OD3</sub>    |         | 6.8     |         | 7.9     |         | 9.3  | ns |
| $t_{XZ}$            |         | 2.7     |         | 3.1     |         | 3.7  | ns |
| $t_{ZX1}$           |         | 2.7     |         | 3.1     |         | 3.7  | ns |
| t <sub>ZX2</sub>    |         | 5.0     |         | 5.8     |         | 6.8  | ns |
| $t_{ZX3}$           |         | 7.3     |         | 8.4     |         | 10.0 | ns |
| t <sub>INREG</sub>  | _       | 5.3     | _       | 6.1     |         | 7.2  | ns |
| t <sub>IOFD</sub>   |         | 4.7     |         | 5.5     |         | 6.4  | ns |
| t <sub>INCOMB</sub> |         | 4.7     | _       | 5.5     |         | 6.4  | ns |

| Symbol                 | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit |
|------------------------|---------|----------|---------|---------|---------|---------|------|
|                        | Min     | Max      | Min     | Max     | Min     | Max     |      |
| t <sub>EABDATA1</sub>  |         | 1.8      |         | 2.1     |         | 2.4     | ns   |
| t <sub>EABDATA2</sub>  |         | 3.2      |         | 3.7     |         | 4.4     | ns   |
| t <sub>EABWE1</sub>    |         | 0.8      |         | 0.9     |         | 1.1     | ns   |
| t <sub>EABWE2</sub>    |         | 2.3      |         | 2.7     |         | 3.1     | ns   |
| t <sub>EABCLK</sub>    |         | 0.8      |         | 0.9     |         | 1.1     | ns   |
| t <sub>EABCO</sub>     |         | 1.0      |         | 1.1     |         | 1.4     | ns   |
| t <sub>EABBYPASS</sub> |         | 0.3      |         | 0.3     |         | 0.4     | ns   |
| t <sub>EABSU</sub>     | 1.3     |          | 1.5     |         | 1.8     |         | ns   |
| t <sub>EABH</sub>      | 0.4     |          | 0.5     |         | 0.5     |         | ns   |
| $t_{AA}$               |         | 4.1      |         | 4.8     |         | 5.6     | ns   |
| $t_{WP}$               | 3.2     |          | 3.7     |         | 4.4     |         | ns   |
| t <sub>WDSU</sub>      | 2.4     |          | 2.8     |         | 3.3     |         | ns   |
| t <sub>WDH</sub>       | 0.2     |          | 0.2     |         | 0.3     |         | ns   |
| t <sub>WASU</sub>      | 0.2     |          | 0.2     |         | 0.3     |         | ns   |
| t <sub>WAH</sub>       | 0.0     |          | 0.0     |         | 0.0     |         | ns   |
| $t_{WO}$               |         | 3.4      |         | 3.9     |         | 4.6     | ns   |
| $t_{DD}$               |         | 3.4      |         | 3.9     |         | 4.6     | ns   |
| t <sub>EABOUT</sub>    |         | 0.3      |         | 0.3     |         | 0.4     | ns   |
| t <sub>EABCH</sub>     | 2.5     |          | 3.5     |         | 4.0     |         | ns   |
| t <sub>EABCL</sub>     | 3.2     |          | 3.7     |         | 4.4     |         | ns   |

| Table 113. ClockLock & ClockBoost Parameters (Part 2 of 2) |                                                                                                              |     |     |      |      |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| Symbol                                                     | Parameter                                                                                                    | Min | Тур | Max  | Unit |
| f <sub>CLKDEV1</sub>                                       | Input deviation from user specification in MAX+PLUS II (ClockBoost clock multiplication factor equals 1) (1) |     |     | ±1   | MHz  |
| f <sub>CLKDEV2</sub>                                       | Input deviation from user specification in MAX+PLUS II (ClockBoost clock multiplication factor equals 2) (1) |     |     | ±0.5 | MHz  |
| t <sub>INCLKSTB</sub>                                      | Input clock stability (measured between adjacent clocks)                                                     |     |     | 100  | ps   |
| t <sub>LOCK</sub>                                          | Time required for ClockLock or ClockBoost to acquire lock (2)                                                |     |     | 10   | μs   |
| t <sub>JITTER</sub>                                        | Jitter on ClockLock or ClockBoost-generated clock (3)                                                        |     |     | 1    | ns   |
| $t_{OUTDUTY}$                                              | Duty cycle for ClockLock or ClockBoost-generated clock                                                       | 40  | 50  | 60   | %    |

#### Notes:

- (1) To implement the ClockLock and ClockBoost circuitry with the MAX+PLUS II software, designers must specify the input frequency. The MAX+PLUS II software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The f<sub>CLKDEV</sub> parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration, because the t<sub>LOCK</sub> value is less than the time required for configuration.
- (3) The  $t_{IITTER}$  specification is measured under long-term observation.

# Power Consumption

The supply power (P) for FLEX 10K devices can be calculated with the following equation:

$$P = P_{INT} + P_{IO} = (I_{CCSTANDBY} + I_{CCACTIVE}) \times V_{CC} + P_{IO}$$

Typical  $I_{CCSTANDBY}$  values are shown as  $I_{CC0}$  in the FLEX 10K device DC operating conditions tables on pages 46, 49, and 52 of this data sheet. The  $I_{CCACTIVE}$  value depends on the switching frequency and the application logic. This value is calculated based on the amount of current that each LE typically consumes. The  $P_{IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*.



Compared to the rest of the device, the embedded array consumes a negligible amount of power. Therefore, the embedded array can be ignored when calculating supply current.

The I<sub>CCACTIVE</sub> value is calculated with the following equation:

$$I_{CCACTIVE} = K \times \mathbf{f_{MAX}} \times N \times \mathbf{tog_{LC}} \times \frac{\mu A}{MHz \times LE}$$

The parameters in this equation are shown below:

Figure 32. I<sub>CCACTIVE</sub> vs. Operating Frequency (Part 1 of 3)

