# E·XFL

#### Altera - EPF10K30AFC484-1 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                        |
|--------------------------------|---------------------------------------------------------------|
| Number of LABs/CLBs            | 216                                                           |
| Number of Logic Elements/Cells | 1728                                                          |
| Total RAM Bits                 | 12288                                                         |
| Number of I/O                  | 246                                                           |
| Number of Gates                | 69000                                                         |
| Voltage - Supply               | 4.75V ~ 5.25V                                                 |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | 0°C ~ 70°C (TA)                                               |
| Package / Case                 | 484-BBGA                                                      |
| Supplier Device Package        | 484-FBGA (23x23)                                              |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=epf10k30afc484-1 |
|                                |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Logic functions are implemented by programming the EAB with a readonly pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of EABs. The large capacity of EABs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or field-programmable gate array (FPGA) RAM blocks. For example, a single EAB can implement a 4 × 4 multiplier with eight inputs and eight outputs. Parameterized functions such as LPM functions can automatically take advantage of the EAB.

The EAB provides advantages over FPGAs, which implement on-board RAM as arrays of small, distributed RAM blocks. These FPGA RAM blocks contain delays that are less predictable as the size of the RAM increases. In addition, FPGA RAM blocks are prone to routing problems because small blocks of RAM must be connected together to make larger blocks. In contrast, EABs can be used to implement large, dedicated blocks of RAM that eliminate these timing and routing concerns.

EABs can be used to implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable (WE) signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the WE signal. In contrast, the EAB's synchronous RAM generates its own WE signal and is self-timed with respect to the global clock. A circuit using the EAB's self-timed RAM need only meet the setup and hold time specifications of the global clock.

When used as RAM, each EAB can be configured in any of the following sizes:  $256 \times 8$ ,  $512 \times 4$ ,  $1,024 \times 2$ , or  $2,048 \times 1$ . See Figure 2.



Altera Corporation

Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks; the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LEs in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs.

#### Logic Element

The LE, the smallest unit of logic in the FLEX 10K architecture, has a compact size that provides efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect. See Figure 6.





Figure 7 shows how an *n*-bit full adder can be implemented in n + 1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can either be bypassed for simple adders or be used for an accumulator function. The carry chain logic generates the carry-out signal, which is routed directly to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it can be used as a general-purpose signal.



Figure 7. Carry Chain Operation (n-bit Full Adder)

#### **Asynchronous Preset**

An asynchronous preset is implemented as either an asynchronous load, or with an asynchronous clear. If DATA3 is tied to V<sub>CC</sub>, asserting LABCTRL1 asynchronously loads a one into the register. Alternatively, the Altera software can provide preset control by using the clear and inverting the input and output of the register. Inversion control is available for the inputs to both LEs and IOEs. Therefore, if a register is preset by only one of the two LABCTRL signals, the DATA3 input is not needed and can be used for one of the LE operating modes.

#### Asynchronous Preset & Clear

When implementing asynchronous clear and preset, LABCTRL1 controls the preset and LABCTRL2 controls the clear. DATA3 is tied to  $V_{CC}$ , therefore, asserting LABCTRL1 asynchronously loads a one into the register, effectively presetting the register. Asserting LABCTRL2 clears the register.

#### Asynchronous Load with Clear

When implementing an asynchronous load in conjunction with the clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. LABCTRL2 implements the clear by controlling the register clear; LABCTRL2 does not have to feed the preset circuits.

#### Asynchronous Load with Preset

When implementing an asynchronous load in conjunction with preset, the Altera software provides preset control by using the clear and inverting the input and output of the register. Asserting LABCTRL2 presets the register, while asserting LABCTRL1 loads the register. The Altera software inverts the signal that drives DATA3 to account for the inversion of the register's output.

#### Asynchronous Load without Preset or Clear

When implementing an asynchronous load without preset or clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. Signals on the peripheral control bus can also drive the four global signals, referred to as GLOBAL0 through GLOBAL3 in Tables 8 and 9. The internally generated signal can drive the global signal, providing the same low-skew, low-delay characteristics for an internally generated signal as for a signal driven by an input. This feature is ideal for internally generated clear or clock signals with high fan-out. When a global signal is driven by internal logic, the dedicated input pin that drives that global signal cannot be used. The dedicated input pin should be driven to a known logic state (such as ground) and not be allowed to float.

When the chip-wide output enable pin is held low, it will tri-state all pins on the device. This option can be set in the Global Project Device Options menu. Additionally, the registers in the IOE can be reset by holding the chip-wide reset pin low.

#### Row-to-IOE Connections

When an IOE is used as an input signal, it can drive two separate row channels. The signal is accessible by all LEs within that row. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the row channels. Up to eight IOEs connect to each side of each row channel. See Figure 14.

#### Figure 14. FLEX 10K Row-to-IOE Connections

The values for m and n are provided in Table 10.



#### **Slew-Rate Control**

The output buffer in each IOE has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A slower slew rate reduces system noise and adds a maximum delay of approximately 2.9 ns. The fast slew rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew rate on a pin-by-pin basis during design entry or assign a default slew rate to all pins on a device-wide basis. The slow slew rate setting affects only the falling edge of the output.

#### **Open-Drain Output Option**

FLEX 10K devices provide an optional open-drain (electrically equivalent to an open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane. Additionally, the Altera software can convert tri-state buffers with grounded data inputs to opendrain pins automatically.

Open-drain output pins on FLEX 10K devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a V<sub>IH</sub> of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The I<sub>OL</sub> current specification should be considered when selecting a pull-up resistor.

Output pins on 5.0-V FLEX 10K devices with  $V_{CCIO} = 3.3$  V or 5.0 V (with a pull-up resistor to the 5.0-V supply) can also drive 5.0-V CMOS input pins. In this case, the pull-up transistor will turn off when the pin voltage exceeds 3.3 V. Therefore, the pin does not have to be open-drain.

#### MultiVolt I/O Interface

The FLEX 10K device architecture supports the MultiVolt I/O interface feature, which allows FLEX 10K devices to interface with systems of differing supply voltages. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT) and another set for I/O output drivers (VCCIO).

### **Generic Testing**

Each FLEX 10K device is functionally tested. Complete testing of each configurable SRAM bit and all logic functionality ensures 100% yield. AC test measurements for FLEX 10K devices are made under conditions equivalent to those shown in Figure 19. Multiple test patterns can be used to configure devices during all stages of the production flow.

#### Figure 19. FLEX 10K AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of VCC multiple outputs should be avoided for 464 Ω accurate measurement. Threshold tests must ≶ (703 Ω) not be performed under AC conditions. [521 Ω] Large-amplitude, fast-ground-current Device To Test transients normally occur as the device Output System outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device 250 Ω ground pin and the test system ground, (8.06 kΩ) ≥ C1 (includes significant reductions in observable noise [481 Ω] JIG capacitance) immunity can result. Numbers without Device input parentheses are for 5.0-V devices or outputs. rise and fall Numbers in parentheses are for 3.3-V devices times < 3 ns Ŧ or outputs. Numbers in brackets are for 2.5-V devices or outputs.

## Operating Conditions

Tables 17 through 21 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 5.0-V FLEX 10K devices.

| Table 1          | Table 17. FLEX 10K 5.0-V Device Absolute Maximum Ratings       Note (1) |                              |      |     |      |  |  |  |  |
|------------------|-------------------------------------------------------------------------|------------------------------|------|-----|------|--|--|--|--|
| Symbol           | Parameter                                                               | Conditions                   | Min  | Max | Unit |  |  |  |  |
| V <sub>CC</sub>  | Supply voltage                                                          | With respect to ground (2)   | -2.0 | 7.0 | V    |  |  |  |  |
| VI               | DC input voltage                                                        |                              | -2.0 | 7.0 | V    |  |  |  |  |
| I <sub>OUT</sub> | DC output current, per pin                                              |                              | -25  | 25  | mA   |  |  |  |  |
| T <sub>STG</sub> | Storage temperature                                                     | No bias                      | -65  | 150 | °C   |  |  |  |  |
| T <sub>AMB</sub> | Ambient temperature                                                     | Under bias                   | -65  | 135 | °C   |  |  |  |  |
| ΤJ               | Junction temperature                                                    | Ceramic packages, under bias |      | 150 | °C   |  |  |  |  |
|                  |                                                                         | PQFP, TQFP, RQFP, and BGA    |      | 135 | °C   |  |  |  |  |
|                  |                                                                         | packages, under bias         |      |     |      |  |  |  |  |

| Table 1            | 8. FLEX 10K 5.0-V Device Reco                         | mmended Operating Conditions |             |                          |      |
|--------------------|-------------------------------------------------------|------------------------------|-------------|--------------------------|------|
| Symbol             | Parameter                                             | Conditions                   | Min         | Max                      | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers   | (3), (4)                     | 4.75 (4.50) | 5.25 (5.50)              | V    |
| V <sub>CCIO</sub>  | Supply voltage for output<br>buffers, 5.0-V operation | (3), (4)                     | 4.75 (4.50) | 5.25 (5.50)              | V    |
|                    | Supply voltage for output<br>buffers, 3.3-V operation | (3), (4)                     | 3.00 (3.00) | 3.60 (3.60)              | V    |
| VI                 | Input voltage                                         |                              | -0.5        | V <sub>CCINT</sub> + 0.5 | V    |
| Vo                 | Output voltage                                        |                              | 0           | V <sub>CCIO</sub>        | V    |
| Τ <sub>Α</sub>     | Ambient temperature                                   | For commercial use           | 0           | 70                       | °C   |
|                    |                                                       | For industrial use           | -40         | 85                       | °C   |
| Τ <sub>J</sub>     | Operating temperature                                 | For commercial use           | 0           | 85                       | °C   |
|                    |                                                       | For industrial use           | -40         | 100                      | °C   |
| t <sub>R</sub>     | Input rise time                                       |                              |             | 40                       | ns   |
| t <sub>F</sub>     | Input fall time                                       |                              |             | 40                       | ns   |

| Table 1          | 9. FLEX 10K 5.0-V Devi                      | ce DC Operating Conditions No                                   | tes (5), (6)            |     |                          |      |
|------------------|---------------------------------------------|-----------------------------------------------------------------|-------------------------|-----|--------------------------|------|
| Symbol           | Parameter                                   | Conditions                                                      | Min                     | Тур | Max                      | Unit |
| V <sub>IH</sub>  | High-level input<br>voltage                 |                                                                 | 2.0                     |     | V <sub>CCINT</sub> + 0.5 | V    |
| V <sub>IL</sub>  | Low-level input voltage                     |                                                                 | -0.5                    |     | 0.8                      | V    |
| V <sub>OH</sub>  | 5.0-V high-level TTL<br>output voltage      | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V}$<br>(7)   | 2.4                     |     |                          | V    |
|                  | 3.3-V high-level TTL<br>output voltage      | I <sub>OH</sub> = -4 mA DC, V <sub>CCIO</sub> = 3.00 V<br>(7)   | 2.4                     |     |                          | V    |
|                  | 3.3-V high-level CMOS<br>output voltage     | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$<br>(7) | V <sub>CCIO</sub> – 0.2 |     |                          | V    |
| V <sub>OL</sub>  | 5.0-V low-level TTL<br>output voltage       | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 4.75 V<br>(8)   |                         |     | 0.45                     | V    |
|                  | 3.3-V low-level TTL<br>output voltage       | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 3.00 V<br>(8)   |                         |     | 0.45                     | V    |
|                  | 3.3-V low-level CMOS<br>output voltage      | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (8)     |                         |     | 0.2                      | V    |
| I <sub>I</sub>   | Input pin leakage<br>current                | $V_1 = V_{CC}$ or ground<br>(9)                                 | -10                     |     | 10                       | μA   |
| I <sub>OZ</sub>  | Tri-stated I/O pin<br>leakage current       | $V_{O} = V_{CC}$ or ground<br>(9)                               | -40                     |     | 40                       | μA   |
| I <sub>CC0</sub> | V <sub>CC</sub> supply current<br>(standby) | V <sub>I</sub> = ground, no load                                |                         | 0.5 | 10                       | mA   |

| Table 2 | 0. 5.0-V Device Capacitance of | EPF10K10, EPF10K20 & EPF10K30 | ) Devices | Note (10) |      |
|---------|--------------------------------|-------------------------------|-----------|-----------|------|
| Symbol  | Parameter                      | Conditions                    | Min       | Max       | Unit |

| CIN                | Input capacitance                        | V <sub>IN</sub> = 0 V, f = 1.0 MHz  | 8  | pF |
|--------------------|------------------------------------------|-------------------------------------|----|----|
| C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  | 12 | pF |
| C <sub>OUT</sub>   | Output capacitance                       | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | 8  | pF |

| Table 2          | 1. 5.0-V Device Capacitance of I         | EPF10K40, EPF10K50, EPF10K70 &      | EPF10K100 D | <b>Devices</b> Note | (10) |
|------------------|------------------------------------------|-------------------------------------|-------------|---------------------|------|
| Symbol           | Parameter                                | Conditions                          | Min         | Max                 | Unit |
| C <sub>IN</sub>  | Input capacitance                        | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |             | 10                  | pF   |
| CINCLK           | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |             | 15                  | pF   |
| C <sub>OUT</sub> | Output capacitance                       | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |             | 10                  | pF   |

| Table 2          | 28. FLEX 10KA 3.3-V Device DC            | <b>COperating Conditions</b> N                                                         | otes (6), (7)                                               |     |                        |      |
|------------------|------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------|-----|------------------------|------|
| Symbol           | Parameter                                | Conditions                                                                             | Min                                                         | Тур | Max                    | Unit |
| V <sub>IH</sub>  | High-level input voltage                 |                                                                                        | 1.7 or<br>$0.5 \times V_{CCINT}$ ,<br>whichever is<br>lower |     | 5.75                   | V    |
| V <sub>IL</sub>  | Low-level input voltage                  |                                                                                        | -0.5                                                        |     | $0.3 \times V_{CCINT}$ | V    |
| V <sub>OH</sub>  | 3.3-V high-level TTL output voltage      | $I_{OH} = -11 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V} (8)$                       | 2.4                                                         |     |                        | V    |
|                  | 3.3-V high-level CMOS output voltage     | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V} (8)$                      | V <sub>CCIO</sub> -0.2                                      |     |                        | V    |
|                  | 3.3-V high-level PCI output voltage      | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$ (8)     | $0.9 \times V_{CCIO}$                                       |     |                        | V    |
|                  | 2.5-V high-level output voltage          | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V} (8)$                      | 2.1                                                         |     |                        | V    |
|                  |                                          | $I_{OH} = -1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V} (8)$                        | 2.0                                                         |     |                        | V    |
|                  |                                          | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V} (8)$                        | 1.7                                                         |     |                        | V    |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage       | I <sub>OL</sub> = 9 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(</i> 9 <i>)</i>           |                                                             |     | 0.45                   | V    |
|                  | 3.3-V low-level CMOS output voltage      | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (9)                         |                                                             |     | 0.2                    | V    |
|                  | 3.3-V low-level PCI output voltage       | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V <i>(</i> 9 <i>)</i> |                                                             |     | $0.1 \times V_{CCIO}$  | V    |
|                  | 2.5-V low-level output voltage           | $I_{OL} = 0.1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V} (9)$                       |                                                             |     | 0.2                    | V    |
|                  |                                          | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9)                           |                                                             |     | 0.4                    | V    |
|                  |                                          | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9)                           |                                                             |     | 0.7                    | V    |
| I <sub>I</sub>   | Input pin leakage current                | $V_1 = 5.3 \text{ V to } -0.3 \text{ V} (10)$                                          | -10                                                         |     | 10                     | μΑ   |
| I <sub>OZ</sub>  | Tri-stated I/O pin leakage current       | $V_0 = 5.3 \text{ V to } -0.3 \text{ V} (10)$                                          | -10                                                         |     | 10                     | μA   |
| I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load                                                       |                                                             | 0.3 | 10                     | mA   |
|                  |                                          | $V_{I}$ = ground, no load (11)                                                         |                                                             | 10  |                        | mA   |

#### FLEX 10K Embedded Programmable Logic Device Family Data Sheet

| Table 59. EPF10K70 L   | Device EAB Inte | rnal Micropa | rameters | Note (1) |                |      |      |
|------------------------|-----------------|--------------|----------|----------|----------------|------|------|
| Symbol                 | -2 Spee         | d Grade      | -3 Spee  | ed Grade | -4 Speed Grade |      | Unit |
|                        | Min             | Мах          | Min      | Max      | Min            | Max  |      |
| t <sub>EABDATA1</sub>  |                 | 1.3          |          | 1.5      |                | 1.9  | ns   |
| t <sub>EABDATA2</sub>  |                 | 4.3          |          | 4.8      |                | 6.0  | ns   |
| t <sub>EABWE1</sub>    |                 | 0.9          |          | 1.0      |                | 1.2  | ns   |
| t <sub>EABWE2</sub>    |                 | 4.5          |          | 5.0      |                | 6.2  | ns   |
| t <sub>EABCLK</sub>    |                 | 0.9          |          | 1.0      |                | 2.2  | ns   |
| t <sub>EABCO</sub>     |                 | 0.4          |          | 0.5      |                | 0.6  | ns   |
| t <sub>EABBYPASS</sub> |                 | 1.3          |          | 1.5      |                | 1.9  | ns   |
| t <sub>EABSU</sub>     | 1.3             |              | 1.5      |          | 1.8            |      | ns   |
| t <sub>EABH</sub>      | 1.8             |              | 2.0      |          | 2.5            |      | ns   |
| t <sub>AA</sub>        |                 | 7.8          |          | 8.7      |                | 10.7 | ns   |
| t <sub>WP</sub>        | 5.2             |              | 5.8      |          | 7.2            |      | ns   |
| t <sub>WDSU</sub>      | 1.4             |              | 1.6      |          | 2.0            |      | ns   |
| t <sub>WDH</sub>       | 0.3             |              | 0.3      |          | 0.4            |      | ns   |
| t <sub>WASU</sub>      | 0.4             |              | 0.5      |          | 0.6            |      | ns   |
| t <sub>WAH</sub>       | 0.9             |              | 1.0      |          | 1.2            |      | ns   |
| t <sub>WO</sub>        |                 | 4.5          |          | 5.0      |                | 6.2  | ns   |
| t <sub>DD</sub>        |                 | 4.5          |          | 5.0      |                | 6.2  | ns   |
| t <sub>EABOUT</sub>    |                 | 0.4          |          | 0.5      |                | 0.6  | ns   |
| t <sub>EABCH</sub>     | 4.0             |              | 4.0      |          | 4.0            |      | ns   |
| t <sub>EABCL</sub>     | 5.2             |              | 5.8      |          | 7.2            |      | ns   |

#### Notes to tables:

- (1) All timing parameters are described in Tables 32 through 38 in this data sheet.
- (2) Using an LE to register the signal may provide a lower setup time.
- (3) This parameter is specified by characterization.

Tables 64 through  $70\,show\,EPF10K100$  device internal and external timing parameters.

| Symbol              | -3DX Spe | eed Grade | -3 Spee | ed Grade | -4 Spee | Unit |    |
|---------------------|----------|-----------|---------|----------|---------|------|----|
|                     | Min      | Max       | Min     | Max      | Min     | Max  |    |
| t <sub>LUT</sub>    |          | 1.5       |         | 1.5      |         | 2.0  | ns |
| t <sub>CLUT</sub>   |          | 0.4       |         | 0.4      |         | 0.5  | ns |
| t <sub>RLUT</sub>   |          | 1.6       |         | 1.6      |         | 2.0  | ns |
| t <sub>PACKED</sub> |          | 0.9       |         | 0.9      |         | 1.3  | ns |
| t <sub>EN</sub>     |          | 0.9       |         | 0.9      |         | 1.2  | ns |
| t <sub>CICO</sub>   |          | 0.2       |         | 0.2      |         | 0.3  | ns |
| t <sub>CGEN</sub>   |          | 1.1       |         | 1.1      |         | 1.4  | ns |
| t <sub>CGENR</sub>  |          | 1.2       |         | 1.2      |         | 1.5  | ns |
| t <sub>CASC</sub>   |          | 1.1       |         | 1.1      |         | 1.3  | ns |
| t <sub>C</sub>      |          | 0.8       |         | 0.8      |         | 1.0  | ns |
| t <sub>CO</sub>     |          | 1.0       |         | 1.0      |         | 1.4  | ns |
| t <sub>COMB</sub>   |          | 0.5       |         | 0.5      |         | 0.7  | ns |
| t <sub>SU</sub>     | 2.1      |           | 2.1     |          | 2.6     |      | ns |
| t <sub>H</sub>      | 2.3      |           | 2.3     |          | 3.1     |      | ns |
| t <sub>PRE</sub>    |          | 1.0       |         | 1.0      |         | 1.4  | ns |
| t <sub>CLR</sub>    |          | 1.0       |         | 1.0      |         | 1.4  | ns |
| t <sub>CH</sub>     | 4.0      |           | 4.0     |          | 4.0     |      | ns |
| t <sub>CL</sub>     | 4.0      |           | 4.0     |          | 4.0     |      | ns |

#### Notes to tables:

- (1) All timing parameters are described in Tables 32 through 38 in this data sheet.
- (2) Using an LE to register the signal may provide a lower setup time.
- (3) This parameter is specified by characterization.

## Tables 78 through 84 show EPF10K130V device internal and external timing parameters.

| Table 78. EPF10K130V Device LE Timing Microparameters       Note (1) |         |          |                |     |        |          |      |
|----------------------------------------------------------------------|---------|----------|----------------|-----|--------|----------|------|
| Symbol                                                               | -2 Spee | ed Grade | -3 Speed Grade |     | -4 Spe | ed Grade | Unit |
|                                                                      | Min     | Max      | Min            | Max | Min    | Max      | -    |
| t <sub>LUT</sub>                                                     |         | 1.3      |                | 1.8 |        | 2.3      | ns   |
| t <sub>CLUT</sub>                                                    |         | 0.5      |                | 0.7 |        | 0.9      | ns   |
| t <sub>RLUT</sub>                                                    |         | 1.2      |                | 1.7 |        | 2.2      | ns   |
| t <sub>PACKED</sub>                                                  |         | 0.5      |                | 0.6 |        | 0.7      | ns   |
| t <sub>EN</sub>                                                      |         | 0.6      |                | 0.8 |        | 1.0      | ns   |
| t <sub>CICO</sub>                                                    |         | 0.2      |                | 0.3 |        | 0.4      | ns   |
| t <sub>CGEN</sub>                                                    |         | 0.3      |                | 0.4 |        | 0.5      | ns   |
| t <sub>CGENR</sub>                                                   |         | 0.7      |                | 1.0 |        | 1.3      | ns   |
| t <sub>CASC</sub>                                                    |         | 0.9      |                | 1.2 |        | 1.5      | ns   |
| t <sub>C</sub>                                                       |         | 1.9      |                | 2.4 |        | 3.0      | ns   |
| t <sub>CO</sub>                                                      |         | 0.6      |                | 0.9 |        | 1.1      | ns   |
| t <sub>COMB</sub>                                                    |         | 0.5      |                | 0.7 |        | 0.9      | ns   |
| t <sub>SU</sub>                                                      | 0.2     |          | 0.2            |     | 0.3    |          | ns   |
| t <sub>H</sub>                                                       | 0.0     |          | 0.0            |     | 0.0    |          | ns   |
| t <sub>PRE</sub>                                                     |         | 2.4      |                | 3.1 |        | 3.9      | ns   |
| t <sub>CLR</sub>                                                     |         | 2.4      |                | 3.1 |        | 3.9      | ns   |
| t <sub>CH</sub>                                                      | 4.0     |          | 4.0            |     | 4.0    |          | ns   |
| t <sub>CL</sub>                                                      | 4.0     |          | 4.0            |     | 4.0    |          | ns   |

#### Notes to tables:

- (1) All timing parameters are described in Tables 32 through 38 in this data sheet.
- (2) Using an LE to register the signal may provide a lower setup time.
- (3) This parameter is specified by characterization.

## Tables 85 through 91 show EPF10K10A device internal and external timing parameters.

| Table 85. EPF10K10A Device LE Timing Microparameters       Note (1) |         |         |         |                |     |                |    |  |
|---------------------------------------------------------------------|---------|---------|---------|----------------|-----|----------------|----|--|
| Symbol                                                              | -1 Spee | d Grade | -2 Spee | -2 Speed Grade |     | -3 Speed Grade |    |  |
|                                                                     | Min     | Max     | Min     | Max            | Min | Max            |    |  |
| t <sub>LUT</sub>                                                    |         | 0.9     |         | 1.2            |     | 1.6            | ns |  |
| t <sub>CLUT</sub>                                                   |         | 1.2     |         | 1.4            |     | 1.9            | ns |  |
| t <sub>RLUT</sub>                                                   |         | 1.9     |         | 2.3            |     | 3.0            | ns |  |
| t <sub>PACKED</sub>                                                 |         | 0.6     |         | 0.7            |     | 0.9            | ns |  |
| t <sub>EN</sub>                                                     |         | 0.5     |         | 0.6            |     | 0.8            | ns |  |
| tcico                                                               |         | 02      |         | 0.3            |     | 0.4            | ns |  |
| t <sub>CGEN</sub>                                                   |         | 0.7     |         | 0.9            |     | 1.1            | ns |  |
| t <sub>CGENR</sub>                                                  |         | 0.7     |         | 0.9            |     | 1.1            | ns |  |
| t <sub>CASC</sub>                                                   |         | 1.0     |         | 1.2            |     | 1.7            | ns |  |
| t <sub>C</sub>                                                      |         | 1.2     |         | 1.4            |     | 1.9            | ns |  |
| t <sub>CO</sub>                                                     |         | 0.5     |         | 0.6            |     | 0.8            | ns |  |
| t <sub>COMB</sub>                                                   |         | 0.5     |         | 0.6            |     | 0.8            | ns |  |
| t <sub>SU</sub>                                                     | 1.1     |         | 1.3     |                | 1.7 |                | ns |  |
| t <sub>H</sub>                                                      | 0.6     |         | 0.7     |                | 0.9 |                | ns |  |
| t <sub>PRE</sub>                                                    |         | 0.5     |         | 0.6            |     | 0.9            | ns |  |
| t <sub>CLR</sub>                                                    |         | 0.5     |         | 0.6            |     | 0.9            | ns |  |
| t <sub>CH</sub>                                                     | 3.0     |         | 3.5     |                | 4.0 |                | ns |  |
| t <sub>CL</sub>                                                     | 3.0     |         | 3.5     |                | 4.0 |                | ns |  |

 Table 86. EPF10K10A Device IOE Timing Microparameters
 Note (1) (Part 1 of 2)

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|---------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                     | Min            | Max | Min            | Max | Min            | Мах |      |
|                     |                | 1.3 |                | 1.5 |                | 2.0 | ns   |
| t <sub>IOC</sub>    |                | 0.2 |                | 0.3 |                | 0.3 | ns   |
| t <sub>IOCO</sub>   |                | 0.2 |                | 0.3 |                | 0.4 | ns   |
| t <sub>IOCOMB</sub> |                | 0.6 |                | 0.7 |                | 0.9 | ns   |
| t <sub>IOSU</sub>   | 0.8            |     | 1.0            |     | 1.3            |     | ns   |

| Table 89. EPF10K10A Device Interconnect Timing Microparameters       Note (1) |                |     |                |     |                |     |      |
|-------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|
| Symbol                                                                        | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                                               | Min            | Max | Min            | Max | Min            | Мах |      |
| t <sub>DIN2IOE</sub>                                                          |                | 4.2 |                | 5.0 |                | 6.5 | ns   |
| t <sub>DIN2LE</sub>                                                           |                | 2.2 |                | 2.6 |                | 3.4 | ns   |
| t <sub>DIN2DATA</sub>                                                         |                | 4.3 |                | 5.2 |                | 7.1 | ns   |
| t <sub>DCLK2IOE</sub>                                                         |                | 4.2 |                | 4.9 |                | 6.6 | ns   |
| t <sub>DCLK2LE</sub>                                                          |                | 2.2 |                | 2.6 |                | 3.4 | ns   |
| t <sub>SAMELAB</sub>                                                          |                | 0.1 |                | 0.1 |                | 0.2 | ns   |
| t <sub>SAMEROW</sub>                                                          |                | 2.2 |                | 2.4 |                | 2.9 | ns   |
| t <sub>SAMECOLUMN</sub>                                                       |                | 0.8 |                | 1.0 |                | 1.4 | ns   |
| t <sub>DIFFROW</sub>                                                          |                | 3.0 |                | 3.4 |                | 4.3 | ns   |
| t <sub>TWOROWS</sub>                                                          |                | 5.2 |                | 5.8 |                | 7.2 | ns   |
| t <sub>LEPERIPH</sub>                                                         |                | 1.8 |                | 2.2 |                | 2.8 | ns   |
| t <sub>LABCARRY</sub>                                                         |                | 0.5 |                | 0.5 |                | 0.7 | ns   |
| t <sub>LABCASC</sub>                                                          |                | 0.9 |                | 1.0 |                | 1.5 | ns   |

#### Table 90. EPF10K10A External Reference Timing Parameters Note (1)

| Symbol                                 | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|----------------------------------------|----------------|------|----------------|------|----------------|------|------|
|                                        | Min            | Max  | Min            | Max  | Min            | Max  |      |
| t <sub>DRR</sub>                       |                | 10.0 |                | 12.0 |                | 16.0 | ns   |
| t <sub>INSU</sub> (2), (3)             | 1.6            |      | 2.1            |      | 2.8            |      | ns   |
| t <sub>INH</sub> (3)                   | 0.0            |      | 0.0            |      | 0.0            |      | ns   |
| t <sub>оитсо</sub> <i>(</i> 3 <i>)</i> | 2.0            | 5.8  | 2.0            | 6.9  | 2.0            | 9.2  | ns   |

 Table 91. EPF10K10A Device External Bidirectional Timing Parameters
 Note

Note (1)

| Symbol                  | -2 Speed Grade |     | -3 Spee | d Grade | -4 Speed Grade |     | Unit |
|-------------------------|----------------|-----|---------|---------|----------------|-----|------|
|                         | Min            | Max | Min     | Max     | Min            | Max |      |
| t <sub>INSUBIDIR</sub>  | 2.4            |     | 3.3     |         | 4.5            |     | ns   |
| t <sub>INHBIDIR</sub>   | 0.0            |     | 0.0     |         | 0.0            |     | ns   |
| t <sub>OUTCOBIDIR</sub> | 2.0            | 5.8 | 2.0     | 6.9     | 2.0            | 9.2 | ns   |
| t <sub>XZBIDIR</sub>    |                | 6.3 |         | 7.5     |                | 9.9 | ns   |
| tZXBIDIR                |                | 6.3 |         | 7.5     |                | 9.9 | ns   |

| Table 101. EPF10K100A Device EAB Internal Microparameters       Note (1) |                |     |                |     |                |     |      |
|--------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|
| Symbol                                                                   | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                                          | Min            | Max | Min            | Max | Min            | Max | l    |
| t <sub>EABDATA1</sub>                                                    |                | 1.8 |                | 2.1 |                | 2.4 | ns   |
| t <sub>EABDATA2</sub>                                                    |                | 3.2 |                | 3.7 |                | 4.4 | ns   |
| t <sub>EABWE1</sub>                                                      |                | 0.8 |                | 0.9 |                | 1.1 | ns   |
| t <sub>EABWE2</sub>                                                      |                | 2.3 |                | 2.7 |                | 3.1 | ns   |
| t <sub>EABCLK</sub>                                                      |                | 0.8 |                | 0.9 |                | 1.1 | ns   |
| t <sub>EABCO</sub>                                                       |                | 1.0 |                | 1.1 |                | 1.4 | ns   |
| t <sub>EABBYPASS</sub>                                                   |                | 0.3 |                | 0.3 |                | 0.4 | ns   |
| t <sub>EABSU</sub>                                                       | 1.3            |     | 1.5            |     | 1.8            |     | ns   |
| t <sub>EABH</sub>                                                        | 0.4            |     | 0.5            |     | 0.5            |     | ns   |
| t <sub>AA</sub>                                                          |                | 4.1 |                | 4.8 |                | 5.6 | ns   |
| t <sub>WP</sub>                                                          | 3.2            |     | 3.7            |     | 4.4            |     | ns   |
| t <sub>WDSU</sub>                                                        | 2.4            |     | 2.8            |     | 3.3            |     | ns   |
| t <sub>WDH</sub>                                                         | 0.2            |     | 0.2            |     | 0.3            |     | ns   |
| t <sub>WASU</sub>                                                        | 0.2            |     | 0.2            |     | 0.3            |     | ns   |
| t <sub>WAH</sub>                                                         | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>WO</sub>                                                          |                | 3.4 |                | 3.9 |                | 4.6 | ns   |
| t <sub>DD</sub>                                                          |                | 3.4 |                | 3.9 |                | 4.6 | ns   |
| t <sub>EABOUT</sub>                                                      |                | 0.3 |                | 0.3 |                | 0.4 | ns   |
| t <sub>EABCH</sub>                                                       | 2.5            |     | 3.5            |     | 4.0            |     | ns   |
| t <sub>EABCL</sub>                                                       | 3.2            |     | 3.7            |     | 4.4            |     | ns   |







#### Figure 32. I<sub>CCACTIVE</sub> vs. Operating Frequency (Part 3 of 3)

### Configuration & Operation

The FLEX 10K architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes.

See Application Note 116 (Configuring APEX 20K, FLEX 10K & FLEX 6000 Devices) for detailed descriptions of device configuration options, device configuration pins, and for information on configuring FLEX 10K devices, including sample schematics, timing diagrams, and configuration parameters.

#### **Operating Modes**

The FLEX 10K architecture uses SRAM configuration elements that require configuration data to be loaded every time the circuit powers up. The process of physically loading the SRAM data into the device is called *configuration*. Before configuration, as VCC rises, the device initiates a Power-On Reset (POR). This POR event clears the device and prepares it for configuration. The FLEX 10K POR time does not exceed 50 µs.

During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.

Multiple FLEX 10K devices can be configured in any of the five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device.

| Table 116. Data Sources for Configuration |                                                                                                                         |  |  |  |  |
|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Configuration Scheme                      | Data Source                                                                                                             |  |  |  |  |
| Configuration device                      | EPC1, EPC2, EPC16, or EPC1441 configuration device                                                                      |  |  |  |  |
| Passive serial (PS)                       | BitBlaster, MasterBlaster, or ByteBlasterMV download cable, or serial data source                                       |  |  |  |  |
| Passive parallel asynchronous (PPA)       | Parallel data source                                                                                                    |  |  |  |  |
| Passive parallel synchronous (PPS)        | Parallel data source                                                                                                    |  |  |  |  |
| JTAG                                      | BitBlaster, MasterBlaster, or ByteBlasterMV download cable, or microprocessor with Jam STAPL file or Jam Byte-Code file |  |  |  |  |

## Device Pin-Outs

Revision History The information contained in the *FLEX 10K Embedded Programmable Logic Device Family Data Sheet* version 4.2 supersedes information published in previous versions.

See the Altera web site (http://www.altera.com) or the Altera Digital

#### **Version 4.2 Changes**

Library for pin-out information.

The following change was made to version 4.2 of the *FLEX 10K Embedded Programmable Logic Device Family Data Sheet*: updated Figure 13.

#### Version 4.1 Changes

The following changes were made to version 4.1 of the *FLEX 10K Embedded Programmable Logic Device Family Data Sheet.* 

- Updated General Description section
- Updated I/O Element section
- Updated SameFrame Pin-Outs section
- Updated Figure 16
- Updated Tables 13 and 116
- Added Note 9 to Table 19
- Added Note 10 to Table 24
- Added Note 10 to Table 28

