## E·XFL

## Intel - EPF10K30AFC484-2 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 216                                                         |
| Number of Logic Elements/Cells | 1728                                                        |
| Total RAM Bits                 | 12288                                                       |
| Number of I/O                  | 246                                                         |
| Number of Gates                | 69000                                                       |
| Voltage - Supply               | 3V ~ 3.6V                                                   |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 70°C (TA)                                             |
| Package / Case                 | 484-BBGA                                                    |
| Supplier Device Package        | 484-FBGA (23x23)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k30afc484-2 |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Flexible interconnect
  - FastTrack<sup>®</sup> Interconnect continuous routing structure for fast, predictable interconnect delays
  - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
  - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
  - Tri-state emulation that implements internal tri-state buses
  - Up to six global clock signals and four global clear signals
- Powerful I/O pins
  - Individual tri-state output enable control for each pin
  - Open-drain option on each I/O pin
  - Programmable output slew-rate control to reduce switching noise
  - FLEX 10KA devices support hot-socketing
- Peripheral register for fast setup and clock-to-output delay
- Flexible package options
  - Available in a variety of packages with 84 to 600 pins (see Tables 4 and 5)
  - Pin-compatibility with other FLEX 10K devices in the same package
  - FineLine BGA<sup>™</sup> packages maximize board space efficiency
- Software design support and automatic place-and-route provided by Altera development systems for Windows-based PCs and Sun SPARCstation, HP 9000 Series 700/800 workstations
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), DesignWare components, Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, VeriBest, and Viewlogic



For more information, see the following documents:

- Configuration Devices for APEX & FLEX Devices Data Sheet
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- Application Note 116 (Configuring APEX 20K, FLEX 10K & FLEX 6000 Devices)

FLEX 10K devices are supported by Altera development systems; single, integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools.

The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use devicespecific features such as carry chains which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development systems include DesignWare functions that are optimized for the FLEX 10K architecture.

The Altera development systems run on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations.



See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet for more information.

# Functional Description

Each FLEX 10K device contains an embedded array to implement memory and specialized logic functions, and a logic array to implement general logic.

The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 2,048 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions, such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions.

The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a 4-input look-up table (LUT), a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable gates of logic.

Signal interconnections within FLEX 10K devices and to and from device pins are provided by the FastTrack Interconnect, a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 1.6 ns and hold times of 0 ns; as outputs, these registers provide clock-to-output times as low as 5.3 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs.

Figure 1 shows a block diagram of the FLEX 10K architecture. Each group of LEs is combined into an LAB; LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect. IOEs are located at the end of each row and column of the FastTrack Interconnect.

## LE Operating Modes

The FLEX 10K LE can operate in the following four modes:

- Normal mode
- Arithmetic mode
- Up/down counter mode
- Clearable counter mode

Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. Three inputs to the LE provide clock, clear, and preset control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions which use a specific LE operating mode for optimal performance.

The architecture provides a synchronous clock enable to the register in all four modes. The Altera software can set DATA1 to enable the register synchronously, providing easy implementation of fully synchronous designs.

Figure 9 shows the LE operating modes.

#### Normal Mode

The normal mode is suitable for general logic applications and wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a four-input LUT. The Compiler automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. Either the register or the LUT can be used to drive both the local interconnect and the FastTrack Interconnect at the same time.

The LUT and the register in the LE can be used independently; this feature is known as register packing. To support register packing, the LE has two outputs; one drives the local interconnect and the other drives the FastTrack Interconnect. The DATA4 signal can drive the register directly, allowing the LUT to compute a function that is independent of the registered signal; a three-input function can be computed in the LUT, and a fourth independent signal can be registered. Alternatively, a four-input function can be generated, and one of the inputs to this function can be used to drive the register. The register in a packed LE can still use the clock enable, clear, and preset signals in the LE. In a packed LE, the register can drive the FastTrack Interconnect while the LUT drives the local interconnect, or vice versa.

## Arithmetic Mode

The arithmetic mode offers 2 three-input LUTs that are ideal for implementing adders, accumulators, and comparators. One LUT computes a three-input function, and the other generates a carry output. As shown in Figure 9 on page 19, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, in an adder, this output is the sum of three signals: a, b, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain. For improved routing, the row interconnect is comprised of a combination of full-length and half-length channels. The full-length channels connect to all LABs in a row; the half-length channels connect to the LABs in half of the row. The EAB can be driven by the half-length channels in the left half of the row and by the full-length channels. The EAB drives out to the full-length channels. In addition to providing a predictable, row-wide interconnect, this architecture provides increased routing resources. Two neighboring LABs can be connected using a half-row channel, thereby saving the other half of the channel for the other half of the row.

Table 7 summarizes the FastTrack Interconnect resources available in each FLEX 10K device.

| Table 7. FLEX 1 | OK FastTrad | k Interconnect Res  | ources  |                        |
|-----------------|-------------|---------------------|---------|------------------------|
| Device          | Rows        | Channels per<br>Row | Columns | Channels per<br>Column |
| EPF10K10        | 3           | 144                 | 24      | 24                     |
| EPF10K10A       |             |                     |         |                        |
| EPF10K20        | 6           | 144                 | 24      | 24                     |
| EPF10K30        | 6           | 216                 | 36      | 24                     |
| EPF10K30A       |             |                     |         |                        |
| EPF10K40        | 8           | 216                 | 36      | 24                     |
| EPF10K50        | 10          | 216                 | 36      | 24                     |
| EPF10K50V       |             |                     |         |                        |
| EPF10K70        | 9           | 312                 | 52      | 24                     |
| EPF10K100       | 12          | 312                 | 52      | 24                     |
| EPF10K100A      |             |                     |         |                        |
| EPF10K130V      | 16          | 312                 | 52      | 32                     |
| EPF10K250A      | 20          | 456                 | 76      | 40                     |

In addition to general-purpose I/O pins, FLEX 10K devices have six dedicated input pins that provide low-skew signal distribution across the device. These six inputs can be used for global clock, clear, preset, and peripheral output enable and clock enable control signals. These signals are available as control signals for all LABs and IOEs in the device.

The dedicated inputs can also be used as general-purpose data inputs because they can feed the local interconnect of each LAB in the device. However, the use of dedicated inputs as data inputs can introduce additional delay into the control signal network.

## I/O Element

An I/O element (IOE) contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clockto-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE and, the data input and output enable register should be LE registers placed adjacent to the bidirectional pin. The Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 13 shows the bidirectional I/O registers. Each IOE selects the clock, clear, clock enable, and output enable controls from a network of I/O control signals called the peripheral control bus. The peripheral control bus uses high-speed drivers to minimize signal skew across devices; it provides up to 12 peripheral control signals that can be allocated as follows:

- Up to eight output enable signals
- Up to six clock enable signals
- Up to two clock signals
- Up to two clear signals

If more than six clock enable or eight output enable signals are required, each IOE on the device can be controlled by clock enable and output enable signals driven by specific LEs. In addition to the two clock signals available on the peripheral control bus, each IOE can use one of two dedicated clock pins. Each peripheral control signal can be driven by any of the dedicated input pins or the first LE of each LAB in a particular row. In addition, an LE in a different row can drive a column interconnect, which causes a row interconnect to drive the peripheral control signal. The chip-wide reset signal will reset all IOE registers, overriding any other control signals.

Tables 8 and 9 list the sources for each peripheral control signal, and the rows that can drive global signals. These tables also show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals.

| Table 8. EPF10K10, EPF10K20, |                       |          |                       | <i>Dus Oduites</i> | 1                     |
|------------------------------|-----------------------|----------|-----------------------|--------------------|-----------------------|
| Peripheral<br>Control Signal | EPF10K10<br>EPF10K10A | EPF10K20 | EPF10K30<br>EPF10K30A | EPF10K40           | EPF10K50<br>EPF10K50V |
| OEO                          | Row A                 | Row A    | Row A                 | Row A              | Row A                 |
| OE1                          | Row A                 | Row B    | Row B                 | Row C              | Row B                 |
| OE 2                         | Row B                 | Row C    | Row C                 | Row D              | Row D                 |
| OE3                          | Row B                 | Row D    | Row D                 | Row E              | Row F                 |
| OE4                          | Row C                 | Row E    | Row E                 | Row F              | Row H                 |
| OE5                          | Row C                 | Row F    | Row F                 | Row G              | Row J                 |
| CLKENA0/CLK0/GLOBAL0         | Row A                 | Row A    | Row A                 | Row B              | Row A                 |
| CLKENA1/OE6/GLOBAL1          | Row A                 | Row B    | Row B                 | Row C              | Row C                 |
| CLKENA2/CLR0                 | Row B                 | Row C    | Row C                 | Row D              | Row E                 |
| CLKENA3/OE7/GLOBAL2          | Row B                 | Row D    | Row D                 | Row E              | Row G                 |
| CLKENA4/CLR1                 | Row C                 | Row E    | Row E                 | Row F              | Row I                 |
| CLKENA5/CLK1/GLOBAL3         | Row C                 | Row F    | Row F                 | Row H              | Row J                 |

## \_

## Table 9. EPF10K70, EPF10K100, EPF10K130V & EPF10K250A Peripheral Bus Sources

| Peripheral<br>Control Signal | EPF10K70 | EPF10K100<br>EPF10K100A | EPF10K130V | EPF10K250A |
|------------------------------|----------|-------------------------|------------|------------|
| OEO                          | Row A    | Row A                   | Row C      | Row E      |
| OE1                          | Row B    | Row C                   | Row E      | Row G      |
| OE 2                         | Row D    | Row E                   | Row G      | Row I      |
| OE 3                         | Row I    | Row L                   | Row N      | Row P      |
| OE4                          | Row G    | Row I                   | Row K      | Row M      |
| OE5                          | Row H    | Row K                   | Row M      | Row O      |
| CLKENA0/CLK0/GLOBAL0         | Row E    | Row F                   | Row H      | Row J      |
| CLKENA1/OE6/GLOBAL1          | Row C    | Row D                   | Row F      | Row H      |
| CLKENA2/CLR0                 | Row B    | Row B                   | Row D      | Row F      |
| CLKENA3/OE7/GLOBAL2          | Row F    | Row H                   | Row J      | Row L      |
| CLKENA4/CLR1                 | Row H    | Row J                   | Row L      | Row N      |
| CLKENA5/CLK1/GLOBAL3         | Row E    | Row G                   | Row I      | Row K      |

T

## **Generic Testing**

Each FLEX 10K device is functionally tested. Complete testing of each configurable SRAM bit and all logic functionality ensures 100% yield. AC test measurements for FLEX 10K devices are made under conditions equivalent to those shown in Figure 19. Multiple test patterns can be used to configure devices during all stages of the production flow.

## Figure 19. FLEX 10K AC Test Conditions



## Operating Conditions

Tables 17 through 21 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 5.0-V FLEX 10K devices.

| Table 1          | le 17. FLEX 10K 5.0-V Device Absolute Maximum Ratings Note (1) |                              |      |     |      |  |  |  |
|------------------|----------------------------------------------------------------|------------------------------|------|-----|------|--|--|--|
| Symbol           | Parameter                                                      | Conditions                   | Min  | Max | Unit |  |  |  |
| V <sub>CC</sub>  | Supply voltage                                                 | With respect to ground (2)   | -2.0 | 7.0 | V    |  |  |  |
| VI               | DC input voltage                                               |                              | -2.0 | 7.0 | V    |  |  |  |
| I <sub>OUT</sub> | DC output current, per pin                                     |                              | -25  | 25  | mA   |  |  |  |
| T <sub>STG</sub> | Storage temperature                                            | No bias                      | -65  | 150 | °C   |  |  |  |
| Т <sub>АМВ</sub> | Ambient temperature                                            | Under bias                   | -65  | 135 | °C   |  |  |  |
| ΤJ               | Junction temperature                                           | Ceramic packages, under bias |      | 150 | °C   |  |  |  |
|                  |                                                                | PQFP, TQFP, RQFP, and BGA    |      | 135 | °C   |  |  |  |
|                  |                                                                | packages, under bias         |      |     |      |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) Maximum  $\hat{V}_{CC}$  rise time is 100 ms.  $V_{CC}$  must rise monotonically.
- (5) Typical values are for  $T_A = 25^\circ \text{ C}$  and  $V_{CC} = 5.0 \text{ V}$ .
- (6) These values are specified under the Recommended Operation Condition shown in Table 18 on page 45.
- (7) The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (8) The I<sub>OL</sub> parameter refers to low-level TTL or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (9) This value is specified for normal device operation. The value may vary during power-up.
- (10) Capacitance is sample-tested only.

Figure 20 shows the typical output drive characteristics of FLEX 10K devices with 5.0-V and 3.3-V  $V_{CCIO}$ . The output driver is compliant with the 5.0-V *PCI Local Bus Specification, Revision 2.2* (for 5.0-V  $V_{CCIO}$ ).

Figure 20. Output Drive Characteristics of FLEX 10K Devices



Tables 39 through 47 show EPF10K10 and EPF10K20 device internal and external timing parameters.

| Table 39. EPF10K10 & EPF10K20 Device LE Timing Microparameters       Note (1) |         |         |         |         |      |  |  |
|-------------------------------------------------------------------------------|---------|---------|---------|---------|------|--|--|
| Symbol                                                                        | -3 Spee | d Grade | -4 Spee | d Grade | Unit |  |  |
|                                                                               | Min     | Мах     | Min     | Max     |      |  |  |
| t <sub>LUT</sub>                                                              |         | 1.4     |         | 1.7     | ns   |  |  |
| t <sub>CLUT</sub>                                                             |         | 0.6     |         | 0.7     | ns   |  |  |
| t <sub>RLUT</sub>                                                             |         | 1.5     |         | 1.9     | ns   |  |  |
| t <sub>PACKED</sub>                                                           |         | 0.6     |         | 0.9     | ns   |  |  |
| t <sub>EN</sub>                                                               |         | 1.0     |         | 1.2     | ns   |  |  |
| t <sub>CICO</sub>                                                             |         | 0.2     |         | 0.3     | ns   |  |  |
| t <sub>CGEN</sub>                                                             |         | 0.9     |         | 1.2     | ns   |  |  |
| t <sub>CGENR</sub>                                                            |         | 0.9     |         | 1.2     | ns   |  |  |
| tCASC                                                                         |         | 0.8     |         | 0.9     | ns   |  |  |
| t <sub>C</sub>                                                                |         | 1.3     |         | 1.5     | ns   |  |  |
| t <sub>CO</sub>                                                               |         | 0.9     |         | 1.1     | ns   |  |  |
| t <sub>COMB</sub>                                                             |         | 0.5     |         | 0.6     | ns   |  |  |
| t <sub>SU</sub>                                                               | 1.3     |         | 2.5     |         | ns   |  |  |
| t <sub>H</sub>                                                                | 1.4     |         | 1.6     |         | ns   |  |  |
| t <sub>PRE</sub>                                                              |         | 1.0     |         | 1.2     | ns   |  |  |
| t <sub>CLR</sub>                                                              |         | 1.0     |         | 1.2     | ns   |  |  |
| t <sub>CH</sub>                                                               | 4.0     |         | 4.0     |         | ns   |  |  |
| t <sub>CL</sub>                                                               | 4.0     |         | 4.0     |         | ns   |  |  |

## FLEX 10K Embedded Programmable Logic Device Family Data Sheet

| Symbol                                                          | -3DX Spe | ed Grade | -3 Speed Grade |     | -4 Speed Grade |      | Unit |
|-----------------------------------------------------------------|----------|----------|----------------|-----|----------------|------|------|
|                                                                 | Min      | Max      | Min            | Max | Min            | Max  |      |
| t <sub>IOD</sub>                                                |          | 0.0      |                | 0.0 |                | 0.0  | ns   |
| t <sub>IOC</sub>                                                |          | 0.5      |                | 0.5 |                | 0.7  | ns   |
| t <sub>IOCO</sub>                                               |          | 0.4      |                | 0.4 |                | 0.9  | ns   |
| t <sub>IOCOMB</sub>                                             |          | 0.0      |                | 0.0 |                | 0.0  | ns   |
| t <sub>IOSU</sub>                                               | 5.5      |          | 5.5            |     | 6.7            |      | ns   |
| t <sub>IOH</sub>                                                | 0.5      |          | 0.5            |     | 0.7            |      | ns   |
| t <sub>IOCLR</sub>                                              |          | 0.7      |                | 0.7 |                | 1.6  | ns   |
| t <sub>OD1</sub>                                                |          | 4.0      |                | 4.0 |                | 5.0  | ns   |
| t <sub>OD2</sub>                                                |          | 6.3      |                | 6.3 |                | 7.3  | ns   |
| t <sub>OD3</sub>                                                |          | 7.7      |                | 7.7 |                | 8.7  | ns   |
| t <sub>XZ</sub>                                                 |          | 6.2      |                | 6.2 |                | 6.8  | ns   |
| t <sub>ZX1</sub>                                                |          | 6.2      |                | 6.2 |                | 6.8  | ns   |
| t <sub>ZX2</sub>                                                |          | 8.5      |                | 8.5 |                | 9.1  | ns   |
| t <sub>ZX3</sub>                                                |          | 9.9      |                | 9.9 |                | 10.5 | ns   |
| t <sub>INREG</sub> without ClockLock or<br>ClockBoost circuitry |          | 9.0      |                | 9.0 |                | 10.5 | ns   |
| t <sub>INREG</sub> with ClockLock or<br>ClockBoost circuitry    |          | 3.0      |                | -   |                | -    | ns   |
| t <sub>IOFD</sub>                                               |          | 8.1      |                | 8.1 |                | 10.3 | ns   |
| t <sub>INCOMB</sub>                                             |          | 8.1      |                | 8.1 |                | 10.3 | ns   |

| Table 68. EPF10K100 Device Interconn                                    | -        |           | 1       | Note (1)       |     |                | Unit |
|-------------------------------------------------------------------------|----------|-----------|---------|----------------|-----|----------------|------|
| Symbol                                                                  | -3DX Spe | eed Grade | -3 Spee | -3 Speed Grade |     | -4 Speed Grade |      |
|                                                                         | Min      | Max       | Min     | Max            | Min | Max            |      |
| t <sub>DIN2IOE</sub>                                                    |          | 10.3      |         | 10.3           |     | 12.2           | ns   |
| t <sub>DIN2LE</sub>                                                     |          | 4.8       |         | 4.8            |     | 6.0            | ns   |
| t <sub>DIN2DATA</sub>                                                   |          | 7.3       |         | 7.3            |     | 11.0           | ns   |
| t <sub>DCLK2IOE</sub> without ClockLock or<br>ClockBoost circuitry      |          | 6.2       |         | 6.2            |     | 7.7            | ns   |
| <i>t<sub>DCLK2IOE</sub></i> with ClockLock or ClockBoost circuitry      |          | 2.3       |         | -              |     | _              | ns   |
| <i>t<sub>DCLK2LE</sub></i> without ClockLock or<br>ClockBoost circuitry |          | 4.8       |         | 4.8            |     | 6.0            | ns   |
| <i>t<sub>DCLK2LE</sub></i> with ClockLock or ClockBoost circuitry       |          | 2.3       |         | -              |     | -              | ns   |
| t <sub>SAMELAB</sub>                                                    |          | 0.4       |         | 0.4            |     | 0.5            | ns   |
| t <sub>SAMEROW</sub>                                                    |          | 4.9       |         | 4.9            |     | 5.5            | ns   |
| t <sub>SAMECOLUMN</sub>                                                 |          | 5.1       |         | 5.1            |     | 5.4            | ns   |
| t <sub>DIFFROW</sub>                                                    |          | 10.0      |         | 10.0           |     | 10.9           | ns   |
| t <sub>TWOROWS</sub>                                                    |          | 14.9      |         | 14.9           |     | 16.4           | ns   |
| t <sub>LEPERIPH</sub>                                                   |          | 6.9       |         | 6.9            |     | 8.1            | ns   |
| t <sub>LABCARRY</sub>                                                   |          | 0.9       |         | 0.9            |     | 1.1            | ns   |
| t <sub>LABCASC</sub>                                                    |          | 3.0       |         | 3.0            |     | 3.2            | ns   |

## Altera Corporation

## FLEX 10K Embedded Programmable Logic Device Family Data Sheet

| Symbol                 | -2 Speed Grade |     | -3 Spee | ed Grade | -4 Spee | Unit |    |
|------------------------|----------------|-----|---------|----------|---------|------|----|
|                        | Min            | Max | Min     | Max      | Min     | Мах  |    |
| t <sub>EABDATA1</sub>  |                | 1.9 |         | 2.4      |         | 2.4  | ns |
| t <sub>EABDATA2</sub>  |                | 3.7 |         | 4.7      |         | 4.7  | ns |
| t <sub>EABWE1</sub>    |                | 1.9 |         | 2.4      |         | 2.4  | ns |
| t <sub>EABWE2</sub>    |                | 3.7 |         | 4.7      |         | 4.7  | ns |
| t <sub>EABCLK</sub>    |                | 0.7 |         | 0.9      |         | 0.9  | ns |
| t <sub>EABCO</sub>     |                | 0.5 |         | 0.6      |         | 0.6  | ns |
| t <sub>EABBYPASS</sub> |                | 0.6 |         | 0.8      |         | 0.8  | ns |
| t <sub>EABSU</sub>     | 1.4            |     | 1.8     |          | 1.8     |      | ns |
| t <sub>EABH</sub>      | 0.0            |     | 0.0     |          | 0.0     |      | ns |
| t <sub>AA</sub>        |                | 5.6 |         | 7.1      |         | 7.1  | ns |
| t <sub>WP</sub>        | 3.7            |     | 4.7     |          | 4.7     |      | ns |
| t <sub>WDSU</sub>      | 4.6            |     | 5.9     |          | 5.9     |      | ns |
| t <sub>WDH</sub>       | 0.0            |     | 0.0     |          | 0.0     |      | ns |
| t <sub>WASU</sub>      | 3.9            |     | 5.0     |          | 5.0     |      | ns |
| t <sub>WAH</sub>       | 0.0            |     | 0.0     |          | 0.0     |      | ns |
| t <sub>WO</sub>        |                | 5.6 |         | 7.1      |         | 7.1  | ns |
| t <sub>DD</sub>        |                | 5.6 |         | 7.1      |         | 7.1  | ns |
| t <sub>EABOUT</sub>    |                | 2.4 |         | 3.1      |         | 3.1  | ns |
| t <sub>EABCH</sub>     | 4.0            |     | 4.0     |          | 4.0     |      | ns |
| t <sub>EABCL</sub>     | 4.0            |     | 4.7     |          | 4.7     |      | ns |

#### Notes to tables:

- (1) All timing parameters are described in Tables 32 through 38 in this data sheet.
- (2) Using an LE to register the signal may provide a lower setup time.
- (3) This parameter is specified by characterization.

## Tables 85 through 91 show EPF10K10A device internal and external timing parameters.

| Symbol              | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Spee | Unit |    |
|---------------------|---------|---------|---------|----------|---------|------|----|
|                     | Min     | Max     | Min     | Max      | Min     | Max  |    |
| t <sub>LUT</sub>    |         | 0.9     |         | 1.2      |         | 1.6  | ns |
| t <sub>CLUT</sub>   |         | 1.2     |         | 1.4      |         | 1.9  | ns |
| t <sub>RLUT</sub>   |         | 1.9     |         | 2.3      |         | 3.0  | ns |
| t <sub>PACKED</sub> |         | 0.6     |         | 0.7      |         | 0.9  | ns |
| t <sub>EN</sub>     |         | 0.5     |         | 0.6      |         | 0.8  | ns |
| t <sub>CICO</sub>   |         | 02      |         | 0.3      |         | 0.4  | ns |
| t <sub>CGEN</sub>   |         | 0.7     |         | 0.9      |         | 1.1  | ns |
| t <sub>CGENR</sub>  |         | 0.7     |         | 0.9      |         | 1.1  | ns |
| t <sub>CASC</sub>   |         | 1.0     |         | 1.2      |         | 1.7  | ns |
| t <sub>C</sub>      |         | 1.2     |         | 1.4      |         | 1.9  | ns |
| t <sub>CO</sub>     |         | 0.5     |         | 0.6      |         | 0.8  | ns |
| t <sub>COMB</sub>   |         | 0.5     |         | 0.6      |         | 0.8  | ns |
| t <sub>SU</sub>     | 1.1     |         | 1.3     |          | 1.7     |      | ns |
| t <sub>H</sub>      | 0.6     |         | 0.7     |          | 0.9     |      | ns |
| t <sub>PRE</sub>    |         | 0.5     |         | 0.6      |         | 0.9  | ns |
| t <sub>CLR</sub>    |         | 0.5     |         | 0.6      |         | 0.9  | ns |
| t <sub>CH</sub>     | 3.0     |         | 3.5     |          | 4.0     |      | ns |
| t <sub>CL</sub>     | 3.0     |         | 3.5     |          | 4.0     |      | ns |

 Table 86. EPF10K10A Device IOE Timing Microparameters
 Note (1) (Part 1 of 2)

| Symbol              | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |    |  |
|---------------------|---------|----------------|-----|----------------|-----|----------------|----|--|
|                     | Min     | Max            | Min | Max            | Min | Max            |    |  |
|                     |         | 1.3            |     | 1.5            |     | 2.0            | ns |  |
| t <sub>IOC</sub>    |         | 0.2            |     | 0.3            |     | 0.3            | ns |  |
| t <sub>IOCO</sub>   |         | 0.2            |     | 0.3            |     | 0.4            | ns |  |
| t <sub>IOCOMB</sub> |         | 0.6            |     | 0.7            |     | 0.9            | ns |  |
| t <sub>IOSU</sub>   | 0.8     |                | 1.0 |                | 1.3 |                | ns |  |

| Symbol                 | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | d Grade | Unit |
|------------------------|----------------|-----|---------|----------------|-----|---------|------|
|                        | Min            | Max | Min     | Max            | Min | Max     |      |
| t <sub>EABDATA1</sub>  |                | 3.3 |         | 3.9            |     | 5.2     | ns   |
| t <sub>EABDATA2</sub>  |                | 1.0 |         | 1.3            |     | 1.7     | ns   |
| t <sub>EABWE1</sub>    |                | 2.6 |         | 3.1            |     | 4.1     | ns   |
| t <sub>EABWE2</sub>    |                | 2.7 |         | 3.2            |     | 4.3     | ns   |
| t <sub>EABCLK</sub>    |                | 0.0 |         | 0.0            |     | 0.0     | ns   |
| t <sub>EABCO</sub>     |                | 1.2 |         | 1.4            |     | 1.8     | ns   |
| t <sub>EABBYPASS</sub> |                | 0.1 |         | 0.2            |     | 0.2     | ns   |
| t <sub>EABSU</sub>     | 1.4            |     | 1.7     |                | 2.2 |         | ns   |
| t <sub>EABH</sub>      | 0.1            |     | 0.1     |                | 0.1 |         | ns   |
| t <sub>AA</sub>        |                | 4.5 |         | 5.4            |     | 7.3     | ns   |
| t <sub>WP</sub>        | 2.0            |     | 2.4     |                | 3.2 |         | ns   |
| t <sub>WDSU</sub>      | 0.7            |     | 0.8     |                | 1.1 |         | ns   |
| t <sub>WDH</sub>       | 0.5            |     | 0.6     |                | 0.7 |         | ns   |
| t <sub>WASU</sub>      | 0.6            |     | 0.7     |                | 0.9 |         | ns   |
| t <sub>WAH</sub>       | 0.9            |     | 1.1     |                | 1.5 |         | ns   |
| t <sub>WO</sub>        |                | 3.3 |         | 3.9            |     | 5.2     | ns   |
| t <sub>DD</sub>        |                | 3.3 |         | 3.9            |     | 5.2     | ns   |
| t <sub>EABOUT</sub>    |                | 0.1 |         | 0.1            |     | 0.2     | ns   |
| t <sub>EABCH</sub>     | 3.0            |     | 3.5     |                | 4.0 |         | ns   |
| t <sub>EABCL</sub>     | 3.03           |     | 3.5     |                | 4.0 |         | ns   |

| Symbol                 | -1 Snoo | d Grade | -2 Spee | d Grado | -3 Spee | d Grado | Unit |
|------------------------|---------|---------|---------|---------|---------|---------|------|
| Symbol                 |         |         | -       |         | -       |         | Unit |
|                        | Min     | Max     | Min     | Max     | Min     | Max     |      |
| t <sub>EABAA</sub>     |         | 8.1     |         | 9.8     |         | 13.1    | ns   |
| t <sub>EABRCCOMB</sub> | 8.1     |         | 9.8     |         | 13.1    |         | ns   |
| t <sub>EABRCREG</sub>  | 5.8     |         | 6.9     |         | 9.3     |         | ns   |
| t <sub>EABWP</sub>     | 2.0     |         | 2.4     |         | 3.2     |         | ns   |
| t <sub>EABWCCOMB</sub> | 3.5     |         | 4.2     |         | 5.6     |         | ns   |
| t <sub>EABWCREG</sub>  | 9.4     |         | 11.2    |         | 14.8    |         | ns   |
| t <sub>EABDD</sub>     |         | 6.9     |         | 8.3     |         | 11.0    | ns   |
| t <sub>EABDATACO</sub> |         | 1.3     |         | 1.5     |         | 2.0     | ns   |
| t <sub>EABDATASU</sub> | 2.4     |         | 3.0     |         | 3.9     |         | ns   |
| t <sub>EABDATAH</sub>  | 0.0     |         | 0.0     |         | 0.0     |         | ns   |
| t <sub>EABWESU</sub>   | 4.1     |         | 4.9     |         | 6.5     |         | ns   |
| t <sub>EABWEH</sub>    | 0.0     |         | 0.0     |         | 0.0     |         | ns   |
| t <sub>EABWDSU</sub>   | 1.4     |         | 1.6     |         | 2.2     |         | ns   |
| t <sub>EABWDH</sub>    | 0.0     |         | 0.0     |         | 0.0     |         | ns   |
| t <sub>EABWASU</sub>   | 2.5     |         | 3.0     |         | 4.1     |         | ns   |
| t <sub>EABWAH</sub>    | 0.0     |         | 0.0     |         | 0.0     |         | ns   |
| t <sub>EABWO</sub>     |         | 6.2     |         | 7.5     |         | 9.9     | ns   |

| Symbol                 | -1 Snee | d Grade | -2 Snee | d Grade | -3 Snee | d Grade | Unit |
|------------------------|---------|---------|---------|---------|---------|---------|------|
| -,                     | Min     | Max     | Min     | Max     | Min     | Max     |      |
| t <sub>EABAA</sub>     |         | 6.8     |         | 7.8     |         | 9.2     | ns   |
| t <sub>EABRCCOMB</sub> | 6.8     |         | 7.8     |         | 9.2     |         | ns   |
| t <sub>EABRCREG</sub>  | 5.4     |         | 6.2     |         | 7.4     |         | ns   |
| t <sub>EABWP</sub>     | 3.2     |         | 3.7     |         | 4.4     |         | ns   |
| t <sub>EABWCCOMB</sub> | 3.4     |         | 3.9     |         | 4.7     |         | ns   |
| t <sub>EABWCREG</sub>  | 9.4     |         | 10.8    |         | 12.8    |         | ns   |
| t <sub>EABDD</sub>     |         | 6.1     |         | 6.9     |         | 8.2     | ns   |
| t <sub>EABDATACO</sub> |         | 2.1     |         | 2.3     |         | 2.9     | ns   |
| t <sub>EABDATASU</sub> | 3.7     |         | 4.3     |         | 5.1     |         | ns   |
| t <sub>EABDATAH</sub>  | 0.0     |         | 0.0     |         | 0.0     |         | ns   |
| t <sub>EABWESU</sub>   | 2.8     |         | 3.3     |         | 3.8     |         | ns   |
| t <sub>EABWEH</sub>    | 0.0     |         | 0.0     |         | 0.0     |         | ns   |
| t <sub>EABWDSU</sub>   | 3.4     |         | 4.0     |         | 4.6     |         | ns   |
| t <sub>EABWDH</sub>    | 0.0     |         | 0.0     |         | 0.0     |         | ns   |
| t <sub>EABWASU</sub>   | 1.9     |         | 2.3     |         | 2.6     |         | ns   |
| t <sub>EABWAH</sub>    | 0.0     |         | 0.0     |         | 0.0     |         | ns   |
| t <sub>EABWO</sub>     |         | 5.1     |         | 5.7     |         | 6.9     | ns   |

| Symbol                   | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |
|--------------------------|----------------|-----|----------------|-----|----------------|------|------|
|                          | Min            | Max | Min            | Max | Min            | Max  | 1    |
| t <sub>DIN2IOE</sub>     |                | 4.8 |                | 5.4 |                | 6.0  | ns   |
| t <sub>DIN2LE</sub>      |                | 2.0 |                | 2.4 |                | 2.7  | ns   |
| t <sub>DIN2DATA</sub>    |                | 2.4 |                | 2.7 |                | 2.9  | ns   |
| t <sub>DCLK2IOE</sub>    |                | 2.6 |                | 3.0 |                | 3.5  | ns   |
| t <sub>DCLK2LE</sub>     |                | 2.0 |                | 2.4 |                | 2.7  | ns   |
| t <sub>SAMELAB</sub>     |                | 0.1 |                | 0.1 |                | 0.1  | ns   |
| t <sub>SAMEROW</sub>     |                | 1.5 |                | 1.7 |                | 1.9  | ns   |
| t <sub>SAME</sub> COLUMN |                | 5.5 |                | 6.5 |                | 7.4  | ns   |
| t <sub>DIFFROW</sub>     |                | 7.0 |                | 8.2 |                | 9.3  | ns   |
| t <sub>TWOROWS</sub>     |                | 8.5 |                | 9.9 |                | 11.2 | ns   |
| t <sub>LEPERIPH</sub>    |                | 3.9 |                | 4.2 |                | 4.5  | ns   |
| t <sub>LABCARRY</sub>    |                | 0.2 |                | 0.2 |                | 0.3  | ns   |
| t <sub>LABCASC</sub>     |                | 0.4 |                | 0.5 |                | 0.6  | ns   |

#### Table 104. EPF10K100A Device External Timing Parameters Note (1)

| Symbol                     | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Spee | d Grade | Unit |
|----------------------------|---------|----------|---------|----------|---------|---------|------|
|                            | Min     | Max      | Min     | Max      | Min     | Max     |      |
| t <sub>DRR</sub>           |         | 12.5     |         | 14.5     |         | 17.0    | ns   |
| t <sub>INSU</sub> (2), (3) | 3.7     |          | 4.5     |          | 5.1     |         | ns   |
| t <sub>INH</sub> (3)       | 0.0     |          | 0.0     |          | 0.0     |         | ns   |
| t <sub>оитсо</sub> (3)     | 2.0     | 5.3      | 2.0     | 6.1      | 2.0     | 7.2     | ns   |

7.4

| Table 105. EPF10K10    | OA Device Ext  | ernal Bidirec | tional Timing  | g Parameters | Note (1)       | )    |      |
|------------------------|----------------|---------------|----------------|--------------|----------------|------|------|
| Symbol                 | -1 Speed Grade |               | -2 Speed Grade |              | -3 Speed Grade |      | Unit |
|                        | Min            | Max           | Min            | Max          | Min            | Max  |      |
| t <sub>INSUBIDIR</sub> | 4.9            |               | 5.8            |              | 6.8            |      | ns   |
| t <sub>INHBIDIR</sub>  | 0.0            |               | 0.0            |              | 0.0            |      | ns   |
| toutcobidir            | 2.0            | 5.3           | 2.0            | 6.1          | 2.0            | 7.2  | ns   |
| t <sub>XZBIDIR</sub>   |                | 7.4           |                | 8.6          |                | 10.1 | ns   |

8.6

t<sub>ZXBIDIR</sub>

ns

10.1