Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 216 | | Number of Logic Elements/Cells | 1728 | | Total RAM Bits | 12288 | | Number of I/O | 147 | | Number of Gates | 69000 | | Voltage - Supply | 3V ~ 3.6V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 208-BFQFP | | Supplier Device Package | 208-PQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k30aqc208-2n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Table 2. FLEX 10K Device Features | | | | | | | | | |-----------------------------------|----------|-------------------------|------------|------------|--|--|--|--| | Feature | EPF10K70 | EPF10K100<br>EPF10K100A | EPF10K130V | EPF10K250A | | | | | | Typical gates (logic and RAM) (1) | 70,000 | 100,000 | 130,000 | 250,000 | | | | | | Maximum system gates | 118,000 | 158,000 | 211,000 | 310,000 | | | | | | LEs | 3,744 | 4,992 | 6,656 | 12,160 | | | | | | LABs | 468 | 624 | 832 | 1,520 | | | | | | EABs | 9 | 12 | 16 | 20 | | | | | | Total RAM bits | 18,432 | 24,576 | 32,768 | 40,960 | | | | | | Maximum user I/O pins | 358 | 406 | 470 | 470 | | | | | #### Note to tables: The embedded IEEE Std. 1149.1 JTAG circuitry adds up to 31,250 gates in addition to the listed typical or maximum system gates. # ...and More Features - Devices are fabricated on advanced processes and operate with a 3.3-V or 5.0-V supply voltage (see Table 3 - In-circuit reconfigurability (ICR) via external configuration device, intelligent controller, or JTAG port - ClockLock<sup>TM</sup> and ClockBoost<sup>TM</sup> options for reduced clock delay/skew and clock multiplication - Built-in low-skew clock distribution trees - 100% functional testing of all devices; test vectors or scan chains are not required | Table 3. Supply Voltages for FLEX 10K & FLEX 10KA Devices | | | | | |-----------------------------------------------------------|---------------|--|--|--| | 5.0-V Devices | 3.3-V Devices | | | | | EPF10K10 | EPF10K10A | | | | | EPF10K20 | EPF10K30A | | | | | EPF10K30 | EPF10K50V | | | | | EPF10K40 | EPF10K100A | | | | | EPF10K50 | EPF10K130V | | | | | EPF10K70 | EPF10K250A | | | | | EPF10K100 | | | | | - Flexible interconnect - FastTrack<sup>®</sup> Interconnect continuous routing structure for fast, predictable interconnect delays - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions) - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions) - Tri-state emulation that implements internal tri-state buses - Up to six global clock signals and four global clear signals - Powerful I/O pins - Individual tri-state output enable control for each pin - Open-drain option on each I/O pin - Programmable output slew-rate control to reduce switching noise - FLEX 10KA devices support hot-socketing - Peripheral register for fast setup and clock-to-output delay - Flexible package options - Available in a variety of packages with 84 to 600 pins (see Tables 4 and 5) - Pin-compatibility with other FLEX 10K devices in the same package - FineLine BGA<sup>TM</sup> packages maximize board space efficiency - Software design support and automatic place-and-route provided by Altera development systems for Windows-based PCs and Sun SPARCstation, HP 9000 Series 700/800 workstations - Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), DesignWare components, Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, VeriBest, and Viewlogic For more information, see the following documents: - Configuration Devices for APEX & FLEX Devices Data Sheet - BitBlaster Serial Download Cable Data Sheet - ByteBlasterMV Parallel Port Download Cable Data Sheet - Application Note 116 (Configuring APEX 20K, FLEX 10K & FLEX 6000 Devices) FLEX 10K devices are supported by Altera development systems; single, integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools. The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use device-specific features such as carry chains which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development systems include DesignWare functions that are optimized for the FLEX 10K architecture. The Altera development systems run on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations. See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet for more information. # Functional Description Each FLEX 10K device contains an embedded array to implement memory and specialized logic functions, and a logic array to implement general logic. The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 2,048 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions, such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions. Logic functions are implemented by programming the EAB with a readonly pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of EABs. The large capacity of EABs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or field-programmable gate array (FPGA) RAM blocks. For example, a single EAB can implement a $4 \times 4$ multiplier with eight inputs and eight outputs. Parameterized functions such as LPM functions can automatically take advantage of the EAB. The EAB provides advantages over FPGAs, which implement on-board RAM as arrays of small, distributed RAM blocks. These FPGA RAM blocks contain delays that are less predictable as the size of the RAM increases. In addition, FPGA RAM blocks are prone to routing problems because small blocks of RAM must be connected together to make larger blocks. In contrast, EABs can be used to implement large, dedicated blocks of RAM that eliminate these timing and routing concerns. EABs can be used to implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable (WE) signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the WE signal. In contrast, the EAB's synchronous RAM generates its own WE signal and is self-timed with respect to the global clock. A circuit using the EAB's self-timed RAM need only meet the setup and hold time specifications of the global clock. When used as RAM, each EAB can be configured in any of the following sizes: $256 \times 8$ , $512 \times 4$ , $1,024 \times 2$ , or $2,048 \times 1$ . See Figure 2. # **Logic Array Block** Each LAB consists of eight LEs, their associated carry and cascade chains, LAB control signals, and the LAB local interconnect. The LAB provides the coarse-grained structure to the FLEX 10K architecture, facilitating efficient routing with optimum device utilization and high performance. See Figure 5. Figure 5. FLEX 10K LAB #### Notes: - (1) EPF10K10, EPF10K10A, EPF10K20, EPF10K30, EPF10K30A, EPF10K40, EPF10K50, and EPF10K50V devices have 22 inputs to the LAB local interconnect channel from the row; EPF10K70, EPF10K100, EPF10K100A, EPF10K130V, and EPF10K250A devices have 26. - (2) EPF10K10, EPF10K10A, EPF10K20, EPF10K30, EPF10K30A, EPF10K40, EPF10K50, and EPF10K50V devices have 30 LAB local interconnect channels; EPF10K70, EPF10K100, EPF10K100A, EPF10K130V, and EPF10K250A devices have 34 LABs. The programmable flipflop in the LE can be configured for D, T, JK, or SR operation. The clock, clear, and preset control signals on the flipflop can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the flipflop is bypassed and the output of the LUT drives the output of the LE. The LE has two outputs that drive the interconnect; one drives the local interconnect and the other drives either the row or column FastTrack Interconnect. The two outputs can be controlled independently. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, can improve LE utilization because the register and the LUT can be used for unrelated functions. The FLEX 10K architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. The carry chain supports high-speed counters and adders; the cascade chain implements wide-input functions with minimum delay. Carry and cascade chains connect all LEs in an LAB and all LABs in the same row. Intensive use of carry and cascade chains can reduce routing flexibility. Therefore, the use of these chains should be limited to speed-critical portions of a design. # Carry Chain The carry chain provides a very fast (as low as 0.2 ns) carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the FLEX 10K architecture to implement high-speed counters, adders, and comparators of arbitrary width efficiently. Carry chain logic can be created automatically by the Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as LPM and DesignWare functions automatically take advantage of carry chains. Carry chains longer than eight LEs are automatically implemented by linking LABs together. For enhanced fitting, a long carry chain skips alternate LABs in a row. A carry chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from odd-numbered LAB to odd-numbered LAB. For example, the last LE of the first LAB in a row carries to the first LE of the third LAB in the row. The carry chain does not cross the EAB at the middle of the row. For instance, in the EPF10K50 device, the carry chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB. Figure 10. LE Clear & Preset Modes # **Asynchronous Load with Clear** ### labctrl1 (Asynchronous Load) PRN data3 (Data) NOT CLRN labctrl2 (Clear) Chip-Wide Reset #### **Asynchronous Load without Clear or Preset** ## **Asynchronous Load with Preset** # Asynchronous Clear The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this mode, the preset signal is tied to V<sub>CC</sub> to deactivate it. Each IOE selects the clock, clear, clock enable, and output enable controls from a network of I/O control signals called the peripheral control bus. The peripheral control bus uses high-speed drivers to minimize signal skew across devices; it provides up to 12 peripheral control signals that can be allocated as follows: - Up to eight output enable signals - Up to six clock enable signals - Up to two clock signals - Up to two clear signals If more than six clock enable or eight output enable signals are required, each IOE on the device can be controlled by clock enable and output enable signals driven by specific LEs. In addition to the two clock signals available on the peripheral control bus, each IOE can use one of two dedicated clock pins. Each peripheral control signal can be driven by any of the dedicated input pins or the first LE of each LAB in a particular row. In addition, an LE in a different row can drive a column interconnect, which causes a row interconnect to drive the peripheral control signal. The chip-wide reset signal will reset all IOE registers, overriding any other control signals. Tables 8 and 9 list the sources for each peripheral control signal, and the rows that can drive global signals. These tables also show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals. Table 12 describes the FLEX 10K device supply voltages and MultiVolt $\rm I/O$ support levels. | Devices | Supply Vo | oltage (V) | MultiVolt I/O Sup | port Levels (V) | |---------------|--------------------|-------------------|-------------------|-----------------| | | V <sub>CCINT</sub> | V <sub>CCIO</sub> | Input | Output | | FLEX 10K (1) | 5.0 | 5.0 | 3.3 or 5.0 | 5.0 | | | 5.0 | 3.3 | 3.3 or 5.0 | 3.3 or 5.0 | | EPF10K50V (1) | 3.3 | 3.3 | 3.3 or 5.0 | 3.3 or 5.0 | | EPF10K130V | 3.3 | 3.3 | 3.3 or 5.0 | 3.3 or 5.0 | | FLEX 10KA (1) | 3.3 | 3.3 | 2.5, 3.3, or 5.0 | 3.3 or 5.0 | | | 3.3 | 2.5 | 2.5, 3.3, or 5.0 | 2.5 | #### Note (1) 240-pin QFP packages do not support the MultiVolt I/O features, so they do not have separate V<sub>CCIO</sub> pins. # Power Sequencing & Hot-Socketing Because FLEX 10K devices can be used in a multi-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $V_{\rm CCIO}$ and $V_{\rm CCINT}$ power supplies can be powered in any order. Signals can be driven into FLEX 10KA devices before and during power up without damaging the device. Additionally, FLEX 10KA devices do not drive out during power up. Once operating conditions are reached, FLEX 10KA devices operate as specified by the user. IEEE Std. 1149.1 (JTAG) Boundary-Scan Support All FLEX 10K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. All FLEX 10K devices can also be configured using the JTAG pins through the BitBlaster serial download cable, or ByteBlasterMV parallel port download cable, or via hardware that uses the Jam<sup>TM</sup> programming and test language. JTAG BST can be performed before or after configuration, but not during configuration. FLEX 10K devices support the JTAG instructions shown in Table 13. | Table 1 | 8. FLEX 10K 5.0-V Device Reco | mmended Operating Conditions | | | | |--------------------|-----------------------------------------------------|------------------------------|-------------|--------------------------|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4) | 4.75 (4.50) | 5.25 (5.50) | V | | V <sub>CCIO</sub> | Supply voltage for output buffers, 5.0-V operation | (3), (4) | 4.75 (4.50) | 5.25 (5.50) | V | | | Supply voltage for output buffers, 3.3-V operation | (3), (4) | 3.00 (3.00) | 3.60 (3.60) | V | | VI | Input voltage | | -0.5 | V <sub>CCINT</sub> + 0.5 | V | | Vo | Output voltage | | 0 | V <sub>CCIO</sub> | V | | T <sub>A</sub> | Ambient temperature | For commercial use | 0 | 70 | °C | | | | For industrial use | -40 | 85 | °C | | T <sub>J</sub> | Operating temperature | For commercial use | 0 | 85 | °C | | | | For industrial use | -40 | 100 | °C | | t <sub>R</sub> | Input rise time | | | 40 | ns | | t <sub>F</sub> | Input fall time | | | 40 | ns | Figure 22 shows the typical output drive characteristics of EPF10K10A, EPF10K30A, EPF10K100A, and EPF10K250A devices with 3.3-V and 2.5-V V<sub>CCIO</sub>. The output driver is compliant with the 3.3-V *PCI Local Bus Specification, Revision 2.2* (with 3.3-V V<sub>CCIO</sub>). Moreover, device analysis shows that the EPF10K10A, EPF10K30A, and EPF 10K100A devices can drive a 5.0-V PCI bus with eight or fewer loads. 60 H 60 H $I_{OL}$ $I_{OL}$ 50 50 40 40 $V_{CCINT} = 3.3 V$ $V_{CCINT} = 3.3 V$ $V_{CCIO} = 3.3 V$ $V_{CCIO} = 2.5 V$ Typical I<sub>O</sub> Typical I<sub>O</sub> Room Temperature Room Temperature 30 30 Output Output Current (mA) Current (mA) 20 20 10 10 $I_{OH}$ $I_{OH}$ V<sub>O</sub> Output Voltage (V) Vo Output Voltage (V) Figure 22. Output Drive Characteristics for EPF10K10A, EPF10K30A & EPF10K100A Devices Figure 23 shows the typical output drive characteristics of the EPF10K250A device with 3.3-V and 2.5-V $V_{\rm CCIO}$ . Timing simulation and delay prediction are available with the MAX+PLUS II Simulator and Timing Analyzer, or with industry-standard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides point-to-point timing delay information, setup and hold time analysis, and device-wide performance analysis. Figure 24 shows the overall timing model, which maps the possible paths to and from the various elements of the FLEX 10K device. Figure 24. FLEX 10K Device Timing Model Figure 26. FLEX 10K Device IOE Timing Model Figure 27. FLEX 10K Device EAB Timing Model Figures 28 shows the timing model for bidirectional I/O pin timing. | Table 32. LE Timing Microparameters (Part 2 of 2) Note (1) | | | | | | |------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------|--|--|--| | Symbol | Parameter | Conditions | | | | | t <sub>SU</sub> | LE register setup time for data and enable signals before clock; LE register recovery time after asynchronous clear, preset, or load | | | | | | t <sub>H</sub> | LE register hold time for data and enable signals after clock | | | | | | t <sub>PRE</sub> | LE register preset delay | | | | | | t <sub>CLR</sub> | LE register clear delay | | | | | | t <sub>CH</sub> | Minimum clock high time from clock pin | | | | | | $t_{CL}$ | Minimum clock low time from clock pin | | | | | | Table 33. 10 | E Timing Microparameters Note (1) | | |---------------------|-----------------------------------------------------------------------------------------------------------------------|----------------| | Symbol | Parameter | Conditions | | $t_{IOD}$ | IOE data delay | | | t <sub>IOC</sub> | IOE register control signal delay | | | $t_{IOCO}$ | IOE register clock-to-output delay | | | t <sub>IOCOMB</sub> | IOE combinatorial delay | | | t <sub>IOSU</sub> | IOE register setup time for data and enable signals before clock; IOE register recovery time after asynchronous clear | | | $t_{IOH}$ | IOE register hold time for data and enable signals after clock | | | t <sub>IOCLR</sub> | IOE register clear time | | | $t_{OD1}$ | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = V <sub>CCINT</sub> | C1 = 35 pF (2) | | $t_{OD2}$ | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = low voltage | C1 = 35 pF (3) | | $t_{OD3}$ | Output buffer and pad delay, slow slew rate = on | C1 = 35 pF (4) | | $t_{XZ}$ | IOE output buffer disable delay | | | $t_{ZX1}$ | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = V <sub>CCINT</sub> | C1 = 35 pF (2) | | $t_{ZX2}$ | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = low voltage | C1 = 35 pF (3) | | t <sub>ZX3</sub> | IOE output buffer enable delay, slow slew rate = on | C1 = 35 pF (4) | | t <sub>INREG</sub> | IOE input pad and buffer to IOE register delay | | | t <sub>IOFD</sub> | IOE register feedback delay | | | t <sub>INCOMB</sub> | IOE input pad and buffer to FastTrack Interconnect delay | | | Symbol | -3 Speed Grade | | -4 Spee | Unit | | |---------------------|----------------|-----|---------|------|----| | | Min | Max | Min | Max | | | $t_{IOD}$ | | 1.3 | | 1.6 | ns | | t <sub>IOC</sub> | | 0.5 | | 0.7 | ns | | t <sub>IOCO</sub> | | 0.2 | | 0.2 | ns | | t <sub>IOCOMB</sub> | | 0.0 | | 0.0 | ns | | t <sub>IOSU</sub> | 2.8 | | 3.2 | | ns | | t <sub>IOH</sub> | 1.0 | | 1.2 | | ns | | t <sub>IOCLR</sub> | | 1.0 | | 1.2 | ns | | t <sub>OD1</sub> | | 2.6 | | 3.5 | ns | | $t_{\text{OD2}}$ | | 4.9 | | 6.4 | ns | | $t_{OD3}$ | | 6.3 | | 8.2 | ns | | $t_{XZ}$ | | 4.5 | | 5.4 | ns | | t <sub>ZX1</sub> | | 4.5 | | 5.4 | ns | | t <sub>ZX2</sub> | | 6.8 | | 8.3 | ns | | t <sub>ZX3</sub> | | 8.2 | | 10.1 | ns | | t <sub>INREG</sub> | | 6.0 | | 7.5 | ns | | t <sub>IOFD</sub> | | 3.1 | | 3.5 | ns | | t <sub>INCOMB</sub> | | 3.1 | | 3.5 | ns | | Symbol | -3 Spee | -3 Speed Grade | | d Grade | Unit | |--------------------------|---------|----------------|-----|---------|------| | | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 4.8 | | 6.2 | ns | | t <sub>DIN2LE</sub> | | 2.6 | | 3.8 | ns | | t <sub>DIN2DATA</sub> | | 4.3 | | 5.2 | ns | | t <sub>DCLK2IOE</sub> | | 3.4 | | 4.0 | ns | | t <sub>DCLK2LE</sub> | | 2.6 | | 3.8 | ns | | t <sub>SAMELAB</sub> | | 0.6 | | 0.6 | ns | | t <sub>SAMEROW</sub> | | 3.6 | | 3.8 | ns | | t <sub>SAME</sub> COLUMN | | 0.9 | | 1.1 | ns | | t <sub>DIFFROW</sub> | | 4.5 | | 4.9 | ns | | t <sub>TWOROWS</sub> | | 8.1 | | 8.7 | ns | | t <sub>LEPERIPH</sub> | | 3.3 | | 3.9 | ns | | t <sub>LABCARRY</sub> | | 0.5 | | 0.8 | ns | | t <sub>LABCASC</sub> | | 2.7 | | 3.0 | ns | | Symbol | -3 Speed Grade | | -4 Spee | -4 Speed Grade | | | |--------------------------|----------------|-----|---------|----------------|----|--| | | Min | Max | Min | Max | | | | t <sub>DIN2IOE</sub> | | 5.2 | | 6.6 | ns | | | t <sub>DIN2LE</sub> | | 2.6 | | 3.8 | ns | | | t <sub>DIN2DATA</sub> | | 4.3 | | 5.2 | ns | | | t <sub>DCLK2IOE</sub> | | 4.3 | | 4.0 | ns | | | t <sub>DCLK2LE</sub> | | 2.6 | | 3.8 | ns | | | t <sub>SAMELAB</sub> | | 0.6 | | 0.6 | ns | | | t <sub>SAMEROW</sub> | | 3.7 | | 3.9 | ns | | | t <sub>SAME</sub> COLUMN | | 1.4 | | 1.6 | ns | | | t <sub>DIFFROW</sub> | | 5.1 | | 5.5 | ns | | | t <sub>TWOROWS</sub> | | 8.8 | | 9.4 | ns | | | LEPERIPH | | 4.7 | | 5.6 | ns | | | t <sub>LABCARRY</sub> | | 0.5 | | 0.8 | ns | | | t <sub>LABCASC</sub> | | 2.7 | | 3.0 | ns | | | Symbol | -2 Spee | ed Grade | -3 Speed Grade | | -4 Speed Grade | | Unit | |--------------------------|---------|----------|----------------|------|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 8.0 | | 9.0 | | 9.5 | ns | | t <sub>DIN2LE</sub> | | 2.4 | | 3.0 | | 3.1 | ns | | t <sub>DIN2DATA</sub> | | 5.0 | | 6.3 | | 7.4 | ns | | t <sub>DCLK2IOE</sub> | | 3.6 | | 4.6 | | 5.1 | ns | | t <sub>DCLK2LE</sub> | | 2.4 | | 3.0 | | 3.1 | ns | | t <sub>SAMELAB</sub> | | 0.4 | | 0.6 | | 0.8 | ns | | t <sub>SAMEROW</sub> | | 4.5 | | 5.3 | | 6.5 | ns | | t <sub>SAME</sub> COLUMN | | 9.0 | | 9.5 | | 9.7 | ns | | t <sub>DIFFROW</sub> | | 13.5 | | 14.8 | | 16.2 | ns | | t <sub>TWOROWS</sub> | | 18.0 | | 20.1 | | 22.7 | ns | | t <sub>LEPERIPH</sub> | | 8.1 | | 8.6 | | 9.5 | ns | | t <sub>LABCARRY</sub> | | 0.6 | | 0.8 | | 1.0 | ns | | t <sub>LABCASC</sub> | | 0.8 | | 1.0 | | 1.2 | ns | | Table 83. EPF10K130V Device External Timing Parameters Note (1) | | | | | | | | | | |-----------------------------------------------------------------|-----|------|-----|------|------|------|----|--|--| | Symbol -2 Speed Grade -3 Speed Grade -4 Speed Grade Unit | | | | | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>DRR</sub> | | 15.0 | | 19.1 | | 24.2 | ns | | | | t <sub>INSU</sub> (2), (3) | 6.9 | | 8.6 | | 11.0 | | ns | | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>outco</sub> (3) | 2.0 | 7.8 | 2.0 | 9.9 | 2.0 | 11.3 | ns | | | | Table 84. EPF10K13 | ble 84. EPF10K130V Device External Bidirectional Timing Parameters Note (1) | | | | | | | | |-------------------------|-----------------------------------------------------------------------------|----------|---------|----------|---------|------|----|--| | Symbol | -2 Spec | ed Grade | -3 Spec | ed Grade | -4 Spee | Unit | | | | | Min | Max | Min | Max | Min | Max | 1 | | | t <sub>INSUBIDIR</sub> | 6.7 | | 8.5 | | 10.8 | | ns | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>OUTCOBIDIR</sub> | 2.0 | 6.9 | 2.0 | 8.8 | 2.0 | 10.2 | ns | | | t <sub>XZBIDIR</sub> | | 12.9 | | 16.4 | | 19.3 | ns | | | t <sub>ZXBIDIR</sub> | | 12.9 | | 16.4 | | 19.3 | ns | | #### Notes to tables: - (1) All timing parameters are described in Tables 32 through 38 in this data sheet. - (2) Using an LE to register the signal may provide a lower setup time. - (3) This parameter is specified by characterization. Tables 92 through 98 show EPF10K30A device internal and external timing parameters. | Table 92. EPF10K30A Device LE Timing Microparameters Note (1) | | | | | | | | |---------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 0.8 | | 1.1 | | 1.5 | ns | | t <sub>CLUT</sub> | | 0.6 | | 0.7 | | 1.0 | ns | | t <sub>RLUT</sub> | | 1.2 | | 1.5 | | 2.0 | ns | | t <sub>PACKED</sub> | | 0.6 | | 0.6 | | 1.0 | ns | | t <sub>EN</sub> | | 1.3 | | 1.5 | | 2.0 | ns | | t <sub>CICO</sub> | | 0.2 | | 0.3 | | 0.4 | ns | | t <sub>CGEN</sub> | | 0.8 | | 1.0 | | 1.3 | ns | | t <sub>CGENR</sub> | | 0.6 | | 0.8 | | 1.0 | ns | | t <sub>CASC</sub> | | 0.9 | | 1.1 | | 1.4 | ns | | $t_{\rm C}$ | | 1.1 | | 1.3 | | 1.7 | ns | | $t_{\rm CO}$ | | 0.4 | | 0.6 | | 0.7 | ns | | t <sub>COMB</sub> | | 0.6 | | 0.7 | | 0.9 | ns | | $t_{SU}$ | 0.9 | | 0.9 | | 1.4 | | ns | | t <sub>H</sub> | 1.1 | | 1.3 | | 1.7 | | ns | | t <sub>PRE</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>CLR</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>CH</sub> | 3.0 | | 3.5 | | 4.0 | | ns | | $t_{CL}$ | 3.0 | | 3.5 | | 4.0 | | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |---------------------|----------------|-----|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | $t_{IOD}$ | | 2.2 | | 2.6 | | 3.4 | ns | | t <sub>IOC</sub> | | 0.3 | | 0.3 | | 0.5 | ns | | t <sub>IOCO</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | t <sub>IOCOMB</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>IOSU</sub> | 1.4 | | 1.7 | | 2.2 | | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |------------------------|----------------|-----|----------------|------|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 9.7 | | 11.6 | | 16.2 | ns | | t <sub>EABRCCOMB</sub> | 9.7 | | 11.6 | | 16.2 | | ns | | t <sub>EABRCREG</sub> | 5.9 | | 7.1 | | 9.7 | | ns | | t <sub>EABWP</sub> | 3.8 | | 4.5 | | 5.9 | | ns | | t <sub>EABWCCOMB</sub> | 4.0 | | 4.7 | | 6.3 | | ns | | t <sub>EABWCREG</sub> | 9.8 | | 11.6 | | 16.6 | | ns | | t <sub>EABDD</sub> | | 9.2 | | 11.0 | | 16.1 | ns | | <sup>t</sup> EABDATACO | | 1.7 | | 2.1 | | 3.4 | ns | | t <sub>EABDATASU</sub> | 2.3 | | 2.7 | | 3.5 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 3.3 | | 3.9 | | 4.9 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 3.2 | | 3.8 | | 5.0 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 3.7 | | 4.4 | | 5.1 | | ns | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWO</sub> | | 6.1 | | 7.3 | | 11.3 | ns |