Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 216 | | Number of Logic Elements/Cells | 1728 | | Total RAM Bits | 12288 | | Number of I/O | 147 | | Number of Gates | 69000 | | Voltage - Supply | 3V ~ 3.6V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 208-BFQFP | | Supplier Device Package | 208-PQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k30aqc208-3 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Table 2. FLEX 10K Device Features | | | | | | | | |-----------------------------------|----------|-------------------------|------------|------------|--|--|--| | Feature | EPF10K70 | EPF10K100<br>EPF10K100A | EPF10K130V | EPF10K250A | | | | | Typical gates (logic and RAM) (1) | 70,000 | 100,000 | 130,000 | 250,000 | | | | | Maximum system gates | 118,000 | 158,000 | 211,000 | 310,000 | | | | | LEs | 3,744 | 4,992 | 6,656 | 12,160 | | | | | LABs | 468 | 624 | 832 | 1,520 | | | | | EABs | 9 | 12 | 16 | 20 | | | | | Total RAM bits | 18,432 | 24,576 | 32,768 | 40,960 | | | | | Maximum user I/O pins | 358 | 406 | 470 | 470 | | | | #### Note to tables: The embedded IEEE Std. 1149.1 JTAG circuitry adds up to 31,250 gates in addition to the listed typical or maximum system gates. ## ...and More Features - Devices are fabricated on advanced processes and operate with a 3.3-V or 5.0-V supply voltage (see Table 3 - In-circuit reconfigurability (ICR) via external configuration device, intelligent controller, or JTAG port - ClockLock<sup>TM</sup> and ClockBoost<sup>TM</sup> options for reduced clock delay/skew and clock multiplication - Built-in low-skew clock distribution trees - 100% functional testing of all devices; test vectors or scan chains are not required | Table 3. Supply Voltages for FLEX 10K & FLEX 10KA Devices | | | | | | | |-----------------------------------------------------------|------------|--|--|--|--|--| | 5.0-V Devices 3.3-V Devices | | | | | | | | EPF10K10 | EPF10K10A | | | | | | | EPF10K20 | EPF10K30A | | | | | | | EPF10K30 | EPF10K50V | | | | | | | EPF10K40 | EPF10K100A | | | | | | | EPF10K50 | EPF10K130V | | | | | | | EPF10K70 | EPF10K250A | | | | | | | EPF10K100 | | | | | | | | Table 4. FLEX 10K Package Options & I/O Pin Count Note (1) | | | | | | | | |------------------------------------------------------------|----------------|-----------------|--------------|-------------------------|-------------------------|--|--| | Device | 84-Pin<br>PLCC | 100-Pin<br>TQFP | 144-Pin TQFP | 208-Pin<br>PQFP<br>RQFP | 240-Pin<br>PQFP<br>RQFP | | | | EPF10K10 | 59 | | 102 | 134 | | | | | EPF10K10A | | 66 | 102 | 134 | | | | | EPF10K20 | | | 102 | 147 | 189 | | | | EPF10K30 | | | | 147 | 189 | | | | EPF10K30A | | | 102 | 147 | 189 | | | | EPF10K40 | | | | 147 | 189 | | | | EPF10K50 | | | | | 189 | | | | EPF10K50V | | | | | 189 | | | | EPF10K70 | | | | | 189 | | | | EPF10K100 | | | | | | | | | EPF10K100A | | | | | 189 | | | | EPF10K130V | | | | | | | | | EPF10K250A | | | | | | | | | Device | 503-Pin<br>PGA | 599-Pin<br>PGA | 256-Pin<br>FineLine BGA | 356-Pin<br>BGA | 484-Pin<br>FineLine BGA | 600-Pin<br>BGA | 403-Pin<br>PGA | |------------|----------------|----------------|-------------------------|----------------|-------------------------|----------------|----------------| | EPF10K10 | | - | | | | | | | EPF10K10A | | | 150 | | 150 (2) | | | | EPF10K20 | | | | | | | | | EPF10K30 | | | | 246 | | | | | EPF10K30A | | | 191 | 246 | 246 | | | | EPF10K40 | | | | | | | | | EPF10K50 | | | | 274 | | | 310 | | EPF10K50V | | | | 274 | | | | | EPF10K70 | 358 | | | | | | | | EPF10K100 | 406 | | | | | | | | EPF10K100A | | | | 274 | 369 | 406 | | | EPF10K130V | | 470 | | | | 470 | | | EPF10K250A | | 470 | | | | 470 | | #### Notes to tables: - (1) FLEX 10K and FLEX 10KA device package types include plastic J-lead chip carrier (PLCC), thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), ball-grid array (BGA), pin-grid array (PGA), and FineLine BGA™ packages. - (2) This option is supported with a 256-pin FineLine BGA package. By using SameFrame pin migration, all FineLine BGA packages are pin compatible. For example, a board can be designed to support both 256-pin and 484-pin FineLine BGA packages. The Altera software automatically avoids conflicting pins when future migration is set. # General Description Altera's FLEX 10K devices are the industry's first embedded PLDs. Based on reconfigurable CMOS SRAM elements, the Flexible Logic Element MatriX (FLEX) architecture incorporates all features necessary to implement common gate array megafunctions. With up to 250,000 gates, the FLEX 10K family provides the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device. FLEX 10K devices are reconfigurable, which allows 100% testing prior to shipment. As a result, the designer is not required to generate test vectors for fault coverage purposes. Additionally, the designer does not need to manage inventories of different ASIC designs; FLEX 10K devices can be configured on the board for the specific functionality required. Table 6 shows FLEX 10K performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. No special design technique was required to implement the applications; the designer simply inferred or instantiated a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file. | Application | Resources<br>Used | | Performance | | | | | | |-----------------------------------|-------------------|------|-------------------|-------------------|-------------------|-------------------|-----|--| | | LEs | EABs | -1 Speed<br>Grade | -2 Speed<br>Grade | -3 Speed<br>Grade | -4 Speed<br>Grade | | | | 16-bit loadable counter (1) | 16 | 0 | 204 | 166 | 125 | 95 | MHz | | | 16-bit accumulator (1) | 16 | 0 | 204 | 166 | 125 | 95 | MHz | | | 16-to-1 multiplexer (2) | 10 | 0 | 4.2 | 5.8 | 6.0 | 7.0 | ns | | | 256 × 8 RAM read cycle speed (3) | 0 | 1 | 172 | 145 | 108 | 84 | MHz | | | 256 × 8 RAM write cycle speed (3) | 0 | 1 | 106 | 89 | 68 | 63 | MHz | | #### Notes: - (1) The speed grade of this application is limited because of clock high and low specifications. - (2) This application uses combinatorial inputs and outputs. - (3) This application uses registered inputs and outputs. Embedded Array Block (EAB) I/O Element IOE (10E) Column Logic Array Interconnect EAB Logic Array Block (LAB) Logic Element (LE) Row EAB Interconnect Local Interconnect Logic Array IOE IOE IOE IOE IOE IOE IOE Embedded Array Figure 1. FLEX 10K Device Block Diagram FLEX 10K devices provide six dedicated inputs that drive the flipflops' control inputs to ensure the efficient distribution of high-speed, low-skew (less than 1.5 ns) control signals. These signals use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device. ## **Embedded Array Block** The EAB is a flexible block of RAM with registers on the input and output ports, and is used to implement common gate array megafunctions. The EAB is also suitable for functions such as multipliers, vector scalars, and error correction circuits, because it is large and flexible. These functions can be combined in applications such as digital filters and microcontrollers. Dedicated Inputs & Global Signals Chip-Wide Reset Row Interconnect 2, 4, 8, 16 Data Data Out 8, 4, 2, 1 2, 4, 8, 16 Address D 8, 9, 10, 11 RAM/ROM $256 \times 8$ 512 × 4 $1,024 \times 2$ Column 2,048 × 1 Interconnect WE D Figure 4. FLEX 10K Embedded Array Block ## Note: EAB Local Interconnect (1) (1) EPF10K10, EPF10K10A, EPF10K20, EPF10K30, EPF10K30A, EPF10K40, EPF10K50, and EPF10K50V devices have 22 EAB local interconnect channels; EPF10K70, EPF10K100, EPF10K100A, EPF10K130V, and EPF10K250A devices have 26. ## **Logic Array Block** Each LAB consists of eight LEs, their associated carry and cascade chains, LAB control signals, and the LAB local interconnect. The LAB provides the coarse-grained structure to the FLEX 10K architecture, facilitating efficient routing with optimum device utilization and high performance. See Figure 5. Figure 5. FLEX 10K LAB #### Notes: - (1) EPF10K10, EPF10K10A, EPF10K20, EPF10K30, EPF10K30A, EPF10K40, EPF10K50, and EPF10K50V devices have 22 inputs to the LAB local interconnect channel from the row; EPF10K70, EPF10K100, EPF10K100A, EPF10K130V, and EPF10K250A devices have 26. - (2) EPF10K10, EPF10K10A, EPF10K20, EPF10K30, EPF10K30A, EPF10K40, EPF10K50, and EPF10K50V devices have 30 LAB local interconnect channels; EPF10K70, EPF10K100, EPF10K100A, EPF10K130V, and EPF10K250A devices have 34 LABs. Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks; the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LEs in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs. ## **Logic Element** The LE, the smallest unit of logic in the FLEX 10K architecture, has a compact size that provides efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect. See Figure 6. Figure 6. FLEX 10K Logic Element ### I/O Element An I/O element (IOE) contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clock-to-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE and, the data input and output enable register should be LE registers placed adjacent to the bidirectional pin. The Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 13 shows the bidirectional I/O registers. Figures 25 through 27 show the delays that correspond to various paths and functions within the LE, IOE, and EAB timing models. Figure 25. FLEX 10K Device LE Timing Model | Symbol | Parameter | Conditions | | | | | |------------------------|----------------------------------------------------------------------------------------|------------|--|--|--|--| | t <sub>EABAA</sub> | EAB address access delay | | | | | | | t <sub>EABRCCOMB</sub> | EAB asynchronous read cycle time | | | | | | | t <sub>EABRCREG</sub> | EAB synchronous read cycle time | | | | | | | t <sub>EABWP</sub> | EAB write pulse width | | | | | | | t <sub>EABWCCOMB</sub> | EAB asynchronous write cycle time | | | | | | | t <sub>EABWCREG</sub> | EAB synchronous write cycle time | | | | | | | t <sub>EABDD</sub> | EAB data-in to data-out valid delay | | | | | | | t <sub>EABDATACO</sub> | EAB clock-to-output delay when using output registers | | | | | | | t <sub>EABDATASU</sub> | EAB data/address setup time before clock when using input register | | | | | | | t <sub>EABDATAH</sub> | EAB data/address hold time after clock when using input register | | | | | | | t <sub>EABWESU</sub> | EAB WE setup time before clock when using input register | | | | | | | t <sub>EABWEH</sub> | EAB WE hold time after clock when using input register | | | | | | | t <sub>EABWDSU</sub> | EAB data setup time before falling edge of write pulse when not using input registers | | | | | | | t <sub>EABWDH</sub> | EAB data hold time after falling edge of write pulse when not using input | | | | | | | | registers | | | | | | | t <sub>EABWASU</sub> | EAB address setup time before rising edge of write pulse when not using | | | | | | | | input registers | | | | | | | <sup>t</sup> EABWAH | EAB address hold time after falling edge of write pulse when not using input registers | | | | | | | t <sub>EABWO</sub> | EAB write enable to data output valid delay | | | | | | Tables 39 through 47 show EPF10K10 and EPF10K20 device internal and external timing parameters. | Symbol | -3 Spee | d Grade | -4 Spee | Unit | | |---------------------|---------|---------|---------|------|----| | | Min | Max | Min | Max | | | $t_{LUT}$ | | 1.4 | | 1.7 | ns | | t <sub>CLUT</sub> | | 0.6 | | 0.7 | ns | | t <sub>RLUT</sub> | | 1.5 | | 1.9 | ns | | t <sub>PACKED</sub> | | 0.6 | | 0.9 | ns | | $t_{EN}$ | | 1.0 | | 1.2 | ns | | t <sub>CICO</sub> | | 0.2 | | 0.3 | ns | | t <sub>CGEN</sub> | | 0.9 | | 1.2 | ns | | t <sub>CGENR</sub> | | 0.9 | | 1.2 | ns | | t <sub>CASC</sub> | | 0.8 | | 0.9 | ns | | $t_{\mathbb{C}}$ | | 1.3 | | 1.5 | ns | | $t_{CO}$ | | 0.9 | | 1.1 | ns | | $t_{\text{COMB}}$ | | 0.5 | | 0.6 | ns | | t <sub>SU</sub> | 1.3 | | 2.5 | | ns | | $t_H$ | 1.4 | | 1.6 | | ns | | t <sub>PRE</sub> | | 1.0 | | 1.2 | ns | | t <sub>CLR</sub> | | 1.0 | | 1.2 | ns | | t <sub>CH</sub> | 4.0 | | 4.0 | | ns | | $t_{CL}$ | 4.0 | | 4.0 | | ns | | Symbol | -3 Spee | d Grade | -4 Spee | d Grade | Unit | |------------------------|---------|---------|---------|---------|------| | | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 13.7 | | 17.0 | ns | | t <sub>EABRCCOMB</sub> | 13.7 | | 17.0 | | ns | | t <sub>EABRCREG</sub> | 9.7 | | 11.9 | | ns | | t <sub>EABWP</sub> | 5.8 | | 7.2 | | ns | | $t_{EABWCCOMB}$ | 7.3 | | 9.0 | | ns | | t <sub>EABWCREG</sub> | 13.0 | | 16.0 | | ns | | t <sub>EABDD</sub> | | 10.0 | | 12.5 | ns | | t <sub>EABDATACO</sub> | | 2.0 | | 3.4 | ns | | t <sub>EABDATASU</sub> | 5.3 | | 5.6 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 5.5 | | 5.8 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 5.5 | | 5.8 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 2.1 | | 2.7 | | ns | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | ns | | t <sub>EABWO</sub> | | 9.5 | | 11.8 | ns | | Symbol | -3 Spee | d Grade | -4 Spee | Unit | | |------------------------|---------|---------|---------|------|----| | | Min | Max | Min | Max | İ | | t <sub>EABDATA1</sub> | | 1.5 | | 1.9 | ns | | t <sub>EABDATA2</sub> | | 4.8 | | 6.0 | ns | | t <sub>EABWE1</sub> | | 1.0 | | 1.2 | ns | | t <sub>EABWE2</sub> | | 5.0 | | 6.2 | ns | | t <sub>EABCLK</sub> | | 1.0 | | 2.2 | ns | | t <sub>EABCO</sub> | | 0.5 | | 0.6 | ns | | t <sub>EABBYPASS</sub> | | 1.5 | | 1.9 | ns | | t <sub>EABSU</sub> | 1.5 | | 1.8 | | ns | | t <sub>EABH</sub> | 2.0 | | 2.5 | | ns | | $t_{AA}$ | | 8.7 | | 10.7 | ns | | $t_{WP}$ | 5.8 | | 7.2 | | ns | | t <sub>WDSU</sub> | 1.6 | | 2.0 | | ns | | t <sub>WDH</sub> | 0.3 | | 0.4 | | ns | | t <sub>WASU</sub> | 0.5 | | 0.6 | | ns | | t <sub>WAH</sub> | 1.0 | | 1.2 | | ns | | $t_{WO}$ | | 5.0 | | 6.2 | ns | | t <sub>DD</sub> | | 5.0 | | 6.2 | ns | | t <sub>EABOUT</sub> | | 0.5 | | 0.6 | ns | | t <sub>EABCH</sub> | 4.0 | | 4.0 | | ns | | t <sub>EABCL</sub> | 5.8 | | 7.2 | | ns | | Symbol | -3 Snee | d Grade | -4 Spee | Unit | | |------------------------|---------|---------|---------|------|----| | Symbol | - | | | | | | | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 13.7 | | 17.0 | ns | | t <sub>EABRCCOMB</sub> | 13.7 | | 17.0 | | ns | | t <sub>EABRCREG</sub> | 9.7 | | 11.9 | | ns | | t <sub>EABWP</sub> | 5.8 | | 7.2 | | ns | | t <sub>EABWCCOMB</sub> | 7.3 | | 9.0 | | ns | | t <sub>EABWCREG</sub> | 13.0 | | 16.0 | | ns | | t <sub>EABDD</sub> | | 10.0 | | 12.5 | ns | | t <sub>EABDATACO</sub> | | 2.0 | | 3.4 | ns | | t <sub>EABDATASU</sub> | 5.3 | | 5.6 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 5.5 | | 5.8 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 5.5 | | 5.8 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 2.1 | | 2.7 | | ns | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | ns | | $t_{EABWO}$ | | 9.5 | | 11.8 | ns | #### Notes to tables: - (1) All timing parameters are described in Tables 32 through 38 in this data sheet. - (2) Using an LE to register the signal may provide a lower setup time. - (3) This parameter is specified by characterization. Tables $64\,\mathrm{through}\,70\,\mathrm{show}\,EPF10K100\,\mathrm{device}$ internal and external timing parameters. | Table 64. EPF10K100 Device LE Timing Microparameters Note (1) | | | | | | | | |-------------------------------------------------------------------|---------|-----------|--------|----------------|-----|----------------|----| | Symbol | -3DX Sp | eed Grade | -3 Spe | -3 Speed Grade | | -4 Speed Grade | | | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 1.5 | | 1.5 | | 2.0 | ns | | t <sub>CLUT</sub> | | 0.4 | | 0.4 | | 0.5 | ns | | t <sub>RLUT</sub> | | 1.6 | | 1.6 | | 2.0 | ns | | t <sub>PACKED</sub> | | 0.9 | | 0.9 | | 1.3 | ns | | $t_{EN}$ | | 0.9 | | 0.9 | | 1.2 | ns | | tcico | | 0.2 | | 0.2 | | 0.3 | ns | | t <sub>CGEN</sub> | | 1.1 | | 1.1 | | 1.4 | ns | | t <sub>CGENR</sub> | | 1.2 | | 1.2 | | 1.5 | ns | | t <sub>CASC</sub> | | 1.1 | | 1.1 | | 1.3 | ns | | $t_{\mathbb{C}}$ | | 0.8 | | 0.8 | | 1.0 | ns | | $t_{CO}$ | | 1.0 | | 1.0 | | 1.4 | ns | | t <sub>COMB</sub> | | 0.5 | | 0.5 | | 0.7 | ns | | $t_{SU}$ | 2.1 | | 2.1 | | 2.6 | | ns | | t <sub>H</sub> | 2.3 | | 2.3 | | 3.1 | | ns | | t <sub>PRE</sub> | | 1.0 | | 1.0 | | 1.4 | ns | | t <sub>CLR</sub> | | 1.0 | | 1.0 | | 1.4 | ns | | t <sub>CH</sub> | 4.0 | | 4.0 | | 4.0 | | ns | | $t_{CL}$ | 4.0 | | 4.0 | | 4.0 | | ns | | Table 66. EPF10K100 Device EAB Internal Microparameters Note (1) | | | | | | | | | |------------------------------------------------------------------|------------------|-----|----------------|-----|----------------|------|------|--| | Symbol | -3DX Speed Grade | | -3 Speed Grade | | -4 Speed Grade | | Unit | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>EABDATA1</sub> | | 1.5 | | 1.5 | | 1.9 | ns | | | t <sub>EABDATA2</sub> | | 4.8 | | 4.8 | | 6.0 | ns | | | t <sub>EABWE1</sub> | | 1.0 | | 1.0 | | 1.2 | ns | | | t <sub>EABWE2</sub> | | 5.0 | | 5.0 | | 6.2 | ns | | | t <sub>EABCLK</sub> | | 1.0 | | 1.0 | | 2.2 | ns | | | t <sub>EABCO</sub> | | 0.5 | | 0.5 | | 0.6 | ns | | | t <sub>EABBYPASS</sub> | | 1.5 | | 1.5 | | 1.9 | ns | | | t <sub>EABSU</sub> | 1.5 | | 1.5 | | 1.8 | | ns | | | t <sub>EABH</sub> | 2.0 | | 2.0 | | 2.5 | | ns | | | $t_{AA}$ | | 8.7 | | 8.7 | | 10.7 | ns | | | $t_{WP}$ | 5.8 | | 5.8 | | 7.2 | | ns | | | t <sub>WDSU</sub> | 1.6 | | 1.6 | | 2.0 | | ns | | | t <sub>WDH</sub> | 0.3 | | 0.3 | | 0.4 | | ns | | | t <sub>WASU</sub> | 0.5 | | 0.5 | | 0.6 | | ns | | | t <sub>WAH</sub> | 1.0 | | 1.0 | | 1.2 | | ns | | | $t_{WO}$ | | 5.0 | | 5.0 | | 6.2 | ns | | | $t_{DD}$ | | 5.0 | | 5.0 | | 6.2 | ns | | | t <sub>EABOUT</sub> | | 0.5 | | 0.5 | | 0.6 | ns | | | t <sub>EABCH</sub> | 4.0 | | 4.0 | | 4.0 | | ns | | | t <sub>EABCL</sub> | 5.8 | | 5.8 | | 7.2 | | ns | | | Symbol | -3DX Spe | ed Grade | -3 Speed Grade | | -4 Speed Grade | | Unit | |-------------------------------------------------------------------|----------|----------|----------------|------|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 10.3 | | 10.3 | | 12.2 | ns | | t <sub>DIN2LE</sub> | | 4.8 | | 4.8 | | 6.0 | ns | | t <sub>DIN2DATA</sub> | | 7.3 | | 7.3 | | 11.0 | ns | | t <sub>DCLK2IOE</sub> without ClockLock or ClockBoost circuitry | | 6.2 | | 6.2 | | 7.7 | ns | | $t_{DCLK2IOE}$ with ClockLock or ClockBoost circuitry | | 2.3 | | _ | | _ | ns | | t <sub>DCLK2LE</sub> without ClockLock or<br>ClockBoost circuitry | | 4.8 | | 4.8 | | 6.0 | ns | | $t_{DCLK2LE}$ with ClockLock or ClockBoost circuitry | | 2.3 | | _ | | _ | ns | | <sup>t</sup> SAMELAB | | 0.4 | | 0.4 | | 0.5 | ns | | <sup>t</sup> SAMEROW | | 4.9 | | 4.9 | | 5.5 | ns | | <sup>t</sup> SAMECOLUMN | | 5.1 | | 5.1 | | 5.4 | ns | | t <sub>DIFFROW</sub> | | 10.0 | | 10.0 | | 10.9 | ns | | t <sub>TWOROWS</sub> | | 14.9 | | 14.9 | | 16.4 | ns | | t <sub>LEPERIPH</sub> | | 6.9 | | 6.9 | | 8.1 | ns | | t <sub>LABCARRY</sub> | | 0.9 | | 0.9 | | 1.1 | ns | | t <sub>LABCASC</sub> | | 3.0 | | 3.0 | | 3.2 | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |------------------------|----------------|-----|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 3.3 | | 3.9 | | 5.2 | ns | | t <sub>EABDATA2</sub> | | 1.0 | | 1.3 | | 1.7 | ns | | t <sub>EABWE1</sub> | | 2.6 | | 3.1 | | 4.1 | ns | | t <sub>EABWE2</sub> | | 2.7 | | 3.2 | | 4.3 | ns | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCO</sub> | | 1.2 | | 1.4 | | 1.8 | ns | | t <sub>EABBYPASS</sub> | | 0.1 | | 0.2 | | 0.2 | ns | | t <sub>EABSU</sub> | 1.4 | | 1.7 | | 2.2 | | ns | | t <sub>EABH</sub> | 0.1 | | 0.1 | | 0.1 | | ns | | $t_{AA}$ | | 4.5 | | 5.4 | | 7.3 | ns | | $t_{WP}$ | 2.0 | | 2.4 | | 3.2 | | ns | | t <sub>WDSU</sub> | 0.7 | | 0.8 | | 1.1 | | ns | | t <sub>WDH</sub> | 0.5 | | 0.6 | | 0.7 | | ns | | t <sub>WASU</sub> | 0.6 | | 0.7 | | 0.9 | | ns | | t <sub>WAH</sub> | 0.9 | | 1.1 | | 1.5 | | ns | | $t_{WO}$ | | 3.3 | | 3.9 | | 5.2 | ns | | $t_{DD}$ | | 3.3 | | 3.9 | | 5.2 | ns | | t <sub>EABOUT</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>EABCH</sub> | 3.0 | | 3.5 | | 4.0 | | ns | | t <sub>EABCL</sub> | 3.03 | | 3.5 | | 4.0 | | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |------------------------|----------------|-----|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | - | | t <sub>EABAA</sub> | | 6.8 | | 7.8 | | 9.2 | ns | | t <sub>EABRCCOMB</sub> | 6.8 | | 7.8 | | 9.2 | | ns | | t <sub>EABRCREG</sub> | 5.4 | | 6.2 | | 7.4 | | ns | | t <sub>EABWP</sub> | 3.2 | | 3.7 | | 4.4 | | ns | | t <sub>EABWCCOMB</sub> | 3.4 | | 3.9 | | 4.7 | | ns | | t <sub>EABWCREG</sub> | 9.4 | | 10.8 | | 12.8 | | ns | | t <sub>EABDD</sub> | | 6.1 | | 6.9 | | 8.2 | ns | | t <sub>EABDATACO</sub> | | 2.1 | | 2.3 | | 2.9 | ns | | t <sub>EABDATASU</sub> | 3.7 | | 4.3 | | 5.1 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 2.8 | | 3.3 | | 3.8 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 3.4 | | 4.0 | | 4.6 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 1.9 | | 2.3 | | 2.6 | | ns | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWO</sub> | | 5.1 | | 5.7 | | 6.9 | ns | 101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. I.S. EN ISO 9001