Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 216 | | Number of Logic Elements/Cells | 1728 | | Total RAM Bits | 12288 | | Number of I/O | 189 | | Number of Gates | 69000 | | Voltage - Supply | 3V ~ 3.6V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 240-BFQFP | | Supplier Device Package | 240-PQFP (32x32) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k30aqc240-1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### Notes to tables: - (1) FLEX 10K and FLEX 10KA device package types include plastic J-lead chip carrier (PLCC), thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), ball-grid array (BGA), pin-grid array (PGA), and FineLine BGA™ packages. - (2) This option is supported with a 256-pin FineLine BGA package. By using SameFrame pin migration, all FineLine BGA packages are pin compatible. For example, a board can be designed to support both 256-pin and 484-pin FineLine BGA packages. The Altera software automatically avoids conflicting pins when future migration is set. # General Description Altera's FLEX 10K devices are the industry's first embedded PLDs. Based on reconfigurable CMOS SRAM elements, the Flexible Logic Element MatriX (FLEX) architecture incorporates all features necessary to implement common gate array megafunctions. With up to 250,000 gates, the FLEX 10K family provides the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device. FLEX 10K devices are reconfigurable, which allows 100% testing prior to shipment. As a result, the designer is not required to generate test vectors for fault coverage purposes. Additionally, the designer does not need to manage inventories of different ASIC designs; FLEX 10K devices can be configured on the board for the specific functionality required. Table 6 shows FLEX 10K performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. No special design technique was required to implement the applications; the designer simply inferred or instantiated a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file. | Application | Resources<br>Used | | | | Performance | | | |-----------------------------------|-------------------|------|-------------------|-------------------|-------------------|-------------------|-----| | | LEs | EABs | -1 Speed<br>Grade | -2 Speed<br>Grade | -3 Speed<br>Grade | -4 Speed<br>Grade | | | 16-bit loadable counter (1) | 16 | 0 | 204 | 166 | 125 | 95 | MHz | | 16-bit accumulator (1) | 16 | 0 | 204 | 166 | 125 | 95 | MHz | | 16-to-1 multiplexer (2) | 10 | 0 | 4.2 | 5.8 | 6.0 | 7.0 | ns | | 256 × 8 RAM read cycle speed (3) | 0 | 1 | 172 | 145 | 108 | 84 | MHz | | 256 × 8 RAM write cycle speed (3) | 0 | 1 | 106 | 89 | 68 | 63 | MHz | #### Notes: - (1) The speed grade of this application is limited because of clock high and low specifications. - (2) This application uses combinatorial inputs and outputs. - (3) This application uses registered inputs and outputs. The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a 4-input look-up table (LUT), a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable gates of logic. Signal interconnections within FLEX 10K devices and to and from device pins are provided by the FastTrack Interconnect, a series of fast, continuous row and column channels that run the entire length and width of the device. Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 1.6 ns and hold times of 0 ns; as outputs, these registers provide clock-to-output times as low as 5.3 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs. Figure 1 shows a block diagram of the FLEX 10K architecture. Each group of LEs is combined into an LAB; LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect. IOEs are located at the end of each row and column of the FastTrack Interconnect. Larger blocks of RAM are created by combining multiple EABs. For example, two $256 \times 8$ RAM blocks can be combined to form a $256 \times 16$ RAM block; two $512 \times 4$ blocks of RAM can be combined to form a $512 \times 8$ RAM block. See Figure 3. Figure 3. Examples of Combining EABs If necessary, all EABs in a device can be cascaded to form a single RAM block. EABs can be cascaded to form RAM blocks of up to 2,048 words without impacting timing. Altera's software automatically combines EABs to meet a designer's RAM specifications. EABs provide flexible options for driving and controlling clock signals. Different clocks can be used for the EAB inputs and outputs. Registers can be independently inserted on the data input, EAB output, or the address and WE inputs. The global signals and the EAB local interconnect can drive the WE signal. The global signals, dedicated clock pins, and EAB local interconnect can drive the EAB clock signals. Because the LEs drive the EAB local interconnect, the LEs can control the WE signal or the EAB clock signals. Each EAB is fed by a row interconnect and can drive out to row and column interconnects. Each EAB output can drive up to two row channels and up to two column channels; the unused row channel can be driven by other LEs. This feature increases the routing resources available for EAB outputs. See Figure 4. ### FastTrack Interconnect In the FLEX 10K architecture, connections between LEs and device I/O pins are provided by the FastTrack Interconnect, which is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance. The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the device. The column interconnect routes signals between rows and can drive I/O pins. A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in an LAB drive the row interconnect. Each column of LABs is served by a dedicated column interconnect. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs in the device. A signal from the column interconnect, which can be either the output of an LE or an input from an I/O pin, must be routed to the row interconnect before it can enter an LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel. Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, an LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This routing flexibility enables routing resources to be used more efficiently. See Figure 11. Figure 12 shows the interconnection of adjacent LABs and EABs with row, column, and local interconnects, as well as the associated cascade and carry chains. Each LAB is labeled according to its location: a letter represents the row and a number represents the column. For example, LAB B3 is in row B, column 3. Figure 12. Interconnect Resources | Table 8. EPF10K10, EPF10K20, | EPF10K30, EPF | 10K40 & EPF10 | K50 Periphera | l Bus Sources | | |------------------------------|-----------------------|---------------|-----------------------|---------------|-----------------------| | Peripheral<br>Control Signal | EPF10K10<br>EPF10K10A | EPF10K20 | EPF10K30<br>EPF10K30A | EPF10K40 | EPF10K50<br>EPF10K50V | | OE0 | Row A | Row A | Row A | Row A | Row A | | OE1 | Row A | Row B | Row B | Row C | Row B | | OE2 | Row B | Row C | Row C | Row D | Row D | | OE3 | Row B | Row D | Row D | Row E | Row F | | OE4 | Row C | Row E | Row E | Row F | Row H | | OE5 | Row C | Row F | Row F | Row G | Row J | | CLKENA0/CLK0/GLOBAL0 | Row A | Row A | Row A | Row B | Row A | | CLKENA1/OE6/GLOBAL1 | Row A | Row B | Row B | Row C | Row C | | CLKENA2/CLR0 | Row B | Row C | Row C | Row D | Row E | | CLKENA3/OE7/GLOBAL2 | Row B | Row D | Row D | Row E | Row G | | CLKENA4/CLR1 | Row C | Row E | Row E | Row F | Row I | | CLKENA5/CLK1/GLOBAL3 | Row C | Row F | Row F | Row H | Row J | | Peripheral<br>Control Signal | EPF10K70 | EPF10K100<br>EPF10K100A | EPF10K130V | EPF10K250A | |------------------------------|----------|-------------------------|------------|------------| | OE 0 | Row A | Row A | Row C | Row E | | OE1 | Row B | Row C | Row E | Row G | | OE2 | Row D | Row E | Row G | Row I | | OE3 | Row I | Row L | Row N | Row P | | OE 4 | Row G | Row I | Row K | Row M | | OE5 | Row H | Row K | Row M | Row O | | CLKENA0/CLK0/GLOBAL0 | Row E | Row F | Row H | Row J | | CLKENA1/OE6/GLOBAL1 | Row C | Row D | Row F | Row H | | CLKENA2/CLR0 | Row B | Row B | Row D | Row F | | CLKENA3/OE7/GLOBAL2 | Row F | Row H | Row J | Row L | | CLKENA4/CLR1 | Row H | Row J | Row L | Row N | | CLKENA5/CLK1/GLOBAL3 | Row E | Row G | Row I | Row K | Table 10 lists the FLEX 10K row-to-IOE interconnect resources. | Device | Channels per Row (n) | Row Channels per Pin ( <i>m</i> ) | |-------------------------|----------------------|-----------------------------------| | EPF10K10<br>EPF10K10A | 144 | 18 | | EPF10K20 | 144 | 18 | | EPF10K30<br>EPF10K30A | 216 | 27 | | EPF10K40 | 216 | 27 | | EPF10K50<br>EPF10K50V | 216 | 27 | | EPF10K70 | 312 | 39 | | EPF10K100<br>EPF10K100A | 312 | 39 | | EPF10K130V | 312 | 39 | | EPF10K250A | 456 | 57 | # Column-to-IOE Connections When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels that each IOE can access is different for each IOE. See Figure 15. Table 12 describes the FLEX 10K device supply voltages and MultiVolt $\rm I/O$ support levels. | Devices | Supply Voltage (V) | | MultiVolt I/O Sup | port Levels (V) | |---------------|--------------------|-------------------|-------------------|-----------------| | | V <sub>CCINT</sub> | V <sub>CCIO</sub> | Input | Output | | FLEX 10K (1) | 5.0 | 5.0 | 3.3 or 5.0 | 5.0 | | | 5.0 | 3.3 | 3.3 or 5.0 | 3.3 or 5.0 | | EPF10K50V (1) | 3.3 | 3.3 | 3.3 or 5.0 | 3.3 or 5.0 | | EPF10K130V | 3.3 | 3.3 | 3.3 or 5.0 | 3.3 or 5.0 | | FLEX 10KA (1) | 3.3 | 3.3 | 2.5, 3.3, or 5.0 | 3.3 or 5.0 | | | 3.3 | 2.5 | 2.5, 3.3, or 5.0 | 2.5 | #### Note (1) 240-pin QFP packages do not support the MultiVolt I/O features, so they do not have separate V<sub>CCIO</sub> pins. # Power Sequencing & Hot-Socketing Because FLEX 10K devices can be used in a multi-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $V_{\rm CCIO}$ and $V_{\rm CCINT}$ power supplies can be powered in any order. Signals can be driven into FLEX 10KA devices before and during power up without damaging the device. Additionally, FLEX 10KA devices do not drive out during power up. Once operating conditions are reached, FLEX 10KA devices operate as specified by the user. IEEE Std. 1149.1 (JTAG) Boundary-Scan Support All FLEX 10K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. All FLEX 10K devices can also be configured using the JTAG pins through the BitBlaster serial download cable, or ByteBlasterMV parallel port download cable, or via hardware that uses the Jam<sup>TM</sup> programming and test language. JTAG BST can be performed before or after configuration, but not during configuration. FLEX 10K devices support the JTAG instructions shown in Table 13. # **Generic Testing** Each FLEX 10K device is functionally tested. Complete testing of each configurable SRAM bit and all logic functionality ensures 100% yield. AC test measurements for FLEX 10K devices are made under conditions equivalent to those shown in Figure 19. Multiple test patterns can be used to configure devices during all stages of the production flow. ### Figure 19. FLEX 10K AC Test Conditions Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers without parentheses are for 5.0-V devices or outputs. Numbers in parentheses are for 3.3-V devices or outputs. Numbers in brackets are for 2.5-V devices or outputs. # Operating Conditions Tables 17 through 21 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 5.0-V FLEX 10K devices. | Table 17. FLEX 10K 5.0-V Device Absolute Maximum Ratings Note (1) | | | | | | | |-------------------------------------------------------------------------|----------------------------|------------------------------|------|-----|------|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | V <sub>CC</sub> | Supply voltage | With respect to ground (2) | -2.0 | 7.0 | V | | | VI | DC input voltage | | -2.0 | 7.0 | V | | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | ° C | | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | ° C | | | T <sub>J</sub> | Junction temperature | Ceramic packages, under bias | | 150 | ° C | | | | | PQFP, TQFP, RQFP, and BGA | | 135 | ° C | | | | | packages, under bias | | | | | | Table 1 | 9. FLEX 10K 5.0-V Devi | ce DC Operating Conditions No | tes (5), (6) | | | | |------------------|------------------------------------------|--------------------------------------------------------------|-------------------------|-----|--------------------------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | V <sub>IH</sub> | High-level input voltage | | 2.0 | | V <sub>CCINT</sub> + 0.5 | V | | V <sub>IL</sub> | Low-level input voltage | | -0.5 | | 0.8 | V | | V <sub>OH</sub> | 5.0-V high-level TTL output voltage | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V}$ (7) | 2.4 | | | V | | | 3.3-V high-level TTL output voltage | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7) | 2.4 | | | V | | | 3.3-V high-level CMOS output voltage | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7) | V <sub>CCIO</sub> - 0.2 | | | V | | V <sub>OL</sub> | 5.0-V low-level TTL output voltage | $I_{OL}$ = 12 mA DC, $V_{CCIO}$ = 4.75 V (8) | | | 0.45 | V | | | 3.3-V low-level TTL output voltage | $I_{OL}$ = 12 mA DC, $V_{CCIO}$ = 3.00 V (8) | | | 0.45 | V | | | 3.3-V low-level CMOS output voltage | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (8) | | | 0.2 | V | | I <sub>I</sub> | Input pin leakage current | V <sub>I</sub> = V <sub>CC</sub> or ground<br>(9) | -10 | | 10 | μΑ | | I <sub>OZ</sub> | Tri-stated I/O pin leakage current | $V_O = V_{CC}$ or ground (9) | -40 | | 40 | μΑ | | I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load | | 0.5 | 10 | mA | | Table 2 | Table 20. 5.0-V Device Capacitance of EPF10K10, EPF10K20 & EPF10K30 Devices Note (10) | | | | | | | | |--------------------|---------------------------------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | | | | C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 12 | pF | | | | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | | | | Table 2 | Table 21. 5.0-V Device Capacitance of EPF10K40, EPF10K50, EPF10K70 & EPF10K100 Devices Note (10) | | | | | | | | |--------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 10 | pF | | | | | C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 15 | pF | | | | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 10 | pF | | | | | Table 2 | 77. FLEX 10KA 3.3-V Device Rec | ommended Operating Conditions | | | | |--------------------|-----------------------------------------------------|-------------------------------|-------------|-------------------|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4) | 3.00 (3.00) | 3.60 (3.60) | V | | V <sub>CCIO</sub> | Supply voltage for output buffers, 3.3-V operation | (3), (4) | 3.00 (3.00) | 3.60 (3.60) | ٧ | | | Supply voltage for output buffers, 2.5-V operation | (3), (4) | 2.30 (2.30) | 2.70 (2.70) | ٧ | | VI | Input voltage | (5) | -0.5 | 5.75 | V | | Vo | Output voltage | | 0 | V <sub>CCIO</sub> | V | | T <sub>A</sub> | Ambient temperature | For commercial use | 0 | 70 | ° C | | | | For industrial use | -40 | 85 | °C | | T <sub>J</sub> | Operating temperature | For commercial use | 0 | 85 | °C | | | | For industrial use | -40 | 100 | °C | | t <sub>R</sub> | Input rise time | | | 40 | ns | | t <sub>F</sub> | Input fall time | | | 40 | ns | Figure 23. Output Drive Characteristics for EPF10K250A Device # **Timing Model** The continuous, high-performance FastTrack Interconnect routing resources ensure predictable performance and accurate simulation and timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance. Device performance can be estimated by following the signal path from a source, through the interconnect, to the destination. For example, the registered performance between two LEs on the same row can be calculated by adding the following parameters: - LE register clock-to-output delay ( $t_{CO}$ ) - Interconnect delay ( $t_{SAMEROW}$ ) - LE look-up table delay ( $t_{LIIT}$ ) - LE register setup time ( $t_{SU}$ ) The routing delay depends on the placement of the source and destination LEs. A more complex registered path may involve multiple combinatorial LEs between the source and destination LEs. | Table 35. EA | B Timing Macroparameters Notes (1), (6) | | |-------------------------|-----------------------------------------------------------------------------------------|------------| | Symbol | Parameter | Conditions | | t <sub>EABAA</sub> | EAB address access delay | | | t <sub>EABRCCOMB</sub> | EAB asynchronous read cycle time | | | t <sub>EABRCREG</sub> | EAB synchronous read cycle time | | | t <sub>EABWP</sub> | EAB write pulse width | | | t <sub>EABWCCOMB</sub> | EAB asynchronous write cycle time | | | t <sub>EABWCREG</sub> | EAB synchronous write cycle time | | | $t_{EABDD}$ | EAB data-in to data-out valid delay | | | t <sub>EABDATA</sub> CO | EAB clock-to-output delay when using output registers | | | t <sub>EABDATASU</sub> | EAB data/address setup time before clock when using input register | | | t <sub>EABDATAH</sub> | EAB data/address hold time after clock when using input register | | | t <sub>EABWESU</sub> | EAB WE setup time before clock when using input register | | | t <sub>EABWEH</sub> | EAB WE hold time after clock when using input register | | | t <sub>EABWDSU</sub> | EAB data setup time before falling edge of write pulse when not using input registers | | | t <sub>EABWDH</sub> | EAB data hold time after falling edge of write pulse when not using input registers | | | t <sub>EABWASU</sub> | EAB address setup time before rising edge of write pulse when not using input registers | | | t <sub>EABWAH</sub> | EAB address hold time after falling edge of write pulse when not using input registers | | | t <sub>EABWO</sub> | EAB write enable to data output valid delay | | Figure 30. EAB Synchronous Timing Waveforms # **EAB Synchronous Read** # EAB Synchronous Write (EAB Output Registers Used) | Table 45. EPF10K10 & EPF10K20 Device External Timing Parameters Note (1) | | | | | | | | | | | |-----------------------------------------------------------------------------|--------|----------|---------|----------|------|--|--|--|--|--| | Symbol | -3 Spe | ed Grade | -4 Spee | ed Grade | Unit | | | | | | | | Min | Max | Min | Max | | | | | | | | t <sub>DRR</sub> | | 16.1 | | 20.0 | ns | | | | | | | t <sub>INSU</sub> (2), (3) | 5.5 | | 6.0 | | ns | | | | | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | ns | | | | | | | t <sub>оитсо</sub> (3) | 2.0 | 6.7 | 2.0 | 8.4 | ns | | | | | | | Table 46. EPF10K10 Device External Bidirectional Timing Parameters Note (1) | | | | | | | | | | | |-------------------------------------------------------------------------------------|--------|----------|---------|----------|------|--|--|--|--|--| | Symbol | -3 Spe | ed Grade | -4 Spee | ed Grade | Unit | | | | | | | | Min | Max | Min | Max | | | | | | | | t <sub>INSUBIDIR</sub> | 4.5 | | 5.6 | | ns | | | | | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | ns | | | | | | | t <sub>OUTCOBIDIR</sub> | 2.0 | 6.7 | 2.0 | 8.4 | ns | | | | | | | t <sub>XZBIDIR</sub> | | 10.5 | | 13.4 | ns | | | | | | | t <sub>ZXBIDIR</sub> | | 10.5 | | 13.4 | ns | | | | | | | Symbol | -3 Spec | ed Grade | -4 Spee | d Grade | Unit | |-------------------------|---------|----------|---------|---------|------| | | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 4.6 | | 5.7 | | ns | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | ns | | t <sub>OUTCOBIDIR</sub> | 2.0 | 6.7 | 2.0 | 8.4 | ns | | t <sub>XZBIDIR</sub> | | 10.5 | | 13.4 | ns | | t <sub>ZXBIDIR</sub> | | 10.5 | | 13.4 | ns | # Notes to tables: - All timing parameters are described in Tables 32 through 38 in this data sheet. Using an LE to register the signal may provide a lower setup time. This parameter is specified by characterization. | Symbol | -2 Speed Grade | | -3 Speed Grade | | -4 Spee | Unit | | |------------------------|----------------|------|----------------|------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 12.1 | | 13.7 | | 17.0 | ns | | t <sub>EABRCCOMB</sub> | 12.1 | | 13.7 | | 17.0 | | ns | | t <sub>EABRCREG</sub> | 8.6 | | 9.7 | | 11.9 | | ns | | t <sub>EABWP</sub> | 5.2 | | 5.8 | | 7.2 | | ns | | t <sub>EABWCCOMB</sub> | 6.5 | | 7.3 | | 9.0 | | ns | | t <sub>EABWCREG</sub> | 11.6 | | 13.0 | | 16.0 | | ns | | t <sub>EABDD</sub> | | 8.8 | | 10.0 | | 12.5 | ns | | t <sub>EABDATACO</sub> | | 1.7 | | 2.0 | | 3.4 | ns | | t <sub>EABDATASU</sub> | 4.7 | | 5.3 | | 5.6 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 4.9 | | 5.5 | | 5.8 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 1.8 | | 2.1 | | 2.7 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 4.1 | | 4.7 | | 5.8 | | ns | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWO</sub> | | 8.4 | | 9.5 | | 11.8 | ns | | Table 66. EPF10K100 Device EAB Internal Microparameters Note (1) | | | | | | | | | | | | |--------------------------------------------------------------------------|----------|------------------|-----|---------|---------|------|----|--|--|--|--| | Symbol | -3DX Spe | -3DX Speed Grade | | d Grade | -4 Spee | Unit | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>EABDATA1</sub> | | 1.5 | | 1.5 | | 1.9 | ns | | | | | | t <sub>EABDATA2</sub> | | 4.8 | | 4.8 | | 6.0 | ns | | | | | | t <sub>EABWE1</sub> | | 1.0 | | 1.0 | | 1.2 | ns | | | | | | t <sub>EABWE2</sub> | | 5.0 | | 5.0 | | 6.2 | ns | | | | | | t <sub>EABCLK</sub> | | 1.0 | | 1.0 | | 2.2 | ns | | | | | | t <sub>EABCO</sub> | | 0.5 | | 0.5 | | 0.6 | ns | | | | | | t <sub>EABBYPASS</sub> | | 1.5 | | 1.5 | | 1.9 | ns | | | | | | t <sub>EABSU</sub> | 1.5 | | 1.5 | | 1.8 | | ns | | | | | | t <sub>EABH</sub> | 2.0 | | 2.0 | | 2.5 | | ns | | | | | | $t_{AA}$ | | 8.7 | | 8.7 | | 10.7 | ns | | | | | | $t_{WP}$ | 5.8 | | 5.8 | | 7.2 | | ns | | | | | | t <sub>WDSU</sub> | 1.6 | | 1.6 | | 2.0 | | ns | | | | | | t <sub>WDH</sub> | 0.3 | | 0.3 | | 0.4 | | ns | | | | | | t <sub>WASU</sub> | 0.5 | | 0.5 | | 0.6 | | ns | | | | | | $t_{WAH}$ | 1.0 | | 1.0 | | 1.2 | | ns | | | | | | $t_{WO}$ | | 5.0 | | 5.0 | | 6.2 | ns | | | | | | $t_{DD}$ | | 5.0 | | 5.0 | | 6.2 | ns | | | | | | t <sub>EABOUT</sub> | | 0.5 | | 0.5 | | 0.6 | ns | | | | | | t <sub>EABCH</sub> | 4.0 | | 4.0 | | 4.0 | | ns | | | | | | t <sub>EABCL</sub> | 5.8 | | 5.8 | | 7.2 | | ns | | | | | | Symbol | -2 Spee | -2 Speed Grade | | ed Grade | -4 Spec | Unit | | |------------------------|---------|----------------|------|----------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 11.2 | | 14.2 | | 14.2 | ns | | t <sub>EABRCCOMB</sub> | 11.1 | | 14.2 | | 14.2 | | ns | | t <sub>EABRCREG</sub> | 8.5 | | 10.8 | | 10.8 | | ns | | t <sub>EABWP</sub> | 3.7 | | 4.7 | | 4.7 | | ns | | t <sub>EABWCCOMB</sub> | 7.6 | | 9.7 | | 9.7 | | ns | | t <sub>EABWCREG</sub> | 14.0 | | 17.8 | | 17.8 | | ns | | t <sub>EABDD</sub> | | 11.1 | | 14.2 | | 14.2 | ns | | t <sub>EABDATACO</sub> | | 3.6 | | 4.6 | | 4.6 | ns | | t <sub>EABDATASU</sub> | 4.4 | | 5.6 | | 5.6 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 4.4 | | 5.6 | | 5.6 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 4.6 | | 5.9 | | 5.9 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 3.9 | | 5.0 | | 5.0 | | ns | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWO</sub> | | 11.1 | | 14.2 | | 14.2 | ns | | Symbol | -1 Spee | -1 Speed Grade | | d Grade | -3 Spee | d Grade | Unit | |---------------------|---------|----------------|-----|---------|---------|---------|------| | | Min | Max | Min | Max | Min | Max | | | $t_{IOH}$ | 0.8 | | 1.0 | | 1.3 | | ns | | t <sub>IOCLR</sub> | | 1.2 | | 1.4 | | 1.9 | ns | | $t_{OD1}$ | | 1.2 | | 1.4 | | 1.9 | ns | | $t_{OD2}$ | | 2.9 | | 3.5 | | 4.7 | ns | | $t_{OD3}$ | | 6.6 | | 7.8 | | 10.5 | ns | | $t_{XZ}$ | | 1.2 | | 1.4 | | 1.9 | ns | | $t_{ZX1}$ | | 1.2 | | 1.4 | | 1.9 | ns | | $t_{ZX2}$ | | 2.9 | | 3.5 | | 4.7 | ns | | $t_{ZX3}$ | | 6.6 | | 7.8 | | 10.5 | ns | | t <sub>INREG</sub> | | 5.2 | | 6.3 | | 8.4 | ns | | t <sub>IOFD</sub> | | 3.1 | | 3.8 | | 5.0 | ns | | t <sub>INCOMB</sub> | | 3.1 | | 3.8 | | 5.0 | ns | | Symbol | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | Unit | | |--------------------------|---------|---------|---------|---------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 3.9 | | 4.4 | | 5.1 | ns | | t <sub>DIN2LE</sub> | | 1.2 | | 1.5 | | 1.9 | ns | | t <sub>DIN2DATA</sub> | | 3.2 | _ | 3.6 | | 4.5 | ns | | t <sub>DCLK2IOE</sub> | | 3.0 | | 3.5 | | 4.6 | ns | | t <sub>DCLK2LE</sub> | | 1.2 | | 1.5 | | 1.9 | ns | | t <sub>SAMELAB</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>SAMEROW</sub> | | 2.3 | | 2.4 | | 2.7 | ns | | t <sub>SAME</sub> COLUMN | | 1.3 | | 1.4 | | 1.9 | ns | | t <sub>DIFFROW</sub> | | 3.6 | | 3.8 | | 4.6 | ns | | t <sub>TWOROWS</sub> | | 5.9 | | 6.2 | | 7.3 | ns | | t <sub>LEPERIPH</sub> | | 3.5 | | 3.8 | | 4.1 | ns | | t <sub>LABCARRY</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>LABCASC</sub> | | 0.9 | | 1.1 | | 1.4 | ns | | Table 97. EPF10 | Table 97. EPF10K30A External Reference Timing Parameters Note (1) | | | | | | | | | | | | |----------------------------|---------------------------------------------------------------------|---------|---------|----------|---------|----------------|----|--|--|--|--|--| | Symbol | -1 Spec | d Grade | -2 Spec | ed Grade | -3 Spee | -3 Speed Grade | | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | | t <sub>DRR</sub> | | 11.0 | | 13.0 | | 17.0 | ns | | | | | | | t <sub>INSU</sub> (2), (3) | 2.5 | | 3.1 | | 3.9 | | ns | | | | | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | | | | | | t <sub>outco</sub> (3) | 2.0 | 5.4 | 2.0 | 6.2 | 2.0 | 8.3 | ns | | | | | | | Table 98. EPF10K30A Device External Bidirectional Timing Parameters Note (1) | | | | | | | | | | | | |--------------------------------------------------------------------------------------|---------|----------|-------------------|-----|-----|----------------|----|--|--|--|--| | Symbol | -1 Spec | ed Grade | de -2 Speed Grade | | | -3 Speed Grade | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>INSUBIDIR</sub> | 4.2 | | 4.9 | | 6.8 | | ns | | | | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | | | t <sub>OUTCOBIDIR</sub> | 2.0 | 5.4 | 2.0 | 6.2 | 2.0 | 8.3 | ns | | | | | | t <sub>XZBIDIR</sub> | | 6.2 | | 7.5 | | 9.8 | ns | | | | | | t <sub>ZXBIDIR</sub> | | 6.2 | | 7.5 | | 9.8 | ns | | | | |