



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 216                                                          |
| Number of Logic Elements/Cells | 1728                                                         |
| Total RAM Bits                 | 12288                                                        |
| Number of I/O                  | 189                                                          |
| Number of Gates                | 69000                                                        |
| Voltage - Supply               | 3V ~ 3.6V                                                    |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 70°C (TA)                                              |
| Package / Case                 | 240-BFQFP                                                    |
| Supplier Device Package        | 240-PQFP (32x32)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k30aqc240-2n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a 4-input look-up table (LUT), a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable gates of logic.

Signal interconnections within FLEX 10K devices and to and from device pins are provided by the FastTrack Interconnect, a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 1.6 ns and hold times of 0 ns; as outputs, these registers provide clock-to-output times as low as 5.3 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs.

Figure 1 shows a block diagram of the FLEX 10K architecture. Each group of LEs is combined into an LAB; LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect. IOEs are located at the end of each row and column of the FastTrack Interconnect.

Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks; the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LEs in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs.

# **Logic Element**

The LE, the smallest unit of logic in the FLEX 10K architecture, has a compact size that provides efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect. See Figure 6.

Figure 6. FLEX 10K Logic Element



Figure 13. Bidirectional I/O Registers



Each IOE selects the clock, clear, clock enable, and output enable controls from a network of I/O control signals called the peripheral control bus. The peripheral control bus uses high-speed drivers to minimize signal skew across devices; it provides up to 12 peripheral control signals that can be allocated as follows:

- Up to eight output enable signals
- Up to six clock enable signals
- Up to two clock signals
- Up to two clear signals

If more than six clock enable or eight output enable signals are required, each IOE on the device can be controlled by clock enable and output enable signals driven by specific LEs. In addition to the two clock signals available on the peripheral control bus, each IOE can use one of two dedicated clock pins. Each peripheral control signal can be driven by any of the dedicated input pins or the first LE of each LAB in a particular row. In addition, an LE in a different row can drive a column interconnect, which causes a row interconnect to drive the peripheral control signal. The chip-wide reset signal will reset all IOE registers, overriding any other control signals.

Tables 8 and 9 list the sources for each peripheral control signal, and the rows that can drive global signals. These tables also show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals.

# ClockLock & ClockBoost Features

To support high-speed designs, selected FLEX 10K devices offer optional ClockLock and ClockBoost circuitry containing a phase-locked loop (PLL) that is used to increase design speed and reduce resource usage. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by sharing resources within the device. The ClockBoost feature allows the designer to distribute a low-speed clock and multiply that clock on-device. Combined, the ClockLock and ClockBoost features provide significant improvements in system performance and bandwidth.

The ClockLock and ClockBoost features in FLEX 10K devices are enabled through the Altera software. External devices are not required to use these features. The output of the ClockLock and ClockBoost circuits is not available at any of the device pins.

The ClockLock and ClockBoost circuitry locks onto the rising edge of the incoming clock. The circuit output can only drive the clock inputs of registers; the generated clock cannot be gated or inverted.

The dedicated clock pin (GCLK1) supplies the clock to the ClockLock and ClockBoost circuitry. When the dedicated clock pin is driving the ClockLock or ClockBoost circuitry, it cannot drive elsewhere in the device.

In designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to GCLK1. With the Altera software, GCLK1 can feed both the ClockLock and ClockBoost circuitry in the FLEX 10K device. However, when both circuits are used, the other clock pin (GCLK0) cannot be used. Figure 17 shows a block diagram of how to enable both the ClockLock and ClockBoost circuits in the Altera software. The example shown is a schematic, but a similar approach applies for designs created in AHDL, VHDL, and Verilog HDL. When the ClockLock and ClockBoost circuits are used simultaneously, the input frequency parameter must be the same for both circuits. In Figure 17, the input frequency must meet the requirements specified when the ClockBoost multiplication factor is two.

Table 12 describes the FLEX 10K device supply voltages and MultiVolt  $\rm I/O$  support levels.

| Devices       | Supply Vo          | oltage (V)        | MultiVolt I/O Support Levels (V) |            |  |
|---------------|--------------------|-------------------|----------------------------------|------------|--|
|               | V <sub>CCINT</sub> | V <sub>CCIO</sub> | Input                            | Output     |  |
| FLEX 10K (1)  | 5.0                | 5.0               | 3.3 or 5.0                       | 5.0        |  |
|               | 5.0                | 3.3               | 3.3 or 5.0                       | 3.3 or 5.0 |  |
| EPF10K50V (1) | 3.3                | 3.3               | 3.3 or 5.0                       | 3.3 or 5.0 |  |
| EPF10K130V    | 3.3                | 3.3               | 3.3 or 5.0                       | 3.3 or 5.0 |  |
| FLEX 10KA (1) | 3.3                | 3.3               | 2.5, 3.3, or 5.0                 | 3.3 or 5.0 |  |
|               | 3.3                | 2.5               | 2.5, 3.3, or 5.0                 | 2.5        |  |

#### Note

(1) 240-pin QFP packages do not support the MultiVolt I/O features, so they do not have separate V<sub>CCIO</sub> pins.

# Power Sequencing & Hot-Socketing

Because FLEX 10K devices can be used in a multi-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power supplies can be powered in any order.

Signals can be driven into FLEX 10KA devices before and during power up without damaging the device. Additionally, FLEX 10KA devices do not drive out during power up. Once operating conditions are reached, FLEX 10KA devices operate as specified by the user.

IEEE Std. 1149.1 (JTAG) Boundary-Scan Support All FLEX 10K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. All FLEX 10K devices can also be configured using the JTAG pins through the BitBlaster serial download cable, or ByteBlasterMV parallel port download cable, or via hardware that uses the Jam<sup>TM</sup> programming and test language. JTAG BST can be performed before or after configuration, but not during configuration. FLEX 10K devices support the JTAG instructions shown in Table 13.

| Table 13. FLEX 10K | JTAG Instructions                                                                                                                                                                                                                     |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction   | Description                                                                                                                                                                                                                           |
| SAMPLE/PRELOAD     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                            |
| EXTEST             | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                |
| BYPASS             | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                          |
| USERCODE           | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                        |
| IDCODE             | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                 |
| ICR Instructions   | These instructions are used when configuring a FLEX 10K device via JTAG ports with a BitBlaster, or ByteBlasterMV or MasterBlaster download cable, or using a Jam File (.jam) or Jam Byte-Code File (.jbc) via an embedded processor. |

The instruction register length of FLEX 10K devices is 10 bits. The USERCODE register length in FLEX 10K devices is 32 bits; 7 bits are determined by the user, and 25 bits are predetermined. Tables 14 and 15 show the boundary-scan register length and device IDCODE information for FLEX 10K devices.

| Device                | Boundary-Scan<br>Register Length |
|-----------------------|----------------------------------|
| EPF10K10, EPF10K10A   | 480                              |
| EPF10K20              | 624                              |
| EPF10K30, EPF10K30A   | 768                              |
| EPF10K40              | 864                              |
| EPF10K50, EPF10K50V   | 960                              |
| EPF10K70              | 1,104                            |
| EPF10K100, EPF10K100A | 1,248                            |
| EPF10K130V            | 1,440                            |
| EPF10K250A            | 1,440                            |

| Table 15. 32-Bit FLEX 10K Device | able 15. 32-Bit FLEX 10K Device IDCODE Note (1) |                          |                                      |                  |  |  |
|----------------------------------|-------------------------------------------------|--------------------------|--------------------------------------|------------------|--|--|
| Device                           | IDCODE (32 Bits)                                |                          |                                      |                  |  |  |
|                                  | Version<br>(4 Bits)                             | Part Number<br>(16 Bits) | Manufacturer's Identity<br>(11 Bits) | 1 (1 Bit)<br>(2) |  |  |
| EPF10K10, EPF10K10A              | 0000                                            | 0001 0000 0001 0000      | 00001101110                          | 1                |  |  |
| EPF10K20                         | 0000                                            | 0001 0000 0010 0000      | 00001101110                          | 1                |  |  |
| EPF10K30, EPF10K30A              | 0000                                            | 0001 0000 0011 0000      | 00001101110                          | 1                |  |  |
| EPF10K40                         | 0000                                            | 0001 0000 0100 0000      | 00001101110                          | 1                |  |  |
| EPF10K50, EPF10K50V              | 0000                                            | 0001 0000 0101 0000      | 00001101110                          | 1                |  |  |
| EPF10K70                         | 0000                                            | 0001 0000 0111 0000      | 00001101110                          | 1                |  |  |
| EPF10K100, EPF10K100A            | 0000                                            | 0000 0001 0000 0000      | 00001101110                          | 1                |  |  |
| EPF10K130V                       | 0000                                            | 0000 0001 0011 0000      | 00001101110                          | 1                |  |  |
| EPF10K250A                       | 0000                                            | 0000 0010 0101 0000      | 00001101110                          | 1                |  |  |

### Notes:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

FLEX 10K devices include weak pull-ups on JTAG pins.



For more information, see the following documents:

- Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- Jam Programming & Test Language Specification

Figure 18 shows the timing requirements for the JTAG signals.



Table 16 shows the timing parameters and values for FLEX 10K devices.

| Table 1           | 6. JTAG Timing Parameters & Values             |     |     |      |
|-------------------|------------------------------------------------|-----|-----|------|
| Symbol            | Parameter                                      | Min | Max | Unit |
| t <sub>JCP</sub>  | TCK clock period                               | 100 |     | ns   |
| t <sub>JCH</sub>  | TCK clock high time                            | 50  |     | ns   |
| t <sub>JCL</sub>  | TCK clock low time                             | 50  |     | ns   |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20  |     | ns   |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45  |     | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                      |     | 25  | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |     | 25  | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |     | 25  | ns   |
| t <sub>JSSU</sub> | Capture register setup time                    | 20  |     | ns   |
| t <sub>JSH</sub>  | Capture register hold time                     | 45  |     | ns   |
| t <sub>JSCO</sub> | Update register clock to output                |     | 35  | ns   |
| t <sub>JSZX</sub> | Update register high-impedance to valid output |     | 35  | ns   |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |     | 35  | ns   |

# **Generic Testing**

Each FLEX 10K device is functionally tested. Complete testing of each configurable SRAM bit and all logic functionality ensures 100% yield. AC test measurements for FLEX 10K devices are made under conditions equivalent to those shown in Figure 19. Multiple test patterns can be used to configure devices during all stages of the production flow.

### Figure 19. FLEX 10K AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers without parentheses are for 5.0-V devices or outputs. Numbers in parentheses are for 3.3-V devices or outputs. Numbers in brackets are for 2.5-V devices or outputs.



# Operating Conditions

Tables 17 through 21 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 5.0-V FLEX 10K devices.

| Table 1          | 7. FLEX 10K 5.0-V Device Abs | solute Maximum Ratings Note (1) |      |     |      |
|------------------|------------------------------|---------------------------------|------|-----|------|
| Symbol           | Parameter                    | Conditions                      | Min  | Max | Unit |
| V <sub>CC</sub>  | Supply voltage               | With respect to ground (2)      | -2.0 | 7.0 | V    |
| V <sub>I</sub>   | DC input voltage             |                                 | -2.0 | 7.0 | V    |
| I <sub>OUT</sub> | DC output current, per pin   |                                 | -25  | 25  | mA   |
| T <sub>STG</sub> | Storage temperature          | No bias                         | -65  | 150 | ° C  |
| T <sub>AMB</sub> | Ambient temperature          | Under bias                      | -65  | 135 | ° C  |
| T <sub>J</sub>   | Junction temperature         | Ceramic packages, under bias    |      | 150 | ° C  |
|                  |                              | PQFP, TQFP, RQFP, and BGA       |      | 135 | ° C  |
|                  |                              | packages, under bias            |      |     |      |

Figure 26. FLEX 10K Device IOE Timing Model



Figure 27. FLEX 10K Device EAB Timing Model



Figures 28 shows the timing model for bidirectional I/O pin timing.

| Symbol                 | -3 Spee | d Grade | -4 Speed Grade |      | Unit |
|------------------------|---------|---------|----------------|------|------|
|                        | Min     | Max     | Min            | Max  |      |
| t <sub>EABDATA1</sub>  |         | 1.5     |                | 1.9  | ns   |
| t <sub>EABDATA2</sub>  |         | 4.8     |                | 6.0  | ns   |
| t <sub>EABWE1</sub>    |         | 1.0     |                | 1.2  | ns   |
| t <sub>EABWE2</sub>    |         | 5.0     |                | 6.2  | ns   |
| t <sub>EABCLK</sub>    |         | 1.0     |                | 2.2  | ns   |
| t <sub>EABCO</sub>     |         | 0.5     |                | 0.6  | ns   |
| t <sub>EABBYPASS</sub> |         | 1.5     |                | 1.9  | ns   |
| t <sub>EABSU</sub>     | 1.5     |         | 1.8            |      | ns   |
| t <sub>EABH</sub>      | 2.0     |         | 2.5            |      | ns   |
| $t_{AA}$               |         | 8.7     |                | 10.7 | ns   |
| $t_{WP}$               | 5.8     |         | 7.2            |      | ns   |
| t <sub>WDSU</sub>      | 1.6     |         | 2.0            |      | ns   |
| t <sub>WDH</sub>       | 0.3     |         | 0.4            |      | ns   |
| t <sub>WASU</sub>      | 0.5     |         | 0.6            |      | ns   |
| $t_{WAH}$              | 1.0     |         | 1.2            |      | ns   |
| $t_{WO}$               |         | 5.0     |                | 6.2  | ns   |
| $t_{DD}$               |         | 5.0     |                | 6.2  | ns   |
| t <sub>EABOUT</sub>    |         | 0.5     |                | 0.6  | ns   |
| t <sub>EABCH</sub>     | 4.0     |         | 4.0            |      | ns   |
| t <sub>EABCL</sub>     | 5.8     |         | 7.2            |      | ns   |

| Symbol                   | -3 Spee | -3 Speed Grade |     | d Grade | Unit |
|--------------------------|---------|----------------|-----|---------|------|
|                          | Min     | Max            | Min | Max     |      |
| t <sub>DIN2IOE</sub>     |         | 4.8            |     | 6.2     | ns   |
| t <sub>DIN2LE</sub>      |         | 2.6            |     | 3.8     | ns   |
| t <sub>DIN2DATA</sub>    |         | 4.3            |     | 5.2     | ns   |
| t <sub>DCLK2IOE</sub>    |         | 3.4            |     | 4.0     | ns   |
| t <sub>DCLK2LE</sub>     |         | 2.6            |     | 3.8     | ns   |
| t <sub>SAMELAB</sub>     |         | 0.6            |     | 0.6     | ns   |
| t <sub>SAMEROW</sub>     |         | 3.6            |     | 3.8     | ns   |
| t <sub>SAME</sub> COLUMN |         | 0.9            |     | 1.1     | ns   |
| t <sub>DIFFROW</sub>     |         | 4.5            |     | 4.9     | ns   |
| t <sub>TWOROWS</sub>     |         | 8.1            |     | 8.7     | ns   |
| t <sub>LEPERIPH</sub>    |         | 3.3            |     | 3.9     | ns   |
| t <sub>LABCARRY</sub>    |         | 0.5            |     | 0.8     | ns   |
| t <sub>LABCASC</sub>     |         | 2.7            |     | 3.0     | ns   |

| Symbol                   | -3 Spee | -3 Speed Grade |     | d Grade | Unit |
|--------------------------|---------|----------------|-----|---------|------|
|                          | Min     | Max            | Min | Max     |      |
| t <sub>DIN2IOE</sub>     |         | 5.2            |     | 6.6     | ns   |
| t <sub>DIN2LE</sub>      |         | 2.6            |     | 3.8     | ns   |
| t <sub>DIN2DATA</sub>    |         | 4.3            |     | 5.2     | ns   |
| t <sub>DCLK2IOE</sub>    |         | 4.3            |     | 4.0     | ns   |
| t <sub>DCLK2LE</sub>     |         | 2.6            |     | 3.8     | ns   |
| t <sub>SAMELAB</sub>     |         | 0.6            |     | 0.6     | ns   |
| t <sub>SAMEROW</sub>     |         | 3.7            |     | 3.9     | ns   |
| t <sub>SAME</sub> COLUMN |         | 1.4            |     | 1.6     | ns   |
| t <sub>DIFFROW</sub>     |         | 5.1            |     | 5.5     | ns   |
| t <sub>TWOROWS</sub>     |         | 8.8            |     | 9.4     | ns   |
| LEPERIPH                 |         | 4.7            |     | 5.6     | ns   |
| t <sub>LABCARRY</sub>    |         | 0.5            |     | 0.8     | ns   |
| t <sub>LABCASC</sub>     |         | 2.7            |     | 3.0     | ns   |

| Symbol                  | -3 Speed Grade |     | -4 Spee | d Grade | Unit |
|-------------------------|----------------|-----|---------|---------|------|
|                         | Min            | Max | Min     | Max     |      |
| t <sub>DIN2IOE</sub>    |                | 6.9 |         | 8.7     | ns   |
| t <sub>DIN2LE</sub>     |                | 3.6 |         | 4.8     | ns   |
| t <sub>DIN2DATA</sub>   |                | 5.5 |         | 7.2     | ns   |
| t <sub>DCLK2IOE</sub>   |                | 4.6 | _       | 6.2     | ns   |
| t <sub>DCLK2LE</sub>    |                | 3.6 |         | 4.8     | ns   |
| t <sub>SAMELAB</sub>    |                | 0.3 |         | 0.3     | ns   |
| t <sub>SAMEROW</sub>    |                | 3.3 |         | 3.7     | ns   |
| t <sub>SAMECOLUMN</sub> |                | 2.5 |         | 2.7     | ns   |
| t <sub>DIFFROW</sub>    |                | 5.8 |         | 6.4     | ns   |
| t <sub>TWOROWS</sub>    |                | 9.1 |         | 10.1    | ns   |
| t <sub>LEPERIPH</sub>   |                | 6.2 |         | 7.1     | ns   |
| t <sub>LABCARRY</sub>   |                | 0.4 |         | 0.6     | ns   |
| t <sub>LABCASC</sub>    |                | 2.4 |         | 3.0     | ns   |

| Symbol                  | -3 Speed Grade |     | -4 Spee | d Grade | Unit |
|-------------------------|----------------|-----|---------|---------|------|
|                         | Min            | Max | Min     | Max     |      |
| t <sub>DIN2IOE</sub>    |                | 7.6 |         | 9.4     | ns   |
| t <sub>DIN2LE</sub>     |                | 3.6 |         | 4.8     | ns   |
| t <sub>DIN2DATA</sub>   |                | 5.5 |         | 7.2     | ns   |
| t <sub>DCLK2IOE</sub>   |                | 4.6 |         | 6.2     | ns   |
| t <sub>DCLK2LE</sub>    |                | 3.6 |         | 4.8     | ns   |
| t <sub>SAMELAB</sub>    |                | 0.3 |         | 0.3     | ns   |
| t <sub>SAMEROW</sub>    |                | 3.3 |         | 3.7     | ns   |
| t <sub>SAMECOLUMN</sub> |                | 3.1 |         | 3.2     | ns   |
| t <sub>DIFFROW</sub>    |                | 6.4 |         | 6.4     | ns   |
| t <sub>TWOROWS</sub>    |                | 9.7 |         | 10.6    | ns   |
| t <sub>LEPERIPH</sub>   |                | 6.4 |         | 7.1     | ns   |
| t <sub>LABCARRY</sub>   |                | 0.4 |         | 0.6     | ns   |
| t <sub>LABCASC</sub>    |                | 2.4 |         | 3.0     | ns   |

| Table 58. EPF10K70 Device IOE Timing Microparameters Note (1) |                |     |                |     |         |      |    |  |  |
|---------------------------------------------------------------|----------------|-----|----------------|-----|---------|------|----|--|--|
| Symbol                                                        | -2 Speed Grade |     | -3 Speed Grade |     | -4 Spec | Unit |    |  |  |
|                                                               | Min            | Max | Min            | Max | Min     | Max  | -  |  |  |
| $t_{IOD}$                                                     |                | 0.0 |                | 0.0 |         | 0.0  | ns |  |  |
| t <sub>IOC</sub>                                              |                | 0.4 |                | 0.5 |         | 0.7  | ns |  |  |
| t <sub>IOCO</sub>                                             |                | 0.4 |                | 0.4 |         | 0.9  | ns |  |  |
| t <sub>IOCOMB</sub>                                           |                | 0.0 |                | 0.0 |         | 0.0  | ns |  |  |
| t <sub>IOSU</sub>                                             | 4.5            |     | 5.0            |     | 6.2     |      | ns |  |  |
| $t_{IOH}$                                                     | 0.4            |     | 0.5            |     | 0.7     |      | ns |  |  |
| t <sub>IOCLR</sub>                                            |                | 0.6 |                | 0.7 |         | 1.6  | ns |  |  |
| t <sub>OD1</sub>                                              |                | 3.6 |                | 4.0 |         | 5.0  | ns |  |  |
| $t_{OD2}$                                                     |                | 5.6 |                | 6.3 |         | 7.3  | ns |  |  |
| $t_{\text{OD3}}$                                              |                | 6.9 |                | 7.7 |         | 8.7  | ns |  |  |
| t <sub>XZ</sub>                                               |                | 5.5 |                | 6.2 |         | 6.8  | ns |  |  |
| t <sub>ZX1</sub>                                              |                | 5.5 |                | 6.2 |         | 6.8  | ns |  |  |
| $t_{ZX2}$                                                     |                | 7.5 |                | 8.5 |         | 9.1  | ns |  |  |
| t <sub>ZX3</sub>                                              |                | 8.8 |                | 9.9 |         | 10.5 | ns |  |  |
| t <sub>INREG</sub>                                            |                | 8.0 |                | 9.0 |         | 10.2 | ns |  |  |
| t <sub>IOFD</sub>                                             |                | 7.2 |                | 8.1 |         | 10.3 | ns |  |  |
| t <sub>INCOMB</sub>                                           |                | 7.2 |                | 8.1 |         | 10.3 | ns |  |  |

| Table 66. EPF10K100 Device EAB Internal Microparameters Note (1) |          |          |                |     |         |      |    |  |  |
|------------------------------------------------------------------|----------|----------|----------------|-----|---------|------|----|--|--|
| Symbol                                                           | -3DX Spe | ed Grade | -3 Speed Grade |     | -4 Spee | Unit |    |  |  |
|                                                                  | Min      | Max      | Min            | Max | Min     | Max  |    |  |  |
| t <sub>EABDATA1</sub>                                            |          | 1.5      |                | 1.5 |         | 1.9  | ns |  |  |
| t <sub>EABDATA2</sub>                                            |          | 4.8      |                | 4.8 |         | 6.0  | ns |  |  |
| t <sub>EABWE1</sub>                                              |          | 1.0      |                | 1.0 |         | 1.2  | ns |  |  |
| t <sub>EABWE2</sub>                                              |          | 5.0      |                | 5.0 |         | 6.2  | ns |  |  |
| t <sub>EABCLK</sub>                                              |          | 1.0      |                | 1.0 |         | 2.2  | ns |  |  |
| t <sub>EABCO</sub>                                               |          | 0.5      |                | 0.5 |         | 0.6  | ns |  |  |
| t <sub>EABBYPASS</sub>                                           |          | 1.5      |                | 1.5 |         | 1.9  | ns |  |  |
| t <sub>EABSU</sub>                                               | 1.5      |          | 1.5            |     | 1.8     |      | ns |  |  |
| t <sub>EABH</sub>                                                | 2.0      |          | 2.0            |     | 2.5     |      | ns |  |  |
| $t_{AA}$                                                         |          | 8.7      |                | 8.7 |         | 10.7 | ns |  |  |
| $t_{WP}$                                                         | 5.8      |          | 5.8            |     | 7.2     |      | ns |  |  |
| t <sub>WDSU</sub>                                                | 1.6      |          | 1.6            |     | 2.0     |      | ns |  |  |
| t <sub>WDH</sub>                                                 | 0.3      |          | 0.3            |     | 0.4     |      | ns |  |  |
| t <sub>WASU</sub>                                                | 0.5      |          | 0.5            |     | 0.6     |      | ns |  |  |
| $t_{WAH}$                                                        | 1.0      |          | 1.0            |     | 1.2     |      | ns |  |  |
| $t_{WO}$                                                         |          | 5.0      |                | 5.0 |         | 6.2  | ns |  |  |
| $t_{DD}$                                                         |          | 5.0      |                | 5.0 |         | 6.2  | ns |  |  |
| t <sub>EABOUT</sub>                                              |          | 0.5      |                | 0.5 |         | 0.6  | ns |  |  |
| t <sub>EABCH</sub>                                               | 4.0      |          | 4.0            |     | 4.0     |      | ns |  |  |
| t <sub>EABCL</sub>                                               | 5.8      |          | 5.8            |     | 7.2     |      | ns |  |  |

Tables 71 through 77 show EPF10K50V device internal and external timing parameters.

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | -4 Speed Grade |     | Unit |
|---------------------|----------------|-----|----------------|-----|----------------|-----|----------------|-----|------|
|                     | Min            | Max | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>LUT</sub>    |                | 0.9 |                | 1.0 |                | 1.3 |                | 1.6 | ns   |
| t <sub>CLUT</sub>   |                | 0.1 |                | 0.5 |                | 0.6 |                | 0.6 | ns   |
| t <sub>RLUT</sub>   |                | 0.5 |                | 0.8 |                | 0.9 |                | 1.0 | ns   |
| t <sub>PACKED</sub> |                | 0.4 |                | 0.4 |                | 0.5 |                | 0.7 | ns   |
| t <sub>EN</sub>     |                | 0.7 |                | 0.9 |                | 1.1 |                | 1.4 | ns   |
| t <sub>CICO</sub>   |                | 0.2 |                | 0.2 |                | 0.2 |                | 0.3 | ns   |
| t <sub>CGEN</sub>   |                | 0.8 |                | 0.7 |                | 8.0 |                | 1.2 | ns   |
| t <sub>CGENR</sub>  |                | 0.4 |                | 0.3 |                | 0.3 |                | 0.4 | ns   |
| t <sub>CASC</sub>   |                | 0.7 |                | 0.7 |                | 8.0 |                | 0.9 | ns   |
| $t_{C}$             |                | 0.3 |                | 1.0 |                | 1.3 |                | 1.5 | ns   |
| $t_{CO}$            |                | 0.5 |                | 0.7 |                | 0.9 |                | 1.0 | ns   |
| t <sub>COMB</sub>   |                | 0.4 |                | 0.4 |                | 0.5 |                | 0.6 | ns   |
| $t_{SU}$            | 0.8            |     | 1.6            |     | 2.2            |     | 2.5            |     | ns   |
| $t_H$               | 0.5            |     | 0.8            |     | 1.0            |     | 1.4            |     | ns   |
| t <sub>PRE</sub>    |                | 0.8 |                | 0.4 |                | 0.5 |                | 0.5 | ns   |
| t <sub>CLR</sub>    |                | 0.8 |                | 0.4 |                | 0.5 |                | 0.5 | ns   |
| t <sub>CH</sub>     | 2.0            |     | 4.0            |     | 4.0            |     | 4.0            |     | ns   |
| $t_{CL}$            | 2.0            |     | 4.0            |     | 4.0            |     | 4.0            |     | ns   |

| Symbol              | -2 Speed Grade |     | -3 Speed Grade |      | -4 Spee | Unit |    |
|---------------------|----------------|-----|----------------|------|---------|------|----|
|                     | Min            | Max | Min            | Max  | Min     | Max  |    |
| $t_{IOD}$           |                | 1.3 |                | 1.6  |         | 2.0  | ns |
| t <sub>IOC</sub>    |                | 0.4 |                | 0.5  |         | 0.7  | ns |
| t <sub>IOCO</sub>   |                | 0.3 |                | 0.4  |         | 0.5  | ns |
| $t_{IOCOMB}$        |                | 0.0 |                | 0.0  |         | 0.0  | ns |
| $t_{IOSU}$          | 2.6            |     | 3.3            |      | 3.8     |      | ns |
| $t_{IOH}$           | 0.0            |     | 0.0            |      | 0.0     |      | ns |
| t <sub>IOCLR</sub>  |                | 1.7 |                | 2.2  |         | 2.7  | ns |
| $t_{\text{OD1}}$    |                | 3.5 |                | 4.4  |         | 5.0  | ns |
| $t_{OD2}$           |                | _   |                | -    |         | -    | ns |
| $t_{OD3}$           |                | 8.2 |                | 8.1  |         | 9.7  | ns |
| $t_{XZ}$            |                | 4.9 |                | 6.3  |         | 7.4  | ns |
| $t_{ZX1}$           |                | 4.9 |                | 6.3  |         | 7.4  | ns |
| $t_{ZX2}$           |                | _   |                | -    |         | _    | ns |
| $t_{ZX3}$           |                | 9.6 |                | 10.0 |         | 12.1 | ns |
| t <sub>INREG</sub>  |                | 7.9 |                | 10.0 |         | 12.6 | ns |
| $t_{IOFD}$          |                | 6.2 |                | 7.9  |         | 9.9  | ns |
| t <sub>INCOMB</sub> |                | 6.2 |                | 7.9  |         | 9.9  | ns |

| Symbol                 | -1 Speed Grade |     | -2 Spee | d Grade | -3 Spee | Unit |    |
|------------------------|----------------|-----|---------|---------|---------|------|----|
|                        | Min            | Max | Min     | Max     | Min     | Max  |    |
| t <sub>EABDATA1</sub>  |                | 1.3 |         | 1.5     |         | 1.7  | ns |
| t <sub>EABDATA2</sub>  |                | 1.3 |         | 1.5     |         | 1.7  | ns |
| t <sub>EABWE1</sub>    |                | 0.9 |         | 1.1     |         | 1.3  | ns |
| t <sub>EABWE2</sub>    |                | 5.0 |         | 5.7     |         | 6.7  | ns |
| t <sub>EABCLK</sub>    |                | 0.6 |         | 0.7     |         | 0.8  | ns |
| t <sub>EABCO</sub>     |                | 0.0 |         | 0.0     |         | 0.0  | ns |
| t <sub>EABBYPASS</sub> |                | 0.1 |         | 0.1     |         | 0.2  | ns |
| t <sub>EABSU</sub>     | 3.8            |     | 4.3     |         | 5.0     |      | ns |
| t <sub>EABH</sub>      | 0.7            |     | 0.8     |         | 0.9     |      | ns |
| $t_{AA}$               |                | 4.5 |         | 5.0     |         | 5.9  | ns |
| $t_{WP}$               | 5.6            |     | 6.4     |         | 7.5     |      | ns |
| t <sub>WDSU</sub>      | 1.3            |     | 1.4     |         | 1.7     |      | ns |
| t <sub>WDH</sub>       | 0.1            |     | 0.1     |         | 0.2     |      | ns |
| t <sub>WASU</sub>      | 0.1            |     | 0.1     |         | 0.2     |      | ns |
| t <sub>WAH</sub>       | 0.1            |     | 0.1     |         | 0.2     |      | ns |
| $t_{WO}$               |                | 4.1 |         | 4.6     |         | 5.5  | ns |
| t <sub>DD</sub>        |                | 4.1 |         | 4.6     |         | 5.5  | ns |
| t <sub>EABOUT</sub>    |                | 0.1 |         | 0.1     |         | 0.2  | ns |
| t <sub>EABCH</sub>     | 2.5            |     | 3.0     |         | 3.5     |      | ns |
| t <sub>EABCL</sub>     | 5.6            |     | 6.4     |         | 7.5     |      | ns |

#### Notes to tables:

- (1) All timing parameters are described in Tables 32 through 37 in this data sheet.
- (2) Using an LE to register the signal may provide a lower setup time.
- (3) This parameter is specified by characterization.

# ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. Figure 31 illustrates the incoming and generated clock specifications.

## Figure 31. Specifications for the Incoming & Generated Clocks

The  $t_l$  parameter refers to the nominal input clock period; the  $t_0$  parameter refers to the nominal output clock period.



Table 113 summarizes the ClockLock and ClockBoost parameters.

| Table 113. ClockLock & ClockBoost Parameters (Part 1 of 2) |                                                                         |      |     |      |      |  |  |  |  |
|------------------------------------------------------------|-------------------------------------------------------------------------|------|-----|------|------|--|--|--|--|
| Symbol                                                     | Parameter                                                               | Min  | Тур | Max  | Unit |  |  |  |  |
| $t_R$                                                      | Input rise time                                                         |      |     | 2    | ns   |  |  |  |  |
| t <sub>F</sub>                                             | Input fall time                                                         |      |     | 2    | ns   |  |  |  |  |
| t <sub>INDUTY</sub>                                        | Input duty cycle                                                        | 45   |     | 55   | %    |  |  |  |  |
| f <sub>CLK1</sub>                                          | Input clock frequency (ClockBoost clock multiplication factor equals 1) | 30   |     | 80   | MHz  |  |  |  |  |
| t <sub>CLK1</sub>                                          | Input clock period (ClockBoost clock multiplication factor equals 1)    | 12.5 |     | 33.3 | ns   |  |  |  |  |
| f <sub>CLK2</sub>                                          | Input clock frequency (ClockBoost clock multiplication factor equals 2) | 16   |     | 50   | MHz  |  |  |  |  |
| t <sub>CLK2</sub>                                          | Input clock period (ClockBoost clock multiplication factor equals 2)    | 20   |     | 62.5 | ns   |  |  |  |  |