Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 216 | | Number of Logic Elements/Cells | 1728 | | Total RAM Bits | 12288 | | Number of I/O | 189 | | Number of Gates | 69000 | | Voltage - Supply | 3V ~ 3.6V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 240-BFQFP | | Supplier Device Package | 240-PQFP (32x32) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k30aqc240-3 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Logic functions are implemented by programming the EAB with a readonly pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of EABs. The large capacity of EABs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or field-programmable gate array (FPGA) RAM blocks. For example, a single EAB can implement a $4 \times 4$ multiplier with eight inputs and eight outputs. Parameterized functions such as LPM functions can automatically take advantage of the EAB. The EAB provides advantages over FPGAs, which implement on-board RAM as arrays of small, distributed RAM blocks. These FPGA RAM blocks contain delays that are less predictable as the size of the RAM increases. In addition, FPGA RAM blocks are prone to routing problems because small blocks of RAM must be connected together to make larger blocks. In contrast, EABs can be used to implement large, dedicated blocks of RAM that eliminate these timing and routing concerns. EABs can be used to implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable (WE) signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the WE signal. In contrast, the EAB's synchronous RAM generates its own WE signal and is self-timed with respect to the global clock. A circuit using the EAB's self-timed RAM need only meet the setup and hold time specifications of the global clock. When used as RAM, each EAB can be configured in any of the following sizes: $256 \times 8$ , $512 \times 4$ , $1,024 \times 2$ , or $2,048 \times 1$ . See Figure 2. Figure 11. LAB Connections to Row & Column Interconnect | Table 8. EPF10K10, EPF10K20, | EPF10K30, EPF | 10K40 & EPF10 | K50 Periphera | l Bus Sources | | |------------------------------|-----------------------|---------------|-----------------------|---------------|-----------------------| | Peripheral<br>Control Signal | EPF10K10<br>EPF10K10A | EPF10K20 | EPF10K30<br>EPF10K30A | EPF10K40 | EPF10K50<br>EPF10K50V | | OE0 | Row A | Row A | Row A | Row A | Row A | | OE1 | Row A | Row B | Row B | Row C | Row B | | OE2 | Row B | Row C | Row C | Row D | Row D | | OE3 | Row B | Row D | Row D | Row E | Row F | | OE4 | Row C | Row E | Row E | Row F | Row H | | OE5 | Row C | Row F | Row F | Row G | Row J | | CLKENA0/CLK0/GLOBAL0 | Row A | Row A | Row A | Row B | Row A | | CLKENA1/OE6/GLOBAL1 | Row A | Row B | Row B | Row C | Row C | | CLKENA2/CLR0 | Row B | Row C | Row C | Row D | Row E | | CLKENA3/OE7/GLOBAL2 | Row B | Row D | Row D | Row E | Row G | | CLKENA4/CLR1 | Row C | Row E | Row E | Row F | Row I | | CLKENA5/CLK1/GLOBAL3 | Row C | Row F | Row F | Row H | Row J | | Peripheral<br>Control Signal | EPF10K70 | EPF10K100<br>EPF10K100A | EPF10K130V | EPF10K250A | |------------------------------|----------|-------------------------|------------|------------| | OE 0 | Row A | Row A | Row C | Row E | | OE1 | Row B | Row C | Row E | Row G | | OE2 | Row D | Row E | Row G | Row I | | OE3 | Row I | Row L | Row N | Row P | | OE 4 | Row G | Row I | Row K | Row M | | OE5 | Row H | Row K | Row M | Row O | | CLKENA0/CLK0/GLOBAL0 | Row E | Row F | Row H | Row J | | CLKENA1/OE6/GLOBAL1 | Row C | Row D | Row F | Row H | | CLKENA2/CLR0 | Row B | Row B | Row D | Row F | | CLKENA3/OE7/GLOBAL2 | Row F | Row H | Row J | Row L | | CLKENA4/CLR1 | Row H | Row J | Row L | Row N | | CLKENA5/CLK1/GLOBAL3 | Row E | Row G | Row I | Row K | Table 10 lists the FLEX 10K row-to-IOE interconnect resources. | Device | Channels per Row (n) | Row Channels per Pin ( <i>m</i> ) | |-------------------------|----------------------|-----------------------------------| | EPF10K10<br>EPF10K10A | 144 | 18 | | EPF10K20 | 144 | 18 | | EPF10K30<br>EPF10K30A | 216 | 27 | | EPF10K40 | 216 | 27 | | EPF10K50<br>EPF10K50V | 216 | 27 | | EPF10K70 | 312 | 39 | | EPF10K100<br>EPF10K100A | 312 | 39 | | EPF10K130V | 312 | 39 | | EPF10K250A | 456 | 57 | ### Column-to-IOE Connections When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels that each IOE can access is different for each IOE. See Figure 15. # SameFrame Pin-Outs FLEX 10KE devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPF10K10A device in a 256-pin FineLine BGA package to an EPF10K100A device in a 484-pin FineLine BGA package. The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to lay out a board to take advantage of this migration (see Figure 16). Printed Circuit Board Designed for 484-PinFineLine BGA Package 256-Pin FineLine BGA 256-Pin FineLine BGA 256-Pin FineLine BGA 256-Pin FineLine BGA Figure 16. SameFrame Pin-Out Example (Reduced I/O Count or Logic Requirements) (Increased I/O Count or Logic Requirements) Figure 17. Enabling ClockLock & ClockBoost in the Same Design To use both the ClockLock and ClockBoost circuits in the same design, designers must use Revision C EPF10K100GC503-3DX devices and MAX+PLUS II software versions 7.2 or higher. The die revision is indicated by the third digit of the nine-digit code on the top side of the device. # Output Configuration This section discusses the peripheral component interconnect (PCI) pull-up clamping diode option, slew-rate control, open-drain output option, MultiVolt I/O interface, and power sequencing for FLEX 10K devices. The PCI pull-up clamping diode, slew-rate control, and open-drain output options are controlled pin-by-pin via Altera logic options. The MultiVolt I/O interface is controlled by connecting $V_{CCIO}$ to a different voltage than $V_{CCINT}.$ Its effect can be simulated in the Altera software via the **Global Project Device Options** dialog box (Assign menu). # **PCI Clamping Diodes** The EPF10K10A and EPF10K30A devices have a pull-up clamping diode on every I/O, dedicated input, and dedicated clock pin. PCI clamping diodes clamp the transient overshoot caused by reflected waves to the $V_{\rm CCIO}$ value and are required for 3.3-V PCI compliance. Clamping diodes can also be used to limit overshoot in other systems. Clamping diodes are controlled on a pin-by-pin basis via a logic option in the Altera software. When $V_{\rm CCIO}$ is 3.3 V, a pin that has the clamping diode turned on can be driven by a 2.5-V or 3.3-V signal, but not a 5.0-V signal. When $V_{\rm CCIO}$ is 2.5 V, a pin that has the clamping diode turned on can be driven by a 2.5-V signal, but not a 3.3-V or 5.0-V signal. However, a clamping diode can be turned on for a subset of pins, which allows devices to bridge between a 3.3-V PCI bus and a 5.0-V device. Table 12 describes the FLEX 10K device supply voltages and MultiVolt $\rm I/O$ support levels. | Devices | Supply Voltage (V) | | MultiVolt I/O Sup | port Levels (V) | |---------------|--------------------|-------------------|-------------------|-----------------| | | V <sub>CCINT</sub> | V <sub>CCIO</sub> | Input | Output | | FLEX 10K (1) | 5.0 | 5.0 | 3.3 or 5.0 | 5.0 | | | 5.0 | 3.3 | 3.3 or 5.0 | 3.3 or 5.0 | | EPF10K50V (1) | 3.3 | 3.3 | 3.3 or 5.0 | 3.3 or 5.0 | | EPF10K130V | 3.3 | 3.3 | 3.3 or 5.0 | 3.3 or 5.0 | | FLEX 10KA (1) | 3.3 | 3.3 | 2.5, 3.3, or 5.0 | 3.3 or 5.0 | | | 3.3 | 2.5 | 2.5, 3.3, or 5.0 | 2.5 | #### Note (1) 240-pin QFP packages do not support the MultiVolt I/O features, so they do not have separate V<sub>CCIO</sub> pins. ## Power Sequencing & Hot-Socketing Because FLEX 10K devices can be used in a multi-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $V_{\rm CCIO}$ and $V_{\rm CCINT}$ power supplies can be powered in any order. Signals can be driven into FLEX 10KA devices before and during power up without damaging the device. Additionally, FLEX 10KA devices do not drive out during power up. Once operating conditions are reached, FLEX 10KA devices operate as specified by the user. IEEE Std. 1149.1 (JTAG) Boundary-Scan Support All FLEX 10K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. All FLEX 10K devices can also be configured using the JTAG pins through the BitBlaster serial download cable, or ByteBlasterMV parallel port download cable, or via hardware that uses the Jam<sup>TM</sup> programming and test language. JTAG BST can be performed before or after configuration, but not during configuration. FLEX 10K devices support the JTAG instructions shown in Table 13. Tables 22 through 25 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for EPF10K50V and EPF10K130V devices. | Table 2 | | | | | | |------------------|----------------------------|-----------------------------------|------|------|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | V <sub>CC</sub> | Supply voltage | With respect to ground (2) | -0.5 | 4.6 | V | | VI | DC input voltage | | -2.0 | 5.75 | V | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | ° C | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | ° C | | TJ | Junction temperature | Ceramic packages, under bias | | 150 | ° C | | | | RQFP and BGA packages, under bias | | 135 | ° C | | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------|-----------------------------------------------------|--------------------|-------------|-------------------|------| | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4) | 3.00 (3.00) | 3.60 (3.60) | V | | V <sub>CCIO</sub> | Supply voltage for output buffers | (3), (4) | 3.00 (3.00) | 3.60 (3.60) | V | | V <sub>I</sub> | Input voltage | (5) | -0.5 | 5.75 | V | | Vo | Output voltage | | 0 | V <sub>CCIO</sub> | V | | T <sub>A</sub> | Ambient temperature | For commercial use | 0 | 70 | °C | | | | For industrial use | -40 | 85 | ° C | | TJ | Operating temperature | For commercial use | 0 | 85 | ° C | | | | For industrial use | -40 | 100 | ° C | | t <sub>R</sub> | Input rise time | | | 40 | ns | | t <sub>F</sub> | Input fall time | | | 40 | ns | | Symbol | Parameter | Conditions | Min | Typ | Max | Unit | |------------------|------------------------------------------|------------------------------------------------|-------------------------|-----|------|------| | V <sub>IH</sub> | High-level input voltage | | 2.0 | | 5.75 | V | | V <sub>IL</sub> | Low-level input voltage | | -0.5 | | 0.8 | V | | V <sub>OH</sub> | 3.3-V high-level TTL output voltage | $I_{OH} = -8 \text{ mA DC } (8)$ | 2.4 | | | V | | | 3.3-V high-level CMOS output voltage | $I_{OH} = -0.1 \text{ mA DC } (8)$ | V <sub>CCIO</sub> - 0.2 | | | V | | V <sub>OL</sub> | 3.3-V low-level TTL output voltage | I <sub>OL</sub> = 8 mA DC (9) | | | 0.45 | V | | | 3.3-V low-level CMOS output voltage | I <sub>OL</sub> = 0.1 mA DC (9) | | | 0.2 | V | | I <sub>I</sub> | Input pin leakage current | $V_1 = 5.3 \text{ V to } -0.3 \text{ V } (10)$ | -10 | | 10 | μА | | I <sub>OZ</sub> | Tri-stated I/O pin leakage current | $V_O = 5.3 \text{ V to } -0.3 \text{ V } (10)$ | -10 | | 10 | μΑ | | I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load | | 0.3 | 10 | mA | | | | $V_I$ = ground, no load (11) | | 10 | | mA | | Table 25. EPF10K50V & EPF10K130V Device Capacitance (12) | | | | | | | |------------------------------------------------------------|------------------------------------------|-------------------------------------|-----|-----|------|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 10 | pF | | | C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 15 | pF | | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 10 | pF | | #### Notes to tables: - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns. - (3) Numbers in parentheses are for industrial-temperature-range devices. - (4) Maximum $V_{CC}$ rise time is 100 ms. $V_{CC}$ must rise monotonically. - (5) EPF10K50V and EPF10K130V device inputs may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered. - (6) Typical values are for $T_A = 25^{\circ}$ C and $V_{CC} = 3.3$ V. - (7) These values are specified under the EPF10K50V and EPF10K130V device Recommended Operating Conditions in Table 23 on page 48. - (8) The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current. - (9) The I<sub>OL</sub> parameter refers to low-level TTL or CMOS output current. This parameter applies to open-drain pins as well as output pins. - (10) This value is specified for normal device operation. The value may vary during power-up. - (11) This parameter applies to -1 speed grade EPF10K50V devices, -2 speed grade EPF10K50V industrial temperature devices, and -2 speed grade EPF10K130V devices. - (12) Capacitance is sample-tested only. | Table 2 | 9. 3.3-V Device Capacitance of | Note (12) | | | | |--------------------|------------------------------------------|-------------------------------------|-----|-----|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 12 | pF | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | Table 30. 3.3-V Device Capacitance of EPF10K100A Devices Note (12) | | | | | | | | |----------------------------------------------------------------------|------------------------------------------|-------------------------------------|-----|-----|------|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 10 | pF | | | | C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 15 | pF | | | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | • | 10 | pF | | | | Table 31. 3.3-V Device Capacitance of EPF10K250A Devices Note (12) | | | | | | | |----------------------------------------------------------------------|------------------------------------------|-------------------------------------|-----|-----|------|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 10 | pF | | | C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 15 | pF | | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 10 | pF | | #### Notes to tables: - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) Minimum DC voltage input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns. - (3) Numbers in parentheses are for industrial-temperature-range devices. - (4) Maximum $V_{CC}$ rise time is 100 ms, and $V_{CC}$ must rise monotonically. - (5) FLEX 10KA device inputs may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered. - (6) Typical values are for $T_A = 25^{\circ}$ C and $V_{CC} = 3.3$ V. - (7) These values are specified under the Recommended Operating Conditions shown in Table 27 on page 51. - (8) The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current. - (9) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins. - (10) This value is specified for normal device operation. The value may vary during power-up. - (11) This parameter applies to all -1 speed grade commercial temperature devices and all -2 speed grade industrial-temperature devices. - (12) Capacitance is sample-tested only. Figure 23. Output Drive Characteristics for EPF10K250A Device # **Timing Model** The continuous, high-performance FastTrack Interconnect routing resources ensure predictable performance and accurate simulation and timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance. Device performance can be estimated by following the signal path from a source, through the interconnect, to the destination. For example, the registered performance between two LEs on the same row can be calculated by adding the following parameters: - LE register clock-to-output delay ( $t_{CO}$ ) - Interconnect delay ( $t_{SAMEROW}$ ) - LE look-up table delay ( $t_{LIIT}$ ) - LE register setup time ( $t_{SU}$ ) The routing delay depends on the placement of the source and destination LEs. A more complex registered path may involve multiple combinatorial LEs between the source and destination LEs. Timing simulation and delay prediction are available with the MAX+PLUS II Simulator and Timing Analyzer, or with industry-standard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides point-to-point timing delay information, setup and hold time analysis, and device-wide performance analysis. Figure 24 shows the overall timing model, which maps the possible paths to and from the various elements of the FLEX 10K device. Figure 24. FLEX 10K Device Timing Model | Symbol | -3 Spee | d Grade | -4 Spee | d Grade | Unit | |------------------------|---------|---------|---------|---------|------| | | Min | Max | Min | Max | | | $t_{EABAA}$ | | 13.7 | | 17.0 | ns | | t <sub>EABRCCOMB</sub> | 13.7 | | 17.0 | | ns | | t <sub>EABRCREG</sub> | 9.7 | | 11.9 | | ns | | t <sub>EABWP</sub> | 5.8 | | 7.2 | | ns | | t <sub>EABWCCOMB</sub> | 7.3 | | 9.0 | | ns | | t <sub>EABWCREG</sub> | 13.0 | | 16.0 | | ns | | t <sub>EABDD</sub> | | 10.0 | | 12.5 | ns | | t <sub>EABDATACO</sub> | | 2.0 | | 3.4 | ns | | t <sub>EABDATASU</sub> | 5.3 | | 5.6 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 5.5 | | 5.8 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 5.5 | | 5.8 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 2.1 | | 2.7 | | ns | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | ns | | t <sub>EABWO</sub> | | 9.5 | | 11.8 | ns | | Table 65. EPF10K100 Device IOE Timing Microparameters Note (1) | | | | | | | | | | |------------------------------------------------------------------------|---------|-----------|---------|----------|----------------|------|------|--|--| | Symbol | -3DX Sp | eed Grade | -3 Spec | ed Grade | -4 Speed Grade | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | $t_{IOD}$ | | 0.0 | | 0.0 | | 0.0 | ns | | | | t <sub>IOC</sub> | | 0.5 | | 0.5 | | 0.7 | ns | | | | t <sub>IOCO</sub> | | 0.4 | | 0.4 | | 0.9 | ns | | | | t <sub>IOCOMB</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | | | t <sub>IOSU</sub> | 5.5 | | 5.5 | | 6.7 | | ns | | | | t <sub>IOH</sub> | 0.5 | | 0.5 | | 0.7 | | ns | | | | t <sub>IOCLR</sub> | | 0.7 | | 0.7 | | 1.6 | ns | | | | t <sub>OD1</sub> | | 4.0 | | 4.0 | | 5.0 | ns | | | | t <sub>OD2</sub> | | 6.3 | | 6.3 | | 7.3 | ns | | | | $t_{OD3}$ | | 7.7 | | 7.7 | | 8.7 | ns | | | | $t_{XZ}$ | | 6.2 | | 6.2 | | 6.8 | ns | | | | t <sub>ZX1</sub> | | 6.2 | | 6.2 | | 6.8 | ns | | | | $t_{ZX2}$ | | 8.5 | | 8.5 | | 9.1 | ns | | | | $t_{ZX3}$ | | 9.9 | | 9.9 | | 10.5 | ns | | | | t <sub>INREG</sub> without ClockLock or ClockBoost circuitry | | 9.0 | | 9.0 | | 10.5 | ns | | | | t <sub>INREG</sub> with ClockLock or ClockBoost circuitry | | 3.0 | | - | | - | ns | | | | t <sub>IOFD</sub> | | 8.1 | | 8.1 | | 10.3 | ns | | | | t <sub>INCOMB</sub> | | 8.1 | | 8.1 | | 10.3 | ns | | | | Table 74. EPF10K50V Device EAB Internal Timing Macroparameters Note (1) | | | | | | | | | | |-------------------------------------------------------------------------|----------------|-----|----------------|------|----------------|------|----------------|------|------| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | -4 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 9.5 | | 13.6 | | 16.5 | | 20.8 | ns | | t <sub>EABRCCOMB</sub> | 9.5 | | 13.6 | | 16.5 | | 20.8 | | ns | | t <sub>EABRCREG</sub> | 6.1 | | 8.8 | | 10.8 | | 13.4 | | ns | | t <sub>EABWP</sub> | 6.0 | | 4.9 | | 6.0 | | 7.4 | | ns | | t <sub>EABWCCOMB</sub> | 6.2 | | 6.1 | | 7.5 | | 9.2 | | ns | | t <sub>EABWCREG</sub> | 12.0 | | 11.6 | | 14.2 | | 17.4 | | ns | | t <sub>EABDD</sub> | | 6.8 | | 9.7 | | 11.8 | | 14.9 | ns | | t <sub>EABDATA</sub> CO | | 1.0 | | 1.4 | | 1.8 | | 2.2 | ns | | t <sub>EABDATASU</sub> | 5.3 | | 4.6 | | 5.6 | | 6.9 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 4.4 | | 4.8 | | 5.8 | | 7.2 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 1.8 | | 1.1 | | 1.4 | | 2.1 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 4.5 | | 4.6 | | 5.6 | | 7.4 | | ns | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWO</sub> | | 5.1 | | 9.4 | | 11.4 | | 14.0 | ns | #### Notes to tables: - (1) All timing parameters are described in Tables 32 through 38 in this data sheet. - (2) Using an LE to register the signal may provide a lower setup time. - (3) This parameter is specified by characterization. Tables 78 through 84 show EPF10K130V device internal and external timing parameters. | Symbol | -2 Speed Grade | | -3 Spee | ed Grade | -4 Spee | Unit | | |---------------------|----------------|-----|---------|----------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 1.3 | | 1.8 | | 2.3 | ns | | t <sub>CLUT</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>RLUT</sub> | | 1.2 | | 1.7 | | 2.2 | ns | | t <sub>PACKED</sub> | | 0.5 | | 0.6 | | 0.7 | ns | | $t_{EN}$ | | 0.6 | | 0.8 | | 1.0 | ns | | $t_{CICO}$ | | 0.2 | | 0.3 | | 0.4 | ns | | t <sub>CGEN</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>CGENR</sub> | | 0.7 | | 1.0 | | 1.3 | ns | | $t_{CASC}$ | | 0.9 | | 1.2 | | 1.5 | ns | | $t_{\rm C}$ | | 1.9 | | 2.4 | | 3.0 | ns | | $t_{CO}$ | | 0.6 | | 0.9 | | 1.1 | ns | | t <sub>COMB</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>SU</sub> | 0.2 | | 0.2 | | 0.3 | | ns | | t <sub>H</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>PRE</sub> | | 2.4 | | 3.1 | | 3.9 | ns | | t <sub>CLR</sub> | | 2.4 | | 3.1 | | 3.9 | ns | | t <sub>CH</sub> | 4.0 | | 4.0 | | 4.0 | | ns | | $t_{CL}$ | 4.0 | | 4.0 | | 4.0 | | ns | | Symbol | -1 Speed Grade | | -2 Spee | d Grade | -3 Spee | Unit | | |------------------------|----------------|-----|---------|---------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 5.5 | | 6.5 | | 8.5 | ns | | t <sub>EABDATA2</sub> | | 1.1 | | 1.3 | | 1.8 | ns | | t <sub>EABWE1</sub> | | 2.4 | | 2.8 | | 3.7 | ns | | t <sub>EABWE2</sub> | | 2.1 | | 2.5 | | 3.2 | ns | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.2 | ns | | t <sub>EABCO</sub> | | 1.7 | | 2.0 | | 2.6 | ns | | t <sub>EABBYPASS</sub> | | 0.0 | | 0.0 | | 0.3 | ns | | t <sub>EABSU</sub> | 1.2 | | 1.4 | | 1.9 | | ns | | t <sub>EABH</sub> | 0.1 | | 0.1 | | 0.3 | | ns | | t <sub>AA</sub> | | 4.2 | | 5.0 | | 6.5 | ns | | $t_{WP}$ | 3.8 | | 4.5 | | 5.9 | | ns | | t <sub>WDSU</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | t <sub>WDH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | t <sub>WASU</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | t <sub>WAH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | $t_{WO}$ | | 3.7 | | 4.4 | | 6.4 | ns | | $t_{DD}$ | | 3.7 | | 4.4 | | 6.4 | ns | | t <sub>EABOUT</sub> | | 0.0 | | 0.1 | | 0.6 | ns | | t <sub>EABCH</sub> | 3.0 | | 3.5 | | 4.0 | | ns | | t <sub>EABCL</sub> | 3.8 | | 4.5 | | 5.9 | | ns | | Symbol | -1 Speed Grade | | -2 Spee | d Grade | -3 Spee | ed Grade | Unit | |---------------------|----------------|-----|---------|---------|---------|----------|------| | | Min | Max | Min | Max | Min | Max | | | $t_{IOD}$ | | 2.5 | | 2.9 | | 3.4 | ns | | $t_{IOC}$ | | 0.3 | | 0.3 | | 0.4 | ns | | $t_{IOCO}$ | | 0.2 | | 0.2 | | 0.3 | ns | | $t_{IOCOMB}$ | | 0.5 | | 0.6 | | 0.7 | ns | | $t_{IOSU}$ | 1.3 | | 1.7 | | 1.8 | | ns | | $t_{IOH}$ | 0.2 | | 0.2 | | 0.3 | | ns | | $t_{IOCLR}$ | | 1.0 | | 1.2 | | 1.4 | ns | | $t_{OD1}$ | | 2.2 | | 2.6 | | 3.0 | ns | | $t_{OD2}$ | | 4.5 | | 5.3 | | 6.1 | ns | | t <sub>OD3</sub> | | 6.8 | | 7.9 | | 9.3 | ns | | $t_{XZ}$ | | 2.7 | | 3.1 | | 3.7 | ns | | t <sub>ZX1</sub> | | 2.7 | | 3.1 | | 3.7 | ns | | $t_{ZX2}$ | | 5.0 | | 5.8 | | 6.8 | ns | | $t_{ZX3}$ | | 7.3 | | 8.4 | | 10.0 | ns | | t <sub>INREG</sub> | | 5.3 | | 6.1 | | 7.2 | ns | | t <sub>IOFD</sub> | | 4.7 | | 5.5 | | 6.4 | ns | | t <sub>INCOMB</sub> | | 4.7 | | 5.5 | | 6.4 | ns | | Symbol | -1 Speed Grade | | -2 Spee | d Grade | -3 Spee | Unit | | |------------------------|----------------|-----|---------|---------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 6.8 | | 7.8 | | 9.2 | ns | | t <sub>EABRCCOMB</sub> | 6.8 | | 7.8 | | 9.2 | | ns | | t <sub>EABRCREG</sub> | 5.4 | | 6.2 | | 7.4 | | ns | | t <sub>EABWP</sub> | 3.2 | | 3.7 | | 4.4 | | ns | | t <sub>EABWCCOMB</sub> | 3.4 | | 3.9 | | 4.7 | | ns | | t <sub>EABWCREG</sub> | 9.4 | | 10.8 | | 12.8 | | ns | | t <sub>EABDD</sub> | | 6.1 | | 6.9 | | 8.2 | ns | | t <sub>EABDATACO</sub> | | 2.1 | | 2.3 | | 2.9 | ns | | t <sub>EABDATASU</sub> | 3.7 | | 4.3 | | 5.1 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 2.8 | | 3.3 | | 3.8 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 3.4 | | 4.0 | | 4.6 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 1.9 | | 2.3 | | 2.6 | | ns | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWO</sub> | | 5.1 | | 5.7 | | 6.9 | ns |