Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 216 | | Number of Logic Elements/Cells | 1728 | | Total RAM Bits | 12288 | | Number of I/O | 189 | | Number of Gates | 69000 | | Voltage - Supply | 3V ~ 3.6V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Package / Case | 240-BFQFP | | Supplier Device Package | 240-PQFP (32x32) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k30aqi240-3n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### Notes to tables: - (1) FLEX 10K and FLEX 10KA device package types include plastic J-lead chip carrier (PLCC), thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), ball-grid array (BGA), pin-grid array (PGA), and FineLine BGA™ packages. - (2) This option is supported with a 256-pin FineLine BGA package. By using SameFrame pin migration, all FineLine BGA packages are pin compatible. For example, a board can be designed to support both 256-pin and 484-pin FineLine BGA packages. The Altera software automatically avoids conflicting pins when future migration is set. # General Description Altera's FLEX 10K devices are the industry's first embedded PLDs. Based on reconfigurable CMOS SRAM elements, the Flexible Logic Element MatriX (FLEX) architecture incorporates all features necessary to implement common gate array megafunctions. With up to 250,000 gates, the FLEX 10K family provides the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device. FLEX 10K devices are reconfigurable, which allows 100% testing prior to shipment. As a result, the designer is not required to generate test vectors for fault coverage purposes. Additionally, the designer does not need to manage inventories of different ASIC designs; FLEX 10K devices can be configured on the board for the specific functionality required. Table 6 shows FLEX 10K performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. No special design technique was required to implement the applications; the designer simply inferred or instantiated a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file. | Application | | urces<br>sed | | Perfor | mance | | Units | |-----------------------------------|-----|--------------|-------------------|-------------------|-------------------|-------------------|-------| | | LEs | EABs | -1 Speed<br>Grade | -2 Speed<br>Grade | -3 Speed<br>Grade | -4 Speed<br>Grade | | | 16-bit loadable counter (1) | 16 | 0 | 204 | 166 | 125 | 95 | MHz | | 16-bit accumulator (1) | 16 | 0 | 204 | 166 | 125 | 95 | MHz | | 16-to-1 multiplexer (2) | 10 | 0 | 4.2 | 5.8 | 6.0 | 7.0 | ns | | 256 × 8 RAM read cycle speed (3) | 0 | 1 | 172 | 145 | 108 | 84 | MHz | | 256 × 8 RAM write cycle speed (3) | 0 | 1 | 106 | 89 | 68 | 63 | MHz | ### Notes: - (1) The speed grade of this application is limited because of clock high and low specifications. - (2) This application uses combinatorial inputs and outputs. - (3) This application uses registered inputs and outputs. The FLEX 10K architecture is similar to that of embedded gate arrays, the fastest-growing segment of the gate array market. As with standard gate arrays, embedded gate arrays implement general logic in a conventional "sea-of-gates" architecture. In addition, embedded gate arrays have dedicated die areas for implementing large, specialized functions. By embedding functions in silicon, embedded gate arrays provide reduced die area and increased speed compared to standard gate arrays. However, embedded megafunctions typically cannot be customized, limiting the designer's options. In contrast, FLEX 10K devices are programmable, providing the designer with full control over embedded megafunctions and general logic while facilitating iterative design changes during debugging. Each FLEX 10K device contains an embedded array and a logic array. The embedded array is used to implement a variety of memory functions or complex logic functions, such as digital signal processing (DSP), microcontroller, wide-data-path manipulation, and data-transformation functions. The logic array performs the same function as the sea-of-gates in the gate array: it is used to implement general logic, such as counters, adders, state machines, and multiplexers. The combination of embedded and logic arrays provides the high performance and high density of embedded gate arrays, enabling designers to implement an entire system on a single device. FLEX 10K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers the EPC1, EPC2, EPC16, and EPC1441 configuration devices, which configure FLEX 10K devices via a serial data stream. Configuration data can also be downloaded from system RAM or from Altera's BitBlaster™ serial download cable or ByteBlasterMV™ parallel port download cable. After a FLEX 10K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Because reconfiguration requires less than 320 ms, real-time changes can be made during system operation. FLEX 10K devices contain an optimized interface that permits microprocessors to configure FLEX 10K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat a FLEX 10K device as memory and configure the device by writing to a virtual memory location, making it very easy for the designer to reconfigure the device. The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a 4-input look-up table (LUT), a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable gates of logic. Signal interconnections within FLEX 10K devices and to and from device pins are provided by the FastTrack Interconnect, a series of fast, continuous row and column channels that run the entire length and width of the device. Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 1.6 ns and hold times of 0 ns; as outputs, these registers provide clock-to-output times as low as 5.3 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs. Figure 1 shows a block diagram of the FLEX 10K architecture. Each group of LEs is combined into an LAB; LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect. IOEs are located at the end of each row and column of the FastTrack Interconnect. Embedded Array Block (EAB) I/O Element IOE (10E) Column Logic Array Interconnect EAB Logic Array Block (LAB) Logic Element (LE) Row EAB Interconnect Local Interconnect Logic Array IOE IOE IOE IOE IOE IOE IOE Embedded Array Figure 1. FLEX 10K Device Block Diagram FLEX 10K devices provide six dedicated inputs that drive the flipflops' control inputs to ensure the efficient distribution of high-speed, low-skew (less than 1.5 ns) control signals. These signals use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device. ## **Embedded Array Block** The EAB is a flexible block of RAM with registers on the input and output ports, and is used to implement common gate array megafunctions. The EAB is also suitable for functions such as multipliers, vector scalars, and error correction circuits, because it is large and flexible. These functions can be combined in applications such as digital filters and microcontrollers. Logic functions are implemented by programming the EAB with a readonly pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of EABs. The large capacity of EABs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or field-programmable gate array (FPGA) RAM blocks. For example, a single EAB can implement a $4 \times 4$ multiplier with eight inputs and eight outputs. Parameterized functions such as LPM functions can automatically take advantage of the EAB. The EAB provides advantages over FPGAs, which implement on-board RAM as arrays of small, distributed RAM blocks. These FPGA RAM blocks contain delays that are less predictable as the size of the RAM increases. In addition, FPGA RAM blocks are prone to routing problems because small blocks of RAM must be connected together to make larger blocks. In contrast, EABs can be used to implement large, dedicated blocks of RAM that eliminate these timing and routing concerns. EABs can be used to implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable (WE) signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the WE signal. In contrast, the EAB's synchronous RAM generates its own WE signal and is self-timed with respect to the global clock. A circuit using the EAB's self-timed RAM need only meet the setup and hold time specifications of the global clock. When used as RAM, each EAB can be configured in any of the following sizes: $256 \times 8$ , $512 \times 4$ , $1,024 \times 2$ , or $2,048 \times 1$ . See Figure 2. Dedicated Inputs & Global Signals Chip-Wide Reset Row Interconnect 2, 4, 8, 16 Data Data Out 8, 4, 2, 1 2, 4, 8, 16 Address D 8, 9, 10, 11 RAM/ROM $256 \times 8$ 512 × 4 $1,024 \times 2$ Column 2,048 × 1 Interconnect WE D Figure 4. FLEX 10K Embedded Array Block ## Note: EAB Local Interconnect (1) (1) EPF10K10, EPF10K10A, EPF10K20, EPF10K30, EPF10K30A, EPF10K40, EPF10K50, and EPF10K50V devices have 22 EAB local interconnect channels; EPF10K70, EPF10K100, EPF10K100A, EPF10K130V, and EPF10K250A devices have 26. ## FastTrack Interconnect In the FLEX 10K architecture, connections between LEs and device I/O pins are provided by the FastTrack Interconnect, which is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance. The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the device. The column interconnect routes signals between rows and can drive I/O pins. A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in an LAB drive the row interconnect. Each column of LABs is served by a dedicated column interconnect. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs in the device. A signal from the column interconnect, which can be either the output of an LE or an input from an I/O pin, must be routed to the row interconnect before it can enter an LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel. Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, an LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This routing flexibility enables routing resources to be used more efficiently. See Figure 11. Figure 11. LAB Connections to Row & Column Interconnect For improved routing, the row interconnect is comprised of a combination of full-length and half-length channels. The full-length channels connect to all LABs in a row; the half-length channels connect to the LABs in half of the row. The EAB can be driven by the half-length channels in the left half of the row and by the full-length channels. The EAB drives out to the full-length channels. In addition to providing a predictable, row-wide interconnect, this architecture provides increased routing resources. Two neighboring LABs can be connected using a half-row channel, thereby saving the other half of the channel for the other half of the row. Table 7 summarizes the FastTrack Interconnect resources available in each FLEX $10 \mathrm{K}$ device. | Table 7. FLEX 1 | Table 7. FLEX 10K FastTrack Interconnect Resources | | | | | | | | |-------------------------|----------------------------------------------------|---------------------|---------|------------------------|--|--|--|--| | Device | Rows | Channels per<br>Row | Columns | Channels per<br>Column | | | | | | EPF10K10<br>EPF10K10A | 3 | 144 | 24 | 24 | | | | | | EPF10K20 | 6 | 144 | 24 | 24 | | | | | | EPF10K30<br>EPF10K30A | 6 | 216 | 36 | 24 | | | | | | EPF10K40 | 8 | 216 | 36 | 24 | | | | | | EPF10K50<br>EPF10K50V | 10 | 216 | 36 | 24 | | | | | | EPF10K70 | 9 | 312 | 52 | 24 | | | | | | EPF10K100<br>EPF10K100A | 12 | 312 | 52 | 24 | | | | | | EPF10K130V | 16 | 312 | 52 | 32 | | | | | | EPF10K250A | 20 | 456 | 76 | 40 | | | | | In addition to general-purpose I/O pins, FLEX 10K devices have six dedicated input pins that provide low-skew signal distribution across the device. These six inputs can be used for global clock, clear, preset, and peripheral output enable and clock enable control signals. These signals are available as control signals for all LABs and IOEs in the device. The dedicated inputs can also be used as general-purpose data inputs because they can feed the local interconnect of each LAB in the device. However, the use of dedicated inputs as data inputs can introduce additional delay into the control signal network. | Table 8. EPF10K10, EPF10K20, | EPF10K30, EPF | 10K40 & EPF10 | K50 Periphera | l Bus Sources | | |------------------------------|-----------------------|---------------|-----------------------|---------------|-----------------------| | Peripheral<br>Control Signal | EPF10K10<br>EPF10K10A | EPF10K20 | EPF10K30<br>EPF10K30A | EPF10K40 | EPF10K50<br>EPF10K50V | | OE0 | Row A | Row A | Row A | Row A | Row A | | OE1 | Row A | Row B | Row B | Row C | Row B | | OE2 | Row B | Row C | Row C | Row D | Row D | | OE3 | Row B | Row D | Row D | Row E | Row F | | OE4 | Row C | Row E | Row E | Row F | Row H | | OE5 | Row C | Row F | Row F | Row G | Row J | | CLKENA0/CLK0/GLOBAL0 | Row A | Row A | Row A | Row B | Row A | | CLKENA1/OE6/GLOBAL1 | Row A | Row B | Row B | Row C | Row C | | CLKENA2/CLR0 | Row B | Row C | Row C | Row D | Row E | | CLKENA3/OE7/GLOBAL2 | Row B | Row D | Row D | Row E | Row G | | CLKENA4/CLR1 | Row C | Row E | Row E | Row F | Row I | | CLKENA5/CLK1/GLOBAL3 | Row C | Row F | Row F | Row H | Row J | | Peripheral<br>Control Signal | EPF10K70 | EPF10K100<br>EPF10K100A | EPF10K130V | EPF10K250A | |------------------------------|----------|-------------------------|------------|------------| | OE 0 | Row A | Row A | Row C | Row E | | OE1 | Row B | Row C | Row E | Row G | | OE2 | Row D | Row E | Row G | Row I | | OE3 | Row I | Row L | Row N | Row P | | OE 4 | Row G | Row I | Row K | Row M | | OE5 | Row H | Row K | Row M | Row O | | CLKENA0/CLK0/GLOBAL0 | Row E | Row F | Row H | Row J | | CLKENA1/OE6/GLOBAL1 | Row C | Row D | Row F | Row H | | CLKENA2/CLR0 | Row B | Row B | Row D | Row F | | CLKENA3/OE7/GLOBAL2 | Row F | Row H | Row J | Row L | | CLKENA4/CLR1 | Row H | Row J | Row L | Row N | | CLKENA5/CLK1/GLOBAL3 | Row E | Row G | Row I | Row K | Signals on the peripheral control bus can also drive the four global signals, referred to as GLOBAL0 through GLOBAL3 in Tables 8 and 9. The internally generated signal can drive the global signal, providing the same low-skew, low-delay characteristics for an internally generated signal as for a signal driven by an input. This feature is ideal for internally generated clear or clock signals with high fan-out. When a global signal is driven by internal logic, the dedicated input pin that drives that global signal cannot be used. The dedicated input pin should be driven to a known logic state (such as ground) and not be allowed to float. When the chip-wide output enable pin is held low, it will tri-state all pins on the device. This option can be set in the Global Project Device Options menu. Additionally, the registers in the IOE can be reset by holding the chip-wide reset pin low. ## Row-to-IOE Connections When an IOE is used as an input signal, it can drive two separate row channels. The signal is accessible by all LEs within that row. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the row channels. Up to eight IOEs connect to each side of each row channel. See Figure 14. Figure 14. FLEX 10K Row-to-IOE Connections The values for m and n are provided in Table 10. #### Notes to tables: - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) Minimum DC input voltage is –0.5 V. During transitions, the inputs may undershoot to –2.0 V for input currents less than 100 mA and periods shorter than 20 ns. - (3) Numbers in parentheses are for industrial-temperature-range devices. - (4) Maximum $V_{CC}$ rise time is 100 ms. $V_{CC}$ must rise monotonically. - (5) Typical values are for $T_A = 25^{\circ} \text{ C}$ and $V_{CC} = 5.0 \text{ V}$ . - (6) These values are specified under the Recommended Operation Condition shown in Table 18 on page 45. - (7) The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current. - (8) The I<sub>OL</sub> parameter refers to low-level TTL or CMOS output current. This parameter applies to open-drain pins as well as output pins. - (9) This value is specified for normal device operation. The value may vary during power-up. - (10) Capacitance is sample-tested only. Figure 20 shows the typical output drive characteristics of FLEX 10K devices with 5.0-V and 3.3-V $V_{\rm CCIO}$ . The output driver is compliant with the 5.0-V *PCI Local Bus Specification, Revision 2.2* (for 5.0-V $V_{\rm CCIO}$ ). Figure 20. Output Drive Characteristics of FLEX 10K Devices | Table 32. LE Timing Microparameters (Part 2 of 2) Note (1) | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--|--|--|--|--|--| | Symbol Parameter | | | | | | | | | LE register setup time for data and enable signals before clock; LE register recovery time after asynchronous clear, preset, or load | | | | | | | | | t <sub>H</sub> | LE register hold time for data and enable signals after clock | | | | | | | | t <sub>PRE</sub> | LE register preset delay | | | | | | | | t <sub>CLR</sub> | LE register clear delay | | | | | | | | t <sub>CH</sub> | Minimum clock high time from clock pin | | | | | | | | $t_{CL}$ | Minimum clock low time from clock pin | | | | | | | | Table 33. 10 | E Timing Microparameters Note (1) | | |---------------------|-----------------------------------------------------------------------------------------------------------------------|----------------| | Symbol | Parameter | Conditions | | $t_{IOD}$ | IOE data delay | | | t <sub>IOC</sub> | IOE register control signal delay | | | $t_{IOCO}$ | IOE register clock-to-output delay | | | t <sub>IOCOMB</sub> | IOE combinatorial delay | | | t <sub>IOSU</sub> | IOE register setup time for data and enable signals before clock; IOE register recovery time after asynchronous clear | | | $t_{IOH}$ | IOE register hold time for data and enable signals after clock | | | t <sub>IOCLR</sub> | IOE register clear time | | | $t_{OD1}$ | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = V <sub>CCINT</sub> | C1 = 35 pF (2) | | $t_{OD2}$ | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = low voltage | C1 = 35 pF (3) | | $t_{OD3}$ | Output buffer and pad delay, slow slew rate = on | C1 = 35 pF (4) | | $t_{XZ}$ | IOE output buffer disable delay | | | $t_{ZX1}$ | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = V <sub>CCINT</sub> | C1 = 35 pF (2) | | $t_{ZX2}$ | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = low voltage | C1 = 35 pF (3) | | t <sub>ZX3</sub> | IOE output buffer enable delay, slow slew rate = on | C1 = 35 pF (4) | | t <sub>INREG</sub> | IOE input pad and buffer to IOE register delay | | | t <sub>IOFD</sub> | IOE register feedback delay | | | t <sub>INCOMB</sub> | IOE input pad and buffer to FastTrack Interconnect delay | | | Table 74. EPF10K50V Device EAB Internal Timing Macroparameters Note (1) | | | | | | | | | | | |-------------------------------------------------------------------------------|----------------|-----|---------|----------------|------|----------------|------|----------------|----|--| | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | -3 Speed Grade | | -4 Speed Grade | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | t <sub>EABAA</sub> | | 9.5 | | 13.6 | | 16.5 | | 20.8 | ns | | | t <sub>EABRCCOMB</sub> | 9.5 | | 13.6 | | 16.5 | | 20.8 | | ns | | | t <sub>EABRCREG</sub> | 6.1 | | 8.8 | | 10.8 | | 13.4 | | ns | | | t <sub>EABWP</sub> | 6.0 | | 4.9 | | 6.0 | | 7.4 | | ns | | | t <sub>EABWCCOMB</sub> | 6.2 | | 6.1 | | 7.5 | | 9.2 | | ns | | | t <sub>EABWCREG</sub> | 12.0 | | 11.6 | | 14.2 | | 17.4 | | ns | | | t <sub>EABDD</sub> | | 6.8 | | 9.7 | | 11.8 | | 14.9 | ns | | | t <sub>EABDATA</sub> CO | | 1.0 | | 1.4 | | 1.8 | | 2.2 | ns | | | t <sub>EABDATASU</sub> | 5.3 | | 4.6 | | 5.6 | | 6.9 | | ns | | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>EABWESU</sub> | 4.4 | | 4.8 | | 5.8 | | 7.2 | | ns | | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>EABWDSU</sub> | 1.8 | | 1.1 | | 1.4 | | 2.1 | | ns | | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>EABWASU</sub> | 4.5 | | 4.6 | | 5.6 | | 7.4 | | ns | | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>EABWO</sub> | | 5.1 | | 9.4 | | 11.4 | | 14.0 | ns | | | | 10K50V Device Interd | | 1 | | ·<br> | • | | I | | | |--------------------------|----------------------|---------|---------|---------|---------|----------|---------|---------|------|--| | Symbol | -1 Spe | d Grade | -2 Spee | d Grade | -3 Spee | ed Grade | -4 Spee | d Grade | Unit | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | t <sub>DIN2IOE</sub> | | 4.7 | | 6.0 | | 7.1 | | 8.2 | ns | | | t <sub>DIN2LE</sub> | | 2.5 | | 2.6 | | 3.1 | | 3.9 | ns | | | t <sub>DIN2DATA</sub> | | 4.4 | | 5.9 | | 6.8 | | 7.7 | ns | | | t <sub>DCLK2IOE</sub> | | 2.5 | | 3.9 | | 4.7 | | 5.5 | ns | | | t <sub>DCLK2LE</sub> | | 2.5 | | 2.6 | | 3.1 | | 3.9 | ns | | | t <sub>SAMELAB</sub> | | 0.2 | | 0.2 | | 0.3 | | 0.3 | ns | | | t <sub>SAMEROW</sub> | | 2.8 | | 3.0 | | 3.2 | | 3.4 | ns | | | t <sub>SAME</sub> COLUMN | | 3.0 | | 3.2 | | 3.4 | | 3.6 | ns | | | t <sub>DIFFROW</sub> | | 5.8 | | 6.2 | | 6.6 | | 7.0 | ns | | | t <sub>TWOROWS</sub> | | 8.6 | | 9.2 | | 9.8 | | 10.4 | ns | | | t <sub>LEPERIPH</sub> | | 4.5 | | 5.5 | | 6.1 | | 7.0 | ns | | | t <sub>LABCARRY</sub> | | 0.3 | | 0.4 | | 0.5 | | 0.7 | ns | | | t <sub>LABCASC</sub> | | 0.0 | | 1.3 | | 1.6 | | 2.0 | ns | | | Table 76. EPF | 10K50V De | vice Exter | nal Timing | Paramete | ers Not | e (1) | | | | |----------------------------|-----------|------------|------------|----------|----------------|-------|----------------|------|------| | Symbol | -1 Spee | d Grade | -2 Spee | d Grade | -3 Speed Grade | | -4 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>DRR</sub> | | 11.2 | | 14.0 | | 17.2 | | 21.1 | ns | | t <sub>INSU</sub> (2), (3) | 5.5 | | 4.2 | | 5.2 | | 6.9 | | ns | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>оитсо</sub> (3) | 2.0 | 5.9 | 2.0 | 7.8 | 2.0 | 9.5 | 2.0 | 11.1 | ns | | Table 77. EPF10K50V Device External Bidirectional Timing Parameters Note (1) | | | | | | | | | | | | |------------------------------------------------------------------------------------|---------|---------|---------|-------------------------------|-----|---------|---------|------|----|--|--| | Symbol | -1 Spee | d Grade | -2 Spee | -2 Speed Grade -3 Speed Grade | | -4 Spee | d Grade | Unit | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | ] | | | | t <sub>INSUBIDIR</sub> | 2.0 | | 2.8 | | 3.5 | | 4.1 | | ns | | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>OUTCOBIDIR</sub> | 2.0 | 5.9 | 2.0 | 7.8 | 2.0 | 9.5 | 2.0 | 11.1 | ns | | | | t <sub>XZBIDIR</sub> | | 8.0 | | 9.8 | | 11.8 | | 14.3 | ns | | | | t <sub>ZXBIDIR</sub> | | 8.0 | | 9.8 | | 11.8 | | 14.3 | ns | | | | Symbol | -2 Spee | -2 Speed Grade | | ed Grade | -4 Spee | Unit | | |--------------------------|---------|----------------|-----|----------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 8.0 | | 9.0 | | 9.5 | ns | | t <sub>DIN2LE</sub> | | 2.4 | | 3.0 | | 3.1 | ns | | t <sub>DIN2DATA</sub> | | 5.0 | | 6.3 | | 7.4 | ns | | t <sub>DCLK2IOE</sub> | | 3.6 | | 4.6 | | 5.1 | ns | | t <sub>DCLK2LE</sub> | | 2.4 | | 3.0 | | 3.1 | ns | | t <sub>SAMELAB</sub> | | 0.4 | | 0.6 | | 0.8 | ns | | t <sub>SAMEROW</sub> | | 4.5 | | 5.3 | | 6.5 | ns | | t <sub>SAME</sub> COLUMN | | 9.0 | | 9.5 | | 9.7 | ns | | t <sub>DIFFROW</sub> | | 13.5 | | 14.8 | | 16.2 | ns | | t <sub>TWOROWS</sub> | | 18.0 | | 20.1 | | 22.7 | ns | | t <sub>LEPERIPH</sub> | | 8.1 | | 8.6 | | 9.5 | ns | | t <sub>LABCARRY</sub> | | 0.6 | | 0.8 | | 1.0 | ns | | t <sub>LABCASC</sub> | | 0.8 | | 1.0 | | 1.2 | ns | | Table 83. EPF10K130V Device External Timing Parameters Note (1) | | | | | | | | | | |-----------------------------------------------------------------|---------|----------|---------|---------|---------|------|----|--|--| | Symbol | -2 Spec | ed Grade | -3 Spee | d Grade | -4 Spee | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>DRR</sub> | | 15.0 | | 19.1 | | 24.2 | ns | | | | t <sub>INSU</sub> (2), (3) | 6.9 | | 8.6 | | 11.0 | | ns | | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>оитсо</sub> (3) | 2.0 | 7.8 | 2.0 | 9.9 | 2.0 | 11.3 | ns | | | | Table 84. EPF10K130V Device External Bidirectional Timing Parameters Note (1) | | | | | | | | | | |-------------------------------------------------------------------------------------|---------|----------|---------|----------|---------|------|----|--|--| | Symbol | -2 Spec | ed Grade | -3 Spec | ed Grade | -4 Spee | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>INSUBIDIR</sub> | 6.7 | | 8.5 | | 10.8 | | ns | | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>OUTCOBIDIR</sub> | 2.0 | 6.9 | 2.0 | 8.8 | 2.0 | 10.2 | ns | | | | t <sub>XZBIDIR</sub> | | 12.9 | | 16.4 | | 19.3 | ns | | | | t <sub>ZXBIDIR</sub> | | 12.9 | | 16.4 | | 19.3 | ns | | | | Symbol | -1 Spee | d Grade | -2 Spee | d Grade | -3 Speed Grade | | Unit | |--------------------------|---------|---------|---------|---------|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 3.9 | | 4.4 | | 5.1 | ns | | t <sub>DIN2LE</sub> | | 1.2 | | 1.5 | | 1.9 | ns | | t <sub>DIN2DATA</sub> | | 3.2 | | 3.6 | | 4.5 | ns | | t <sub>DCLK2IOE</sub> | | 3.0 | | 3.5 | | 4.6 | ns | | t <sub>DCLK2LE</sub> | | 1.2 | | 1.5 | | 1.9 | ns | | t <sub>SAMELAB</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>SAMEROW</sub> | | 2.3 | | 2.4 | | 2.7 | ns | | t <sub>SAME</sub> COLUMN | | 1.3 | | 1.4 | | 1.9 | ns | | t <sub>DIFFROW</sub> | | 3.6 | | 3.8 | | 4.6 | ns | | t <sub>TWOROWS</sub> | | 5.9 | | 6.2 | | 7.3 | ns | | t <sub>LEPERIPH</sub> | | 3.5 | | 3.8 | | 4.1 | ns | | t <sub>LABCARRY</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>LABCASC</sub> | | 0.9 | | 1.1 | | 1.4 | ns | | Table 97. EPF10K30A External Reference Timing Parameters Note (1) | | | | | | | | | | |-------------------------------------------------------------------|---------|---------|---------|----------|---------|------|----|--|--| | Symbol | -1 Spee | d Grade | -2 Spec | ed Grade | -3 Spee | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>DRR</sub> | | 11.0 | | 13.0 | | 17.0 | ns | | | | t <sub>INSU</sub> (2), (3) | 2.5 | | 3.1 | | 3.9 | | ns | | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>outco</sub> (3) | 2.0 | 5.4 | 2.0 | 6.2 | 2.0 | 8.3 | ns | | | | Table 98. EPF10K30A Device External Bidirectional Timing Parameters Note (1) | | | | | | | | | |------------------------------------------------------------------------------------|---------|----------|---------|----------|---------|------|----|--| | Symbol | -1 Spec | ed Grade | -2 Spec | ed Grade | -3 Spee | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>INSUBIDIR</sub> | 4.2 | | 4.9 | | 6.8 | | ns | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>OUTCOBIDIR</sub> | 2.0 | 5.4 | 2.0 | 6.2 | 2.0 | 8.3 | ns | | | t <sub>XZBIDIR</sub> | | 6.2 | | 7.5 | | 9.8 | ns | | | t <sub>ZXBIDIR</sub> | | 6.2 | | 7.5 | | 9.8 | ns | | | Symbol | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Speed Grade | | Unit | |------------------------|---------|----------|---------|---------|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.8 | | 2.1 | | 2.4 | ns | | t <sub>EABDATA2</sub> | | 3.2 | | 3.7 | | 4.4 | ns | | t <sub>EABWE1</sub> | | 0.8 | | 0.9 | | 1.1 | ns | | t <sub>EABWE2</sub> | | 2.3 | | 2.7 | | 3.1 | ns | | t <sub>EABCLK</sub> | | 0.8 | | 0.9 | | 1.1 | ns | | t <sub>EABCO</sub> | | 1.0 | | 1.1 | | 1.4 | ns | | t <sub>EABBYPASS</sub> | | 0.3 | | 0.3 | | 0.4 | ns | | t <sub>EABSU</sub> | 1.3 | | 1.5 | | 1.8 | | ns | | t <sub>EABH</sub> | 0.4 | | 0.5 | | 0.5 | | ns | | $t_{AA}$ | | 4.1 | | 4.8 | | 5.6 | ns | | $t_{WP}$ | 3.2 | | 3.7 | | 4.4 | | ns | | t <sub>WDSU</sub> | 2.4 | | 2.8 | | 3.3 | | ns | | t <sub>WDH</sub> | 0.2 | | 0.2 | | 0.3 | | ns | | t <sub>WASU</sub> | 0.2 | | 0.2 | | 0.3 | | ns | | t <sub>WAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | $t_{WO}$ | | 3.4 | | 3.9 | | 4.6 | ns | | $t_{DD}$ | | 3.4 | | 3.9 | | 4.6 | ns | | t <sub>EABOUT</sub> | | 0.3 | | 0.3 | | 0.4 | ns | | t <sub>EABCH</sub> | 2.5 | | 3.5 | | 4.0 | | ns | | t <sub>EABCL</sub> | 3.2 | | 3.7 | | 4.4 | | ns | | Symbol | -1 Spee | d Grade | -2 Spee | -2 Speed Grade -3 Speed Grade | | Unit | | |------------------------|---------|---------|---------|-------------------------------|------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 6.8 | | 7.8 | | 9.2 | ns | | t <sub>EABRCCOMB</sub> | 6.8 | | 7.8 | | 9.2 | | ns | | t <sub>EABRCREG</sub> | 5.4 | | 6.2 | | 7.4 | | ns | | t <sub>EABWP</sub> | 3.2 | | 3.7 | | 4.4 | | ns | | t <sub>EABWCCOMB</sub> | 3.4 | | 3.9 | | 4.7 | | ns | | t <sub>EABWCREG</sub> | 9.4 | | 10.8 | | 12.8 | | ns | | t <sub>EABDD</sub> | | 6.1 | | 6.9 | | 8.2 | ns | | t <sub>EABDATACO</sub> | | 2.1 | | 2.3 | | 2.9 | ns | | t <sub>EABDATASU</sub> | 3.7 | | 4.3 | | 5.1 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 2.8 | | 3.3 | | 3.8 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 3.4 | | 4.0 | | 4.6 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 1.9 | | 2.3 | | 2.6 | | ns | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWO</sub> | | 5.1 | | 5.7 | | 6.9 | ns |