Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 216 | | Number of Logic Elements/Cells | 1728 | | Total RAM Bits | 12288 | | Number of I/O | 102 | | Number of Gates | 69000 | | Voltage - Supply | 3V ~ 3.6V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 144-LQFP | | Supplier Device Package | 144-TQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k30atc144-3 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Larger blocks of RAM are created by combining multiple EABs. For example, two $256 \times 8$ RAM blocks can be combined to form a $256 \times 16$ RAM block; two $512 \times 4$ blocks of RAM can be combined to form a $512 \times 8$ RAM block. See Figure 3. Figure 3. Examples of Combining EABs If necessary, all EABs in a device can be cascaded to form a single RAM block. EABs can be cascaded to form RAM blocks of up to 2,048 words without impacting timing. Altera's software automatically combines EABs to meet a designer's RAM specifications. EABs provide flexible options for driving and controlling clock signals. Different clocks can be used for the EAB inputs and outputs. Registers can be independently inserted on the data input, EAB output, or the address and WE inputs. The global signals and the EAB local interconnect can drive the WE signal. The global signals, dedicated clock pins, and EAB local interconnect can drive the EAB clock signals. Because the LEs drive the EAB local interconnect, the LEs can control the WE signal or the EAB clock signals. Each EAB is fed by a row interconnect and can drive out to row and column interconnects. Each EAB output can drive up to two row channels and up to two column channels; the unused row channel can be driven by other LEs. This feature increases the routing resources available for EAB outputs. See Figure 4. ## Up/Down Counter Mode The up/down counter mode offers counter enable, clock enable, synchronous up/down control, and data loading options. These control signals are generated by the data inputs from the LAB local interconnect, the carry-in signal, and output feedback from the programmable register. The Up/down counter mode uses 2 three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading. Data can also be loaded asynchronously with the clear and preset register control signals, without using the LUT resources. #### Clearable Counter Mode The clearable counter mode is similar to the up/down counter mode, but supports a synchronous clear instead of the up/down control. The clear function is substituted for the cascade-in signal in the up/down counter mode. Clearable counter mode uses 2 three-input LUTs: one generates the counter data, and the other generates the fast carry bit. Synchronous loading is provided by a 2-to-1 multiplexer. The output of this multiplexer is ANDed with a synchronous clear signal. ## Internal Tri-State Emulation Internal tri-state emulation provides internal tri-stating without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer. ## Clear & Preset Logic Control Logic for the programmable register's clear and preset functions is controlled by the DATA3, LABCTRL1, and LABCTRL2 inputs to the LE. The clear and preset control structure of the LE asynchronously loads signals into a register. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear. Alternatively, the register can be set up so that LABCTRL1 implements an asynchronous load. The data to be loaded is driven to DATA3; when LABCTRL1 is asserted, DATA3 is loaded into the register. Figure 11. LAB Connections to Row & Column Interconnect Each IOE selects the clock, clear, clock enable, and output enable controls from a network of I/O control signals called the peripheral control bus. The peripheral control bus uses high-speed drivers to minimize signal skew across devices; it provides up to 12 peripheral control signals that can be allocated as follows: - Up to eight output enable signals - Up to six clock enable signals - Up to two clock signals - Up to two clear signals If more than six clock enable or eight output enable signals are required, each IOE on the device can be controlled by clock enable and output enable signals driven by specific LEs. In addition to the two clock signals available on the peripheral control bus, each IOE can use one of two dedicated clock pins. Each peripheral control signal can be driven by any of the dedicated input pins or the first LE of each LAB in a particular row. In addition, an LE in a different row can drive a column interconnect, which causes a row interconnect to drive the peripheral control signal. The chip-wide reset signal will reset all IOE registers, overriding any other control signals. Tables 8 and 9 list the sources for each peripheral control signal, and the rows that can drive global signals. These tables also show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals. | Table 8. EPF10K10, EPF10K20, EPF10K30, EPF10K40 & EPF10K50 Peripheral Bus Sources | | | | | | | |-----------------------------------------------------------------------------------|-----------------------|----------|-----------------------|----------|-----------------------|--| | Peripheral<br>Control Signal | EPF10K10<br>EPF10K10A | EPF10K20 | EPF10K30<br>EPF10K30A | EPF10K40 | EPF10K50<br>EPF10K50V | | | OE0 | Row A | Row A | Row A | Row A | Row A | | | OE1 | Row A | Row B | Row B | Row C | Row B | | | OE2 | Row B | Row C | Row C | Row D | Row D | | | OE3 | Row B | Row D | Row D | Row E | Row F | | | OE4 | Row C | Row E | Row E | Row F | Row H | | | OE5 | Row C | Row F | Row F | Row G | Row J | | | CLKENA0/CLK0/GLOBAL0 | Row A | Row A | Row A | Row B | Row A | | | CLKENA1/OE6/GLOBAL1 | Row A | Row B | Row B | Row C | Row C | | | CLKENA2/CLR0 | Row B | Row C | Row C | Row D | Row E | | | CLKENA3/OE7/GLOBAL2 | Row B | Row D | Row D | Row E | Row G | | | CLKENA4/CLR1 | Row C | Row E | Row E | Row F | Row I | | | CLKENA5/CLK1/GLOBAL3 | Row C | Row F | Row F | Row H | Row J | | | Peripheral<br>Control Signal | EPF10K70 | EPF10K100<br>EPF10K100A | EPF10K130V | EPF10K250A | |------------------------------|----------|-------------------------|------------|------------| | OE 0 | Row A | Row A | Row C | Row E | | OE1 | Row B | Row C | Row E | Row G | | OE2 | Row D | Row E | Row G | Row I | | OE3 | Row I | Row L | Row N | Row P | | OE 4 | Row G | Row I | Row K | Row M | | OE5 | Row H | Row K | Row M | Row O | | CLKENA0/CLK0/GLOBAL0 | Row E | Row F | Row H | Row J | | CLKENA1/OE6/GLOBAL1 | Row C | Row D | Row F | Row H | | CLKENA2/CLR0 | Row B | Row B | Row D | Row F | | CLKENA3/OE7/GLOBAL2 | Row F | Row H | Row J | Row L | | CLKENA4/CLR1 | Row H | Row J | Row L | Row N | | CLKENA5/CLK1/GLOBAL3 | Row E | Row G | Row I | Row K | Figure 15. FLEX 10K Column-to-IOE Connections The values for m and n are provided in Table 11. Table 11 lists the FLEX 10K column-to-IOE interconnect resources. | Table 11. FLEX 10K Column-to-IOE Interconnect Resources | | | | | | |---------------------------------------------------------|-------------------------|----------------------------|--|--|--| | Device | Channels per Column (n) | Column Channel per Pin (m) | | | | | EPF10K10<br>EPF10K10A | 24 | 16 | | | | | EPF10K20 | 24 | 16 | | | | | EPF10K30<br>EPF10K30A | 24 | 16 | | | | | EPF10K40 | 24 | 16 | | | | | EPF10K50<br>EPF10K50V | 24 | 16 | | | | | EPF10K70 | 24 | 16 | | | | | EPF10K100<br>EPF10K100A | 24 | 16 | | | | | EPF10K130V | 32 | 24 | | | | | EPF10K250A | 40 | 32 | | | | ## Slew-Rate Control The output buffer in each IOE has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A slower slew rate reduces system noise and adds a maximum delay of approximately 2.9 ns. The fast slew rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew rate on a pin-by-pin basis during design entry or assign a default slew rate to all pins on a device-wide basis. The slow slew rate setting affects only the falling edge of the output. ## **Open-Drain Output Option** FLEX 10K devices provide an optional open-drain (electrically equivalent to an open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane. Additionally, the Altera software can convert tri-state buffers with grounded data inputs to open-drain pins automatically. Open-drain output pins on FLEX 10K devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a $V_{\rm IH}$ of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The $I_{\rm OL}$ current specification should be considered when selecting a pull-up resistor. Output pins on 5.0-V FLEX 10K devices with $V_{CCIO} = 3.3 \text{ V}$ or 5.0 V (with a pull-up resistor to the 5.0-V supply) can also drive 5.0-V CMOS input pins. In this case, the pull-up transistor will turn off when the pin voltage exceeds 3.3 V. Therefore, the pin does not have to be open-drain. ## MultiVolt I/O Interface The FLEX 10K device architecture supports the MultiVolt I/O interface feature, which allows FLEX 10K devices to interface with systems of differing supply voltages. These devices have one set of $V_{CC}$ pins for internal operation and input buffers (VCCINT) and another set for I/O output drivers (VCCIO). | Table 13. FLEX 10K JTAG Instructions | | | | | | |--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | JTAG Instruction | Description | | | | | | SAMPLE/PRELOAD | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins. | | | | | | EXTEST | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins. | | | | | | BYPASS | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation. | | | | | | USERCODE | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO. | | | | | | IDCODE | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO. | | | | | | ICR Instructions | These instructions are used when configuring a FLEX 10K device via JTAG ports with a BitBlaster, or ByteBlasterMV or MasterBlaster download cable, or using a Jam File (.jam) or Jam Byte-Code File (.jbc) via an embedded processor. | | | | | The instruction register length of FLEX 10K devices is 10 bits. The USERCODE register length in FLEX 10K devices is 32 bits; 7 bits are determined by the user, and 25 bits are predetermined. Tables 14 and 15 show the boundary-scan register length and device IDCODE information for FLEX 10K devices. | Device | Boundary-Scan<br>Register Length | |-----------------------|----------------------------------| | EPF10K10, EPF10K10A | 480 | | EPF10K20 | 624 | | EPF10K30, EPF10K30A | 768 | | EPF10K40 | 864 | | EPF10K50, EPF10K50V | 960 | | EPF10K70 | 1,104 | | EPF10K100, EPF10K100A | 1,248 | | EPF10K130V | 1,440 | | EPF10K250A | 1,440 | Figure 18 shows the timing requirements for the JTAG signals. Table 16 shows the timing parameters and values for FLEX 10K devices. | Table 16. JTAG Timing Parameters & Values | | | | | | |-------------------------------------------|------------------------------------------------|-----|-----|------|--| | Symbol | Parameter | Min | Max | Unit | | | t <sub>JCP</sub> | TCK clock period | 100 | | ns | | | t <sub>JCH</sub> | TCK clock high time | 50 | | ns | | | t <sub>JCL</sub> | TCK clock low time | 50 | | ns | | | t <sub>JPSU</sub> | JTAG port setup time | 20 | | ns | | | t <sub>JPH</sub> | JTAG port hold time | 45 | | ns | | | t <sub>JPCO</sub> | JTAG port clock to output | | 25 | ns | | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | | 25 | ns | | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | | 25 | ns | | | t <sub>JSSU</sub> | Capture register setup time | 20 | | ns | | | t <sub>JSH</sub> | Capture register hold time | 45 | | ns | | | t <sub>JSCO</sub> | Update register clock to output | | 35 | ns | | | t <sub>JSZX</sub> | Update register high-impedance to valid output | | 35 | ns | | | t <sub>JSXZ</sub> | Update register valid output to high impedance | | 35 | ns | | #### Notes to tables: - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. - (3) Numbers in parentheses are for industrial-temperature-range devices. - (4) Maximum $V_{CC}$ rise time is 100 ms. $V_{CC}$ must rise monotonically. - (5) Typical values are for $T_A = 25^{\circ}$ C and $V_{CC} = 5.0$ V. - (6) These values are specified under the Recommended Operation Condition shown in Table 18 on page 45. - (7) The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current. - (8) The $I_{OL}$ parameter refers to low-level TTL or CMOS output current. This parameter applies to open-drain pins as well as output pins. - (9) This value is specified for normal device operation. The value may vary during power-up. - (10) Capacitance is sample-tested only. Figure 20 shows the typical output drive characteristics of FLEX 10K devices with 5.0-V and 3.3-V $V_{\rm CCIO}$ . The output driver is compliant with the 5.0-V *PCI Local Bus Specification, Revision 2.2* (for 5.0-V $V_{\rm CCIO}$ ). Figure 20. Output Drive Characteristics of FLEX 10K Devices | Table 29. 3.3-V Device Capacitance of EPF10K10A & EPF10K30A Devices | | | | | | |---------------------------------------------------------------------|------------------------------------------|-------------------------------------|-----|-----|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 12 | pF | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | Table 30. 3.3-V Device Capacitance of EPF10K100A Devices Note (12) | | | | | | | |------------------------------------------------------------------------|------------------------------------------|-------------------------------------|-----|-----|------|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 10 | pF | | | C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 15 | pF | | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | • | 10 | pF | | | Table 31. 3.3-V Device Capacitance of EPF10K250A Devices Note (12) | | | | | | |--------------------------------------------------------------------|------------------------------------------|-------------------------------------|-----|-----|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 10 | pF | | C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 15 | pF | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 10 | pF | #### Notes to tables: - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) Minimum DC voltage input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns. - (3) Numbers in parentheses are for industrial-temperature-range devices. - (4) Maximum $V_{CC}$ rise time is 100 ms, and $V_{CC}$ must rise monotonically. - (5) FLEX 10KA device inputs may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered. - (6) Typical values are for $T_A = 25^{\circ}$ C and $V_{CC} = 3.3$ V. - (7) These values are specified under the Recommended Operating Conditions shown in Table 27 on page 51. - (8) The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current. - (9) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins. - (10) This value is specified for normal device operation. The value may vary during power-up. - (11) This parameter applies to all -1 speed grade commercial temperature devices and all -2 speed grade industrial-temperature devices. - (12) Capacitance is sample-tested only. Figure 26. FLEX 10K Device IOE Timing Model Figure 27. FLEX 10K Device EAB Timing Model Figures 28 shows the timing model for bidirectional I/O pin timing. | Symbol | Parameter | | | |--------------------------|----------------------------------------------------------------------------------------------------------------------|-----|--| | t <sub>DIN2IOE</sub> | Delay from dedicated input pin to IOE control input | (7) | | | t <sub>DCLK2LE</sub> | Delay from dedicated clock pin to LE or EAB clock | (7) | | | t <sub>DIN2DATA</sub> | Delay from dedicated input or clock to LE or EAB data | (7) | | | t <sub>DCLK2IOE</sub> | Delay from dedicated clock pin to IOE clock | (7) | | | t <sub>DIN2LE</sub> | Delay from dedicated input pin to LE or EAB control input | (7) | | | t <sub>SAMELAB</sub> | Routing delay for an LE driving another LE in the same LAB | | | | t <sub>SAMEROW</sub> | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row | | | | t <sub>SAME</sub> COLUMN | Routing delay for an LE driving an IOE in the same column | (7) | | | t <sub>DIFFROW</sub> | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row | (7) | | | t <sub>TWOROWS</sub> | Routing delay for a row IOE or EAB driving an LE or EAB in a different row | (7) | | | t <sub>LEPERIPH</sub> | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus | (7) | | | t <sub>LABCARRY</sub> | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB | | | | t <sub>LABCASC</sub> | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB | | | | Table 37. External Timing Parameters Notes (8), (10) | | | | | |------------------------------------------------------|------------------------------------------------------------------------------------------------|------------|--|--| | Symbol | Parameter | Conditions | | | | t <sub>DRR</sub> | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (9) | | | | t <sub>INSU</sub> | Setup time with global clock at IOE register | | | | | t <sub>INH</sub> | Hold time with global clock at IOE register | | | | | t <sub>OUTCO</sub> | Clock-to-output delay with global clock at IOE register | | | | | Table 38. External Bidirectional Timing Parameters Note (10) | | | | | | | |--------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------|--|--|--|--| | Symbol | Parameter | Condition | | | | | | t <sub>INSUBIDIR</sub> | Setup time for bidirectional pins with global clock at adjacent LE register | | | | | | | t <sub>INHBIDIR</sub> | Hold time for bidirectional pins with global clock at adjacent LE register | | | | | | | t <sub>OUTCOBIDIR</sub> | Clock-to-output delay for bidirectional pins with global clock at IOE register | | | | | | | t <sub>XZBIDIR</sub> | Synchronous IOE output buffer disable delay | | | | | | | t <sub>ZXBIDIR</sub> | Synchronous IOE output buffer enable delay, slow slew rate = off | | | | | | #### Notes to tables: - Microparameters are timing delays contributed by individual architectural elements. These parameters cannot be measured explicitly. - (2) Operating conditions: $V_{CCIO} = 5.0 \text{ V} \pm 5\%$ for commercial use in FLEX 10K devices. $V_{CCIO}$ = 5.0 V ± 10% for industrial use in FLEX 10K devices. $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial or industrial use in FLEX 10KA devices. - (3) Operating conditions: $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial or industrial use in FLEX 10K devices. - $V_{CCIO}$ = 2.5 V ± 0.2 V for commercial or industrial use in FLEX 10KA devices. - (4) Operating conditions: $V_{CCIO} = 2.5 \text{ V}$ , 3.3 V, or 5.0 V. - (5) Because the RAM in the EAB is self-timed, this parameter can be ignored when the WE signal is registered. - (6) EAB macroparameters are internal parameters that can simplify predicting the behavior of an EAB at its boundary; these parameters are calculated by summing selected microparameters. - (7) These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance. - (8) External reference timing parameters are factory-tested, worst-case values specified by Altera. A representative subset of signal paths is tested to approximate typical device applications. - (9) Contact Altera Applications for test circuit specifications and test conditions. - (10) These timing parameters are sample-tested only. Figures 29 and 30 show the asynchronous and synchronous timing waveforms, respectively, for the EAB macroparameters in Table 34. Figure 29. EAB Asynchronous Timing Waveforms #### **EAB Asynchronous Read** ### **EAB Asynchronous Write** | Table 66. EPF10K100 Device EAB Internal Microparameters Note (1) | | | | | | | | |------------------------------------------------------------------|------------------|-----|---------|---------|----------------|------|------| | Symbol | -3DX Speed Grade | | -3 Spee | d Grade | -4 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.5 | | 1.5 | | 1.9 | ns | | t <sub>EABDATA2</sub> | | 4.8 | | 4.8 | | 6.0 | ns | | t <sub>EABWE1</sub> | | 1.0 | | 1.0 | | 1.2 | ns | | t <sub>EABWE2</sub> | | 5.0 | | 5.0 | | 6.2 | ns | | t <sub>EABCLK</sub> | | 1.0 | | 1.0 | | 2.2 | ns | | t <sub>EABCO</sub> | | 0.5 | | 0.5 | | 0.6 | ns | | t <sub>EABBYPASS</sub> | | 1.5 | | 1.5 | | 1.9 | ns | | t <sub>EABSU</sub> | 1.5 | | 1.5 | | 1.8 | | ns | | t <sub>EABH</sub> | 2.0 | | 2.0 | | 2.5 | | ns | | $t_{AA}$ | | 8.7 | | 8.7 | | 10.7 | ns | | $t_{WP}$ | 5.8 | | 5.8 | | 7.2 | | ns | | t <sub>WDSU</sub> | 1.6 | | 1.6 | | 2.0 | | ns | | t <sub>WDH</sub> | 0.3 | | 0.3 | | 0.4 | | ns | | t <sub>WASU</sub> | 0.5 | | 0.5 | | 0.6 | | ns | | $t_{WAH}$ | 1.0 | | 1.0 | | 1.2 | | ns | | $t_{WO}$ | | 5.0 | | 5.0 | | 6.2 | ns | | $t_{DD}$ | | 5.0 | | 5.0 | | 6.2 | ns | | t <sub>EABOUT</sub> | | 0.5 | | 0.5 | | 0.6 | ns | | t <sub>EABCH</sub> | 4.0 | | 4.0 | | 4.0 | | ns | | t <sub>EABCL</sub> | 5.8 | | 5.8 | | 7.2 | | ns | #### Notes to tables: - (1) All timing parameters are described in Tables 32 through 38 in this data sheet. - (2) Using an LE to register the signal may provide a lower setup time. - (3) This parameter is specified by characterization. Tables 92 through 98 show EPF10K30A device internal and external timing parameters. | Table 92. EPF10K30A Device LE Timing Microparameters Note (1) | | | | | | | | |---------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 0.8 | | 1.1 | | 1.5 | ns | | t <sub>CLUT</sub> | | 0.6 | | 0.7 | | 1.0 | ns | | t <sub>RLUT</sub> | | 1.2 | | 1.5 | | 2.0 | ns | | t <sub>PACKED</sub> | | 0.6 | | 0.6 | | 1.0 | ns | | t <sub>EN</sub> | | 1.3 | | 1.5 | | 2.0 | ns | | t <sub>CICO</sub> | | 0.2 | | 0.3 | | 0.4 | ns | | t <sub>CGEN</sub> | | 0.8 | | 1.0 | | 1.3 | ns | | t <sub>CGENR</sub> | | 0.6 | | 0.8 | | 1.0 | ns | | t <sub>CASC</sub> | | 0.9 | | 1.1 | | 1.4 | ns | | $t_{\rm C}$ | | 1.1 | | 1.3 | | 1.7 | ns | | $t_{\rm CO}$ | | 0.4 | | 0.6 | | 0.7 | ns | | t <sub>COMB</sub> | | 0.6 | | 0.7 | | 0.9 | ns | | $t_{SU}$ | 0.9 | | 0.9 | | 1.4 | | ns | | t <sub>H</sub> | 1.1 | | 1.3 | | 1.7 | | ns | | t <sub>PRE</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>CLR</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>CH</sub> | 3.0 | | 3.5 | | 4.0 | | ns | | $t_{CL}$ | 3.0 | | 3.5 | | 4.0 | | ns | | Symbol | -1 Spee | -1 Speed Grade | | -2 Speed Grade | | d Grade | Unit | |---------------------|---------|----------------|-----|----------------|-----|---------|------| | | Min | Max | Min | Max | Min | Max | | | $t_{IOD}$ | | 2.2 | | 2.6 | | 3.4 | ns | | t <sub>IOC</sub> | | 0.3 | | 0.3 | | 0.5 | ns | | t <sub>IOCO</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | t <sub>IOCOMB</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>IOSU</sub> | 1.4 | | 1.7 | | 2.2 | | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |------------------------|----------------|-----|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 5.5 | | 6.5 | | 8.5 | ns | | t <sub>EABDATA2</sub> | | 1.1 | | 1.3 | | 1.8 | ns | | t <sub>EABWE1</sub> | | 2.4 | | 2.8 | | 3.7 | ns | | t <sub>EABWE2</sub> | | 2.1 | | 2.5 | | 3.2 | ns | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.2 | ns | | t <sub>EABCO</sub> | | 1.7 | | 2.0 | | 2.6 | ns | | t <sub>EABBYPASS</sub> | | 0.0 | | 0.0 | | 0.3 | ns | | t <sub>EABSU</sub> | 1.2 | | 1.4 | | 1.9 | | ns | | t <sub>EABH</sub> | 0.1 | | 0.1 | | 0.3 | | ns | | t <sub>AA</sub> | | 4.2 | | 5.0 | | 6.5 | ns | | $t_{WP}$ | 3.8 | | 4.5 | | 5.9 | | ns | | t <sub>WDSU</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | t <sub>WDH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | t <sub>WASU</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | t <sub>WAH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | $t_{WO}$ | | 3.7 | | 4.4 | | 6.4 | ns | | $t_{DD}$ | | 3.7 | | 4.4 | | 6.4 | ns | | t <sub>EABOUT</sub> | | 0.0 | | 0.1 | | 0.6 | ns | | t <sub>EABCH</sub> | 3.0 | | 3.5 | | 4.0 | | ns | | t <sub>EABCL</sub> | 3.8 | | 4.5 | | 5.9 | | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |---------------------|----------------|-----|----------------|-----|----------------|------|------| | | Min | Max | Min | Max | Min | Max | 1 | | $t_{IOD}$ | | 2.5 | | 2.9 | | 3.4 | ns | | $t_{IOC}$ | | 0.3 | | 0.3 | | 0.4 | ns | | $t_{IOCO}$ | | 0.2 | | 0.2 | | 0.3 | ns | | $t_{IOCOMB}$ | | 0.5 | | 0.6 | | 0.7 | ns | | $t_{IOSU}$ | 1.3 | | 1.7 | | 1.8 | | ns | | $t_{IOH}$ | 0.2 | | 0.2 | | 0.3 | | ns | | $t_{IOCLR}$ | | 1.0 | | 1.2 | | 1.4 | ns | | $t_{OD1}$ | | 2.2 | | 2.6 | | 3.0 | ns | | $t_{OD2}$ | | 4.5 | | 5.3 | | 6.1 | ns | | t <sub>OD3</sub> | | 6.8 | | 7.9 | | 9.3 | ns | | $t_{XZ}$ | | 2.7 | | 3.1 | | 3.7 | ns | | t <sub>ZX1</sub> | | 2.7 | | 3.1 | | 3.7 | ns | | $t_{ZX2}$ | | 5.0 | | 5.8 | | 6.8 | ns | | $t_{ZX3}$ | | 7.3 | | 8.4 | | 10.0 | ns | | t <sub>INREG</sub> | | 5.3 | | 6.1 | | 7.2 | ns | | t <sub>IOFD</sub> | | 4.7 | | 5.5 | | 6.4 | ns | | t <sub>INCOMB</sub> | | 4.7 | | 5.5 | | 6.4 | ns | Multiple FLEX 10K devices can be configured in any of the five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device. | Table 116. Data Sources for Configuration | | | | | | |-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Configuration Scheme | Data Source | | | | | | Configuration device | EPC1, EPC2, EPC16, or EPC1441 configuration device | | | | | | Passive serial (PS) | BitBlaster, MasterBlaster, or ByteBlasterMV download cable, or serial data source | | | | | | Passive parallel asynchronous (PPA) | Parallel data source | | | | | | Passive parallel synchronous (PPS) | Parallel data source | | | | | | JTAG | BitBlaster, MasterBlaster, or ByteBlasterMV download cable, or microprocessor with Jam STAPL file or Jam Byte-Code file | | | | | ## Device Pin-Outs See the Altera web site (http://www.altera.com) or the Altera Digital Library for pin-out information. ## Revision History The information contained in the *FLEX 10K Embedded Programmable Logic Device Family Data Sheet* version 4.2 supersedes information published in previous versions. ## **Version 4.2 Changes** The following change was made to version 4.2 of the *FLEX 10K Embedded Programmable Logic Device Family Data Sheet*: updated Figure 13. ## **Version 4.1 Changes** The following changes were made to version 4.1 of the FLEX 10K Embedded Programmable Logic Device Family Data Sheet. - Updated General Description section - Updated I/O Element section - Updated SameFrame Pin-Outs section - Updated Figure 16 - Updated Tables 13 and 116 - Added Note 9 to Table 19 - Added Note 10 to Table 24 - Added Note 10 to Table 28 101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. I.S. EN ISO 9001