Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 216 | | Number of Logic Elements/Cells | 1728 | | Total RAM Bits | 12288 | | Number of I/O | 102 | | Number of Gates | 69000 | | Voltage - Supply | 3V ~ 3.6V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Package / Case | 144-LQFP | | Supplier Device Package | 144-TQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k30ati144-2n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong The programmable flipflop in the LE can be configured for D, T, JK, or SR operation. The clock, clear, and preset control signals on the flipflop can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the flipflop is bypassed and the output of the LUT drives the output of the LE. The LE has two outputs that drive the interconnect; one drives the local interconnect and the other drives either the row or column FastTrack Interconnect. The two outputs can be controlled independently. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, can improve LE utilization because the register and the LUT can be used for unrelated functions. The FLEX 10K architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. The carry chain supports high-speed counters and adders; the cascade chain implements wide-input functions with minimum delay. Carry and cascade chains connect all LEs in an LAB and all LABs in the same row. Intensive use of carry and cascade chains can reduce routing flexibility. Therefore, the use of these chains should be limited to speed-critical portions of a design. #### Carry Chain The carry chain provides a very fast (as low as 0.2 ns) carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the FLEX 10K architecture to implement high-speed counters, adders, and comparators of arbitrary width efficiently. Carry chain logic can be created automatically by the Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as LPM and DesignWare functions automatically take advantage of carry chains. Carry chains longer than eight LEs are automatically implemented by linking LABs together. For enhanced fitting, a long carry chain skips alternate LABs in a row. A carry chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from odd-numbered LAB to odd-numbered LAB. For example, the last LE of the first LAB in a row carries to the first LE of the third LAB in the row. The carry chain does not cross the EAB at the middle of the row. For instance, in the EPF10K50 device, the carry chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB. Figure 12 shows the interconnection of adjacent LABs and EABs with row, column, and local interconnects, as well as the associated cascade and carry chains. Each LAB is labeled according to its location: a letter represents the row and a number represents the column. For example, LAB B3 is in row B, column 3. Figure 12. Interconnect Resources #### I/O Element An I/O element (IOE) contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clock-to-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE and, the data input and output enable register should be LE registers placed adjacent to the bidirectional pin. The Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 13 shows the bidirectional I/O registers. Figure 13. Bidirectional I/O Registers Each IOE selects the clock, clear, clock enable, and output enable controls from a network of I/O control signals called the peripheral control bus. The peripheral control bus uses high-speed drivers to minimize signal skew across devices; it provides up to 12 peripheral control signals that can be allocated as follows: - Up to eight output enable signals - Up to six clock enable signals - Up to two clock signals - Up to two clear signals If more than six clock enable or eight output enable signals are required, each IOE on the device can be controlled by clock enable and output enable signals driven by specific LEs. In addition to the two clock signals available on the peripheral control bus, each IOE can use one of two dedicated clock pins. Each peripheral control signal can be driven by any of the dedicated input pins or the first LE of each LAB in a particular row. In addition, an LE in a different row can drive a column interconnect, which causes a row interconnect to drive the peripheral control signal. The chip-wide reset signal will reset all IOE registers, overriding any other control signals. Tables 8 and 9 list the sources for each peripheral control signal, and the rows that can drive global signals. These tables also show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals. Figure 15. FLEX 10K Column-to-IOE Connections The values for m and n are provided in Table 11. Table 11 lists the FLEX 10K column-to-IOE interconnect resources. | Table 11. FLEX 10 | OK Column-to-IOE Interconnec | ct Resources | |-------------------------|------------------------------|----------------------------| | Device | Channels per Column (n) | Column Channel per Pin (m) | | EPF10K10<br>EPF10K10A | 24 | 16 | | EPF10K20 | 24 | 16 | | EPF10K30<br>EPF10K30A | 24 | 16 | | EPF10K40 | 24 | 16 | | EPF10K50<br>EPF10K50V | 24 | 16 | | EPF10K70 | 24 | 16 | | EPF10K100<br>EPF10K100A | 24 | 16 | | EPF10K130V | 32 | 24 | | EPF10K250A | 40 | 32 | # ClockLock & ClockBoost Features To support high-speed designs, selected FLEX 10K devices offer optional ClockLock and ClockBoost circuitry containing a phase-locked loop (PLL) that is used to increase design speed and reduce resource usage. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by sharing resources within the device. The ClockBoost feature allows the designer to distribute a low-speed clock and multiply that clock on-device. Combined, the ClockLock and ClockBoost features provide significant improvements in system performance and bandwidth. The ClockLock and ClockBoost features in FLEX 10K devices are enabled through the Altera software. External devices are not required to use these features. The output of the ClockLock and ClockBoost circuits is not available at any of the device pins. The ClockLock and ClockBoost circuitry locks onto the rising edge of the incoming clock. The circuit output can only drive the clock inputs of registers; the generated clock cannot be gated or inverted. The dedicated clock pin (GCLK1) supplies the clock to the ClockLock and ClockBoost circuitry. When the dedicated clock pin is driving the ClockLock or ClockBoost circuitry, it cannot drive elsewhere in the device. In designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to GCLK1. With the Altera software, GCLK1 can feed both the ClockLock and ClockBoost circuitry in the FLEX 10K device. However, when both circuits are used, the other clock pin (GCLK0) cannot be used. Figure 17 shows a block diagram of how to enable both the ClockLock and ClockBoost circuits in the Altera software. The example shown is a schematic, but a similar approach applies for designs created in AHDL, VHDL, and Verilog HDL. When the ClockLock and ClockBoost circuits are used simultaneously, the input frequency parameter must be the same for both circuits. In Figure 17, the input frequency must meet the requirements specified when the ClockBoost multiplication factor is two. #### Slew-Rate Control The output buffer in each IOE has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A slower slew rate reduces system noise and adds a maximum delay of approximately 2.9 ns. The fast slew rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew rate on a pin-by-pin basis during design entry or assign a default slew rate to all pins on a device-wide basis. The slow slew rate setting affects only the falling edge of the output. #### **Open-Drain Output Option** FLEX 10K devices provide an optional open-drain (electrically equivalent to an open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane. Additionally, the Altera software can convert tri-state buffers with grounded data inputs to open-drain pins automatically. Open-drain output pins on FLEX 10K devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a $V_{\rm IH}$ of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The $I_{\rm OL}$ current specification should be considered when selecting a pull-up resistor. Output pins on 5.0-V FLEX 10K devices with $V_{CCIO} = 3.3 \text{ V}$ or 5.0 V (with a pull-up resistor to the 5.0-V supply) can also drive 5.0-V CMOS input pins. In this case, the pull-up transistor will turn off when the pin voltage exceeds 3.3 V. Therefore, the pin does not have to be open-drain. #### MultiVolt I/O Interface The FLEX 10K device architecture supports the MultiVolt I/O interface feature, which allows FLEX 10K devices to interface with systems of differing supply voltages. These devices have one set of $V_{CC}$ pins for internal operation and input buffers (VCCINT) and another set for I/O output drivers (VCCIO). | Table 1 | 8. FLEX 10K 5.0-V Device Reco | mmended Operating Conditions | | | | |--------------------|-----------------------------------------------------|------------------------------|-------------|--------------------------|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4) | 4.75 (4.50) | 5.25 (5.50) | V | | V <sub>CCIO</sub> | Supply voltage for output buffers, 5.0-V operation | (3), (4) | 4.75 (4.50) | 5.25 (5.50) | V | | | Supply voltage for output buffers, 3.3-V operation | (3), (4) | 3.00 (3.00) | 3.60 (3.60) | V | | VI | Input voltage | | -0.5 | V <sub>CCINT</sub> + 0.5 | V | | Vo | Output voltage | | 0 | V <sub>CCIO</sub> | V | | T <sub>A</sub> | Ambient temperature | For commercial use | 0 | 70 | °C | | | | For industrial use | -40 | 85 | °C | | T <sub>J</sub> | Operating temperature | For commercial use | 0 | 85 | °C | | | | For industrial use | -40 | 100 | °C | | t <sub>R</sub> | Input rise time | | | 40 | ns | | t <sub>F</sub> | Input fall time | | | 40 | ns | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------|-----|--------------------------|------| | V <sub>IH</sub> | High-level input voltage | | 1.7 or<br>0.5 × V <sub>CCINT</sub> ,<br>whichever is<br>lower | | 5.75 | V | | $V_{IL}$ | Low-level input voltage | | -0.5 | | 0.3 × V <sub>CCINT</sub> | V | | V <sub>OH</sub> | 3.3-V high-level TTL output voltage | I <sub>OH</sub> = -11 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (8) | 2.4 | | | V | | | 3.3-V high-level CMOS output voltage | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V (8)}$ | V <sub>CCIO</sub> - 0.2 | | | V | | | 3.3-V high-level PCI output voltage | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V } (8)$ | 0.9 × V <sub>CCIO</sub> | | | V | | | 2.5-V high-level output voltage | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V (8)}$ | 2.1 | | | V | | | | $I_{OH} = -1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (8)$ | 2.0 | | | V | | | | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (8)$ | 1.7 | | | V | | V <sub>OL</sub> | 3.3-V low-level TTL output voltage | I <sub>OL</sub> = 9 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (9) | | | 0.45 | V | | | 3.3-V low-level CMOS output voltage | $I_{OL} = 0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (9)$ | | | 0.2 | V | | | 3.3-V low-level PCI output voltage | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V (9) | | | 0.1 × V <sub>CCIO</sub> | V | | | 2.5-V low-level output voltage | $I_{OL} = 0.1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (9)$ | | | 0.2 | V | | | | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9) | | | 0.4 | V | | | | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9) | | | 0.7 | V | | I <sub>I</sub> | Input pin leakage current | $V_1 = 5.3 \text{ V to } -0.3 \text{ V } (10)$ | -10 | | 10 | μΑ | | I <sub>OZ</sub> | Tri-stated I/O pin leakage current | $V_O = 5.3 \text{ V to } -0.3 \text{ V } (10)$ | -10 | | 10 | μΑ | | I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load | | 0.3 | 10 | mA | | | | $V_I$ = ground, no load (11) | | 10 | | mA | Figure 26. FLEX 10K Device IOE Timing Model Figure 27. FLEX 10K Device EAB Timing Model Figures 28 shows the timing model for bidirectional I/O pin timing. | Symbol | -3 Spee | d Grade | -4 Spee | Unit | | |---------------------|---------|---------|---------|------|----| | | Min | Max | Min | Max | | | $t_{IOD}$ | | 0.4 | | 0.6 | ns | | t <sub>IOC</sub> | | 0.5 | | 0.9 | ns | | t <sub>IOCO</sub> | | 0.4 | | 0.5 | ns | | $t_{IOCOMB}$ | | 0.0 | | 0.0 | ns | | t <sub>IOSU</sub> | 3.1 | | 3.5 | | ns | | t <sub>IOH</sub> | 1.0 | | 1.9 | | ns | | t <sub>IOCLR</sub> | | 1.0 | | 1.2 | ns | | t <sub>OD1</sub> | | 3.3 | | 3.6 | ns | | $t_{OD2}$ | | 5.6 | | 6.5 | ns | | $t_{\text{OD3}}$ | | 7.0 | | 8.3 | ns | | $t_{XZ}$ | | 5.2 | | 5.5 | ns | | t <sub>ZX1</sub> | | 5.2 | | 5.5 | ns | | t <sub>ZX2</sub> | | 7.5 | | 8.4 | ns | | t <sub>ZX3</sub> | | 8.9 | | 10.2 | ns | | t <sub>INREG</sub> | | 7.7 | | 10.0 | ns | | t <sub>IOFD</sub> | | 3.3 | | 4.0 | ns | | t <sub>INCOMB</sub> | | 3.3 | | 4.0 | ns | | Symbol | -3 Spee | d Grade | -4 Spee | -4 Speed Grade | | | |--------------------------|---------|---------|---------|----------------|----|--| | | Min | Max | Min | Max | | | | t <sub>DIN2IOE</sub> | | 6.9 | | 8.7 | ns | | | t <sub>DIN2LE</sub> | | 3.6 | | 4.8 | ns | | | t <sub>DIN2DATA</sub> | | 5.5 | _ | 7.2 | ns | | | t <sub>DCLK2IOE</sub> | | 4.6 | | 6.2 | ns | | | t <sub>DCLK2LE</sub> | | 3.6 | | 4.8 | ns | | | t <sub>SAMELAB</sub> | | 0.3 | | 0.3 | ns | | | t <sub>SAMEROW</sub> | | 3.3 | | 3.7 | ns | | | t <sub>SAME</sub> COLUMN | | 2.5 | | 2.7 | ns | | | t <sub>DIFFROW</sub> | | 5.8 | | 6.4 | ns | | | t <sub>TWOROWS</sub> | | 9.1 | | 10.1 | ns | | | t <sub>LEPERIPH</sub> | | 6.2 | | 7.1 | ns | | | t <sub>LABCARRY</sub> | | 0.4 | | 0.6 | ns | | | t <sub>LABCASC</sub> | | 2.4 | | 3.0 | ns | | | Symbol | -3 Spee | d Grade | -4 Spee | Unit | | |-------------------------|---------|---------|---------|------|----| | | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 7.6 | | 9.4 | ns | | t <sub>DIN2LE</sub> | | 3.6 | | 4.8 | ns | | t <sub>DIN2DATA</sub> | | 5.5 | | 7.2 | ns | | t <sub>DCLK2IOE</sub> | | 4.6 | | 6.2 | ns | | t <sub>DCLK2LE</sub> | | 3.6 | | 4.8 | ns | | t <sub>SAMELAB</sub> | | 0.3 | | 0.3 | ns | | t <sub>SAMEROW</sub> | | 3.3 | | 3.7 | ns | | t <sub>SAMECOLUMN</sub> | | 3.1 | | 3.2 | ns | | t <sub>DIFFROW</sub> | | 6.4 | | 6.4 | ns | | t <sub>TWOROWS</sub> | | 9.7 | | 10.6 | ns | | t <sub>LEPERIPH</sub> | | 6.4 | | 7.1 | ns | | t <sub>LABCARRY</sub> | | 0.4 | | 0.6 | ns | | t <sub>LABCASC</sub> | | 2.4 | | 3.0 | ns | | Table 66. EPF10K100 Device EAB Internal Microparameters Note (1) | | | | | | | | | | |------------------------------------------------------------------|----------|----------|----------------|-----|----------------|------|------|--|--| | Symbol | -3DX Spe | ed Grade | -3 Speed Grade | | -4 Speed Grade | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>EABDATA1</sub> | | 1.5 | | 1.5 | | 1.9 | ns | | | | t <sub>EABDATA2</sub> | | 4.8 | | 4.8 | | 6.0 | ns | | | | t <sub>EABWE1</sub> | | 1.0 | | 1.0 | | 1.2 | ns | | | | t <sub>EABWE2</sub> | | 5.0 | | 5.0 | | 6.2 | ns | | | | t <sub>EABCLK</sub> | | 1.0 | | 1.0 | | 2.2 | ns | | | | t <sub>EABCO</sub> | | 0.5 | | 0.5 | | 0.6 | ns | | | | t <sub>EABBYPASS</sub> | | 1.5 | | 1.5 | | 1.9 | ns | | | | t <sub>EABSU</sub> | 1.5 | | 1.5 | | 1.8 | | ns | | | | t <sub>EABH</sub> | 2.0 | | 2.0 | | 2.5 | | ns | | | | $t_{AA}$ | | 8.7 | | 8.7 | | 10.7 | ns | | | | $t_{WP}$ | 5.8 | | 5.8 | | 7.2 | | ns | | | | t <sub>WDSU</sub> | 1.6 | | 1.6 | | 2.0 | | ns | | | | t <sub>WDH</sub> | 0.3 | | 0.3 | | 0.4 | | ns | | | | t <sub>WASU</sub> | 0.5 | | 0.5 | | 0.6 | | ns | | | | t <sub>WAH</sub> | 1.0 | | 1.0 | | 1.2 | | ns | | | | $t_{WO}$ | | 5.0 | | 5.0 | | 6.2 | ns | | | | $t_{DD}$ | | 5.0 | | 5.0 | | 6.2 | ns | | | | t <sub>EABOUT</sub> | | 0.5 | | 0.5 | | 0.6 | ns | | | | t <sub>EABCH</sub> | 4.0 | | 4.0 | | 4.0 | | ns | | | | t <sub>EABCL</sub> | 5.8 | | 5.8 | | 7.2 | | ns | | | | Table 72. EPI | F10K50V D | evice IOE T | iming Mic | roparamet | ers No | ote (1) | | | | |---------------------|-----------|-------------|-----------|----------------|--------|----------------|-----|---------|------| | Symbol | -1 Spec | ed Grade | -2 Spee | -2 Speed Grade | | -3 Speed Grade | | d Grade | Unit | | | Min | Max | Min | Max | Min | Max | Min | Max | | | $t_{IOD}$ | | 1.2 | | 1.6 | | 1.9 | | 2.1 | ns | | $t_{IOC}$ | | 0.3 | | 0.4 | | 0.5 | | 0.5 | ns | | t <sub>IOCO</sub> | | 0.3 | | 0.3 | | 0.4 | | 0.4 | ns | | t <sub>IOCOMB</sub> | | 0.0 | | 0.0 | | 0.0 | | 0.0 | ns | | $t_{IOSU}$ | 2.8 | | 2.8 | | 3.4 | | 3.9 | | ns | | t <sub>IOH</sub> | 0.7 | | 0.8 | | 1.0 | | 1.4 | | ns | | t <sub>IOCLR</sub> | | 0.5 | | 0.6 | | 0.7 | | 0.7 | ns | | t <sub>OD1</sub> | | 2.8 | | 3.2 | | 3.9 | | 4.7 | ns | | t <sub>OD2</sub> | | _ | | _ | | _ | | _ | ns | | t <sub>OD3</sub> | | 6.5 | | 6.9 | | 7.6 | | 8.4 | ns | | $t_{XZ}$ | | 2.8 | | 3.1 | | 3.8 | | 4.6 | ns | | $t_{ZX1}$ | | 2.8 | | 3.1 | | 3.8 | | 4.6 | ns | | $t_{ZX2}$ | | _ | | _ | | _ | | _ | ns | | $t_{ZX3}$ | | 6.5 | | 6.8 | | 7.5 | | 8.3 | ns | | t <sub>INREG</sub> | | 5.0 | | 5.7 | | 7.0 | | 9.0 | ns | | t <sub>IOFD</sub> | | 1.5 | | 1.9 | | 2.3 | | 2.7 | ns | | t <sub>INCOMB</sub> | | 1.5 | | 1.9 | | 2.3 | | 2.7 | ns | | Symbol | -1 Spee | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | | |---------------------|---------|----------------|-----|----------------|-----|----------------|----|--| | | Min | Max | Min | Max | Min | Max | | | | $t_{IOH}$ | 0.8 | | 1.0 | | 1.3 | | ns | | | t <sub>IOCLR</sub> | | 1.2 | | 1.4 | | 1.9 | ns | | | $t_{OD1}$ | | 1.2 | | 1.4 | | 1.9 | ns | | | $t_{OD2}$ | | 2.9 | | 3.5 | | 4.7 | ns | | | $t_{OD3}$ | | 6.6 | | 7.8 | | 10.5 | ns | | | $t_{XZ}$ | | 1.2 | | 1.4 | | 1.9 | ns | | | $t_{ZX1}$ | | 1.2 | | 1.4 | | 1.9 | ns | | | $t_{ZX2}$ | | 2.9 | | 3.5 | | 4.7 | ns | | | $t_{ZX3}$ | | 6.6 | | 7.8 | | 10.5 | ns | | | t <sub>INREG</sub> | | 5.2 | | 6.3 | | 8.4 | ns | | | t <sub>IOFD</sub> | | 3.1 | | 3.8 | | 5.0 | ns | | | t <sub>INCOMB</sub> | | 3.1 | | 3.8 | | 5.0 | ns | | | Symbol | -1 Spee | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | | |------------------------|---------|----------------|-----|----------------|-----|----------------|----|--| | | Min | Max | Min | Max | Min | Max | | | | t <sub>EABDATA1</sub> | | 3.3 | | 3.9 | | 5.2 | ns | | | t <sub>EABDATA2</sub> | | 1.0 | | 1.3 | | 1.7 | ns | | | t <sub>EABWE1</sub> | | 2.6 | | 3.1 | | 4.1 | ns | | | t <sub>EABWE2</sub> | | 2.7 | | 3.2 | | 4.3 | ns | | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | | t <sub>EABCO</sub> | | 1.2 | | 1.4 | | 1.8 | ns | | | t <sub>EABBYPASS</sub> | | 0.1 | | 0.2 | | 0.2 | ns | | | t <sub>EABSU</sub> | 1.4 | | 1.7 | | 2.2 | | ns | | | t <sub>EABH</sub> | 0.1 | | 0.1 | | 0.1 | | ns | | | $t_{AA}$ | | 4.5 | | 5.4 | | 7.3 | ns | | | $t_{WP}$ | 2.0 | | 2.4 | | 3.2 | | ns | | | t <sub>WDSU</sub> | 0.7 | | 0.8 | | 1.1 | | ns | | | t <sub>WDH</sub> | 0.5 | | 0.6 | | 0.7 | | ns | | | t <sub>WASU</sub> | 0.6 | | 0.7 | | 0.9 | | ns | | | t <sub>WAH</sub> | 0.9 | | 1.1 | | 1.5 | | ns | | | $t_{WO}$ | | 3.3 | | 3.9 | | 5.2 | ns | | | $t_{DD}$ | | 3.3 | | 3.9 | | 5.2 | ns | | | t <sub>EABOUT</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | | t <sub>EABCH</sub> | 3.0 | | 3.5 | | 4.0 | | ns | | | t <sub>EABCL</sub> | 3.03 | | 3.5 | | 4.0 | | ns | | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Spee | Unit | | |--------------------------|----------------|-----|----------------|-----|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 4.2 | | 5.0 | | 6.5 | ns | | t <sub>DIN2LE</sub> | | 2.2 | | 2.6 | | 3.4 | ns | | t <sub>DIN2DATA</sub> | | 4.3 | | 5.2 | | 7.1 | ns | | t <sub>DCLK2IOE</sub> | | 4.2 | | 4.9 | | 6.6 | ns | | t <sub>DCLK2LE</sub> | | 2.2 | | 2.6 | | 3.4 | ns | | t <sub>SAMELAB</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>SAMEROW</sub> | | 2.2 | | 2.4 | | 2.9 | ns | | t <sub>SAME</sub> COLUMN | | 0.8 | | 1.0 | | 1.4 | ns | | t <sub>DIFFROW</sub> | | 3.0 | | 3.4 | | 4.3 | ns | | t <sub>TWOROWS</sub> | | 5.2 | | 5.8 | | 7.2 | ns | | t <sub>LEPERIPH</sub> | | 1.8 | | 2.2 | | 2.8 | ns | | t <sub>LABCARRY</sub> | | 0.5 | | 0.5 | | 0.7 | ns | | t <sub>LABCASC</sub> | | 0.9 | | 1.0 | | 1.5 | ns | | Table 90. EPF10K10A External Reference Timing Parameters Note (1) | | | | | | | | | |-------------------------------------------------------------------|----------------|------|---------|----------|----------------|------|------|--| | Symbol | -1 Speed Grade | | -2 Spec | ed Grade | -3 Speed Grade | | Unit | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>DRR</sub> | | 10.0 | | 12.0 | | 16.0 | ns | | | t <sub>INSU</sub> (2), (3) | 1.6 | | 2.1 | | 2.8 | | ns | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>outco</sub> (3) | 2.0 | 5.8 | 2.0 | 6.9 | 2.0 | 9.2 | ns | | | Table 91. EPF10K10A Device External Bidirectional Timing Parameters Note (1) | | | | | | | | | | |------------------------------------------------------------------------------|---------|------------------|-----|----------|----------------|-----|------|--|--| | Symbol | -2 Spee | Speed Grade -3 S | | ed Grade | -4 Speed Grade | | Unit | | | | | Min | Max | Min | Max | Min | Max | 1 | | | | tINSUBIDIR | 2.4 | | 3.3 | | 4.5 | | ns | | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | toutcobidir | 2.0 | 5.8 | 2.0 | 6.9 | 2.0 | 9.2 | ns | | | | t <sub>XZBIDIR</sub> | | 6.3 | | 7.5 | | 9.9 | ns | | | | t <sub>ZXBIDIR</sub> | | 6.3 | | 7.5 | | 9.9 | ns | | | Figure 32. I<sub>CCACTIVE</sub> vs. Operating Frequency (Part 1 of 3) Multiple FLEX 10K devices can be configured in any of the five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device. | Table 116. Data Sources for Configuration | | | | | | |-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Configuration Scheme | Data Source | | | | | | Configuration device | EPC1, EPC2, EPC16, or EPC1441 configuration device | | | | | | Passive serial (PS) | BitBlaster, MasterBlaster, or ByteBlasterMV download cable, or serial data source | | | | | | Passive parallel asynchronous (PPA) | Parallel data source | | | | | | Passive parallel synchronous (PPS) | Parallel data source | | | | | | JTAG | BitBlaster, MasterBlaster, or ByteBlasterMV download cable, or microprocessor with Jam STAPL file or Jam Byte-Code file | | | | | ### Device Pin-Outs See the Altera web site (http://www.altera.com) or the Altera Digital Library for pin-out information. ## Revision History The information contained in the *FLEX 10K Embedded Programmable Logic Device Family Data Sheet* version 4.2 supersedes information published in previous versions. #### **Version 4.2 Changes** The following change was made to version 4.2 of the *FLEX 10K Embedded Programmable Logic Device Family Data Sheet*: updated Figure 13. #### **Version 4.1 Changes** The following changes were made to version 4.1 of the FLEX 10K Embedded Programmable Logic Device Family Data Sheet. - Updated General Description section - Updated I/O Element section - Updated SameFrame Pin-Outs section - Updated Figure 16 - Updated Tables 13 and 116 - Added Note 9 to Table 19 - Added Note 10 to Table 24 - Added Note 10 to Table 28