Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 216 | | Number of Logic Elements/Cells | 1728 | | Total RAM Bits | 12288 | | Number of I/O | 102 | | Number of Gates | 69000 | | Voltage - Supply | 3V ~ 3.6V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Package / Case | 144-LQFP | | Supplier Device Package | 144-TQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k30ati144-3n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong For more information, see the following documents: - Configuration Devices for APEX & FLEX Devices Data Sheet - BitBlaster Serial Download Cable Data Sheet - ByteBlasterMV Parallel Port Download Cable Data Sheet - Application Note 116 (Configuring APEX 20K, FLEX 10K & FLEX 6000 Devices) FLEX 10K devices are supported by Altera development systems; single, integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools. The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use device-specific features such as carry chains which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development systems include DesignWare functions that are optimized for the FLEX 10K architecture. The Altera development systems run on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations. See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet for more information. # Functional Description Each FLEX 10K device contains an embedded array to implement memory and specialized logic functions, and a logic array to implement general logic. The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 2,048 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions, such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions. Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks; the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LEs in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs. ## **Logic Element** The LE, the smallest unit of logic in the FLEX 10K architecture, has a compact size that provides efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect. See Figure 6. Figure 6. FLEX 10K Logic Element Figure 11. LAB Connections to Row & Column Interconnect Figure 12 shows the interconnection of adjacent LABs and EABs with row, column, and local interconnects, as well as the associated cascade and carry chains. Each LAB is labeled according to its location: a letter represents the row and a number represents the column. For example, LAB B3 is in row B, column 3. Figure 12. Interconnect Resources ### I/O Element An I/O element (IOE) contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clock-to-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE and, the data input and output enable register should be LE registers placed adjacent to the bidirectional pin. The Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 13 shows the bidirectional I/O registers. #### Slew-Rate Control The output buffer in each IOE has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A slower slew rate reduces system noise and adds a maximum delay of approximately 2.9 ns. The fast slew rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew rate on a pin-by-pin basis during design entry or assign a default slew rate to all pins on a device-wide basis. The slow slew rate setting affects only the falling edge of the output. ## **Open-Drain Output Option** FLEX 10K devices provide an optional open-drain (electrically equivalent to an open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane. Additionally, the Altera software can convert tri-state buffers with grounded data inputs to open-drain pins automatically. Open-drain output pins on FLEX 10K devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a $V_{\rm IH}$ of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The $I_{\rm OL}$ current specification should be considered when selecting a pull-up resistor. Output pins on 5.0-V FLEX 10K devices with $V_{CCIO} = 3.3 \text{ V}$ or 5.0 V (with a pull-up resistor to the 5.0-V supply) can also drive 5.0-V CMOS input pins. In this case, the pull-up transistor will turn off when the pin voltage exceeds 3.3 V. Therefore, the pin does not have to be open-drain. #### MultiVolt I/O Interface The FLEX 10K device architecture supports the MultiVolt I/O interface feature, which allows FLEX 10K devices to interface with systems of differing supply voltages. These devices have one set of $V_{CC}$ pins for internal operation and input buffers (VCCINT) and another set for I/O output drivers (VCCIO). Table 12 describes the FLEX 10K device supply voltages and MultiVolt $\rm I/O$ support levels. | Devices | Supply Vo | oltage (V) | MultiVolt I/O Sup | MultiVolt I/O Support Levels (V) | | | |---------------|--------------------|-------------------|-------------------|----------------------------------|--|--| | | V <sub>CCINT</sub> | V <sub>CCIO</sub> | Input | Output | | | | FLEX 10K (1) | 5.0 | 5.0 | 3.3 or 5.0 | 5.0 | | | | | 5.0 | 3.3 | 3.3 or 5.0 | 3.3 or 5.0 | | | | EPF10K50V (1) | 3.3 | 3.3 | 3.3 or 5.0 | 3.3 or 5.0 | | | | EPF10K130V | 3.3 | 3.3 | 3.3 or 5.0 | 3.3 or 5.0 | | | | FLEX 10KA (1) | 3.3 | 3.3 | 2.5, 3.3, or 5.0 | 3.3 or 5.0 | | | | | 3.3 | 2.5 | 2.5, 3.3, or 5.0 | 2.5 | | | #### Note (1) 240-pin QFP packages do not support the MultiVolt I/O features, so they do not have separate V<sub>CCIO</sub> pins. ## Power Sequencing & Hot-Socketing Because FLEX 10K devices can be used in a multi-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $V_{\rm CCIO}$ and $V_{\rm CCINT}$ power supplies can be powered in any order. Signals can be driven into FLEX 10KA devices before and during power up without damaging the device. Additionally, FLEX 10KA devices do not drive out during power up. Once operating conditions are reached, FLEX 10KA devices operate as specified by the user. IEEE Std. 1149.1 (JTAG) Boundary-Scan Support All FLEX 10K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. All FLEX 10K devices can also be configured using the JTAG pins through the BitBlaster serial download cable, or ByteBlasterMV parallel port download cable, or via hardware that uses the Jam<sup>TM</sup> programming and test language. JTAG BST can be performed before or after configuration, but not during configuration. FLEX 10K devices support the JTAG instructions shown in Table 13. #### Notes to tables: - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. - (3) Numbers in parentheses are for industrial-temperature-range devices. - (4) Maximum $V_{CC}$ rise time is 100 ms. $V_{CC}$ must rise monotonically. - (5) Typical values are for $T_A = 25^{\circ}$ C and $V_{CC} = 5.0$ V. - (6) These values are specified under the Recommended Operation Condition shown in Table 18 on page 45. - (7) The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current. - (8) The $I_{OL}$ parameter refers to low-level TTL or CMOS output current. This parameter applies to open-drain pins as well as output pins. - (9) This value is specified for normal device operation. The value may vary during power-up. - (10) Capacitance is sample-tested only. Figure 20 shows the typical output drive characteristics of FLEX 10K devices with 5.0-V and 3.3-V $V_{\rm CCIO}$ . The output driver is compliant with the 5.0-V *PCI Local Bus Specification, Revision 2.2* (for 5.0-V $V_{\rm CCIO}$ ). Figure 20. Output Drive Characteristics of FLEX 10K Devices Timing simulation and delay prediction are available with the MAX+PLUS II Simulator and Timing Analyzer, or with industry-standard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides point-to-point timing delay information, setup and hold time analysis, and device-wide performance analysis. Figure 24 shows the overall timing model, which maps the possible paths to and from the various elements of the FLEX 10K device. Figure 24. FLEX 10K Device Timing Model Figure 28. Synchronous Bidirectional Pin External Timing Model Tables 32 through 36 describe the FLEX 10K device internal timing parameters. These internal timing parameters are expressed as worst-case values. Using hand calculations, these parameters can be used to estimate design performance. However, before committing designs to silicon, actual worst-case performance should be modeled using timing simulation and analysis. Tables 37 through 38 describe FLEX 10K external timing parameters. | Symbol | Parameter | Conditions | |---------------------|-----------------------------------------|------------| | $t_{LUT}$ | LUT delay for data-in | | | t <sub>CLUT</sub> | LUT delay for carry-in | | | t <sub>RLUT</sub> | LUT delay for LE register feedback | | | t <sub>PACKED</sub> | Data-in to packed register delay | | | t <sub>EN</sub> | LE register enable delay | | | t <sub>CICO</sub> | Carry-in to carry-out delay | | | t <sub>CGEN</sub> | Data-in to carry-out delay | | | t <sub>CGENR</sub> | LE register feedback to carry-out delay | | | t <sub>CASC</sub> | Cascade-in to cascade-out delay | | | $t_{\rm C}$ | LE register control signal delay | | | $t_{\rm CO}$ | LE register clock-to-output delay | | | t <sub>COMB</sub> | Combinatorial delay | | | Symbol | Parameter | Conditions | | | |--------------------------|----------------------------------------------------------------------------------------------------------------------|------------|--|--| | t <sub>DIN2IOE</sub> | INZIOE Delay from dedicated input pin to IOE control input | | | | | t <sub>DCLK2LE</sub> | Delay from dedicated clock pin to LE or EAB clock | | | | | t <sub>DIN2DATA</sub> | Delay from dedicated input or clock to LE or EAB data | | | | | t <sub>DCLK2IOE</sub> | Delay from dedicated clock pin to IOE clock | (7) | | | | t <sub>DIN2LE</sub> | Delay from dedicated input pin to LE or EAB control input | (7) | | | | t <sub>SAMELAB</sub> | Routing delay for an LE driving another LE in the same LAB | | | | | t <sub>SAMEROW</sub> | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row | (7) | | | | t <sub>SAME</sub> COLUMN | Routing delay for an LE driving an IOE in the same column | (7) | | | | t <sub>DIFFROW</sub> | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row | (7) | | | | t <sub>TWOROWS</sub> | Routing delay for a row IOE or EAB driving an LE or EAB in a different row | (7) | | | | t <sub>LEPERIPH</sub> | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus | (7) | | | | t <sub>LABCARRY</sub> | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB | | | | | t <sub>LABCASC</sub> | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB | | | | | Table 37. External Timing Parameters Notes (8), (10) | | | | | | |------------------------------------------------------|------------------------------------------------------------------------------------------------|------------|--|--|--| | Symbol | Parameter | Conditions | | | | | t <sub>DRR</sub> | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (9) | | | | | t <sub>INSU</sub> | Setup time with global clock at IOE register | | | | | | t <sub>INH</sub> | Hold time with global clock at IOE register | | | | | | t <sub>OUTCO</sub> | Clock-to-output delay with global clock at IOE register | | | | | | Table 38. External Bidirectional Timing Parameters Note (10) | | | | | | |--------------------------------------------------------------|--------------------------------------------------------------------------------|-----------|--|--|--| | Symbol | Parameter | Condition | | | | | t <sub>INSUBIDIR</sub> | Setup time for bidirectional pins with global clock at adjacent LE register | | | | | | t <sub>INHBIDIR</sub> | Hold time for bidirectional pins with global clock at adjacent LE register | | | | | | t <sub>OUTCOBIDIR</sub> | Clock-to-output delay for bidirectional pins with global clock at IOE register | | | | | | t <sub>XZBIDIR</sub> | Synchronous IOE output buffer disable delay | | | | | | t <sub>ZXBIDIR</sub> | Synchronous IOE output buffer enable delay, slow slew rate = off | | | | | | Symbol | -3 Snee | d Grade | -4 Snee | Unit | | | |------------------------|---------|---------|----------------|------|-------|--| | Symbol | - | | -4 Speed Grade | | Oiiit | | | | Min | Max | Min | Max | | | | t <sub>EABAA</sub> | | 13.7 | | 17.0 | ns | | | t <sub>EABRCCOMB</sub> | 13.7 | | 17.0 | | ns | | | t <sub>EABRCREG</sub> | 9.7 | | 11.9 | | ns | | | t <sub>EABWP</sub> | 5.8 | | 7.2 | | ns | | | t <sub>EABWCCOMB</sub> | 7.3 | | 9.0 | | ns | | | t <sub>EABWCREG</sub> | 13.0 | | 16.0 | | ns | | | t <sub>EABDD</sub> | | 10.0 | | 12.5 | ns | | | t <sub>EABDATACO</sub> | | 2.0 | | 3.4 | ns | | | t <sub>EABDATASU</sub> | 5.3 | | 5.6 | | ns | | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | ns | | | t <sub>EABWESU</sub> | 5.5 | | 5.8 | | ns | | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | ns | | | t <sub>EABWDSU</sub> | 5.5 | | 5.8 | | ns | | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | ns | | | t <sub>EABWASU</sub> | 2.1 | | 2.7 | | ns | | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | ns | | | $t_{EABWO}$ | | 9.5 | | 11.8 | ns | | | Symbol | -3 Spee | d Grade | -4 Spee | Unit | | |--------------------------|---------|---------|---------|------|----| | | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 8.4 | | 10.2 | ns | | t <sub>DIN2LE</sub> | | 3.6 | | 4.8 | ns | | t <sub>DIN2DATA</sub> | | 5.5 | | 7.2 | ns | | t <sub>DCLK2IOE</sub> | | 4.6 | | 6.2 | ns | | t <sub>DCLK2LE</sub> | | 3.6 | | 4.8 | ns | | t <sub>SAMELAB</sub> | | 0.3 | | 0.3 | ns | | t <sub>SAMEROW</sub> | | 3.3 | | 3.7 | ns | | t <sub>SAME</sub> COLUMN | | 3.9 | | 4.1 | ns | | t <sub>DIFFROW</sub> | | 7.2 | | 7.8 | ns | | t <sub>TWOROWS</sub> | | 10.5 | | 11.5 | ns | | t <sub>LEPERIPH</sub> | | 7.5 | | 8.2 | ns | | t <sub>LABCARRY</sub> | | 0.4 | | 0.6 | ns | | t <sub>LABCASC</sub> | | 2.4 | | 3.0 | ns | | Table 55. EPF10K30, EPF10K40 & EPF10K50 Device External Timing Parameters Note (1) | | | | | | | | | |------------------------------------------------------------------------------------------|---------|-------------------------------|-----|------|----|----------------|--|------| | Symbol | -3 Spee | -3 Speed Grade -4 Speed Grade | | | | -3 Speed Grade | | Unit | | | Min | Max | Min | Max | | | | | | t <sub>DRR</sub> | | 17.2 | | 21.1 | ns | | | | | t <sub>INSU</sub> (2), (3) | 5.7 | | 6.4 | | ns | | | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | ns | | | | | t <sub>outco</sub> (3) | 2.0 | 8.8 | 2.0 | 11.2 | ns | | | | | Table 56. EPF10K30, EPF10K40 & EPF10K50 Device External Bidirectional Timing Parameters Note | | | | | | | | |----------------------------------------------------------------------------------------------------|--------------------------------------|------|------|------|----|--|--| | Symbol | Symbol -3 Speed Grade -4 Speed Grade | | Unit | | | | | | | Min | Max | Min | Max | | | | | t <sub>INSUBIDIR</sub> | 4.1 | | 4.6 | | ns | | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | ns | | | | t <sub>OUTCOBIDIR</sub> | 2.0 | 8.8 | 2.0 | 11.2 | ns | | | | t <sub>XZBIDIR</sub> | | 12.3 | | 15.0 | ns | | | | t <sub>ZXBIDIR</sub> | | 12.3 | | 15.0 | ns | | | | Symbol | -2 Spee | d Grade | -3 Speed Grade | | -4 Speed Grade | | Unit | |---------------------|---------|---------|----------------|-----|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | $t_{IOD}$ | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>IOC</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | t <sub>IOCO</sub> | | 0.4 | | 0.4 | | 0.9 | ns | | t <sub>IOCOMB</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>IOSU</sub> | 4.5 | | 5.0 | | 6.2 | | ns | | $t_{IOH}$ | 0.4 | | 0.5 | | 0.7 | | ns | | t <sub>IOCLR</sub> | | 0.6 | | 0.7 | | 1.6 | ns | | $t_{\text{OD1}}$ | | 3.6 | | 4.0 | | 5.0 | ns | | $t_{OD2}$ | | 5.6 | | 6.3 | | 7.3 | ns | | $t_{OD3}$ | | 6.9 | | 7.7 | | 8.7 | ns | | $t_{XZ}$ | | 5.5 | | 6.2 | | 6.8 | ns | | $t_{ZX1}$ | | 5.5 | | 6.2 | | 6.8 | ns | | t <sub>ZX2</sub> | | 7.5 | | 8.5 | | 9.1 | ns | | t <sub>ZX3</sub> | | 8.8 | | 9.9 | | 10.5 | ns | | t <sub>INREG</sub> | | 8.0 | | 9.0 | | 10.2 | ns | | t <sub>IOFD</sub> | | 7.2 | | 8.1 | | 10.3 | ns | | $t_{INCOMB}$ | | 7.2 | | 8.1 | | 10.3 | ns | | Symbol | -3DX Sp | -3DX Speed Grade | | -3 Speed Grade | | -4 Speed Grade | | |---------------------------------|---------|------------------|-----|----------------|-----|----------------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>DRR</sub> | | 19.1 | | 19.1 | | 24.2 | ns | | t <sub>INSU</sub> (2), (3), (4) | 7.8 | | 7.8 | | 8.5 | | ns | | t <sub>OUTCO</sub> (3), (4) | 2.0 | 11.1 | 2.0 | 11.1 | 2.0 | 14.3 | ns | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSU</sub> (2), (3), (5) | 6.2 | | - | | - | | ns | | t <sub>OUTCO</sub> (3), (5) | 2.0 | 6.7 | | _ | | _ | ns | | Symbol | -3DX Speed Grade | | -3 Spee | ed Grade | -4 Spee | Unit | | |----------------------------|------------------|------|---------|----------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (4) | 8.1 | | 8.1 | | 10.4 | | ns | | t <sub>INHBIDIR</sub> (4) | 0.0 | | 0.0 | | 0.0 | | ns | | toutcobidir (4) | 2.0 | 11.1 | 2.0 | 11.1 | 2.0 | 14.3 | ns | | t <sub>XZBIDIR</sub> (4) | | 15.3 | | 15.3 | | 18.4 | ns | | t <sub>ZXBIDIR</sub> (4) | | 15.3 | | 15.3 | | 18.4 | ns | | t <sub>INSUBIDIR</sub> (5) | 9.1 | | - | | - | | ns | | t <sub>INHBIDIR</sub> (5) | 0.0 | | _ | | - | | ns | | toutcobidir (5) | 2.0 | 7.2 | - | - | _ | _ | ns | | t <sub>XZBIDIR</sub> (5) | | 14.3 | | - | | - | ns | | t <sub>ZXBIDIR</sub> (5) | | 14.3 | | _ | | _ | ns | #### Notes to tables: - (1) All timing parameters are described in Tables 32 through 38 in this data sheet. - (2) Using an LE to register the signal may provide a lower setup time. - (3) This parameter is specified by characterization. - (4) This parameter is measured without the use of the ClockLock or ClockBoost circuits. - (5) This parameter is measured with the use of the ClockLock or ClockBoost circuits. | 0 | 4.0 | | 0.00004.0004- | | 0.0 | | 40 10 1 | | | |------------------------|----------------|-----|----------------|-----|----------------|------|----------------|------|------| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | -4 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.7 | | 2.8 | | 3.4 | | 4.6 | ns | | t <sub>EABDATA2</sub> | | 4.9 | | 3.9 | | 4.8 | | 5.9 | ns | | t <sub>EABWE1</sub> | | 0.0 | | 2.5 | | 3.0 | | 3.7 | ns | | t <sub>EABWE2</sub> | | 4.0 | | 4.1 | | 5.0 | | 6.2 | ns | | t <sub>EABCLK</sub> | | 0.4 | | 0.8 | | 1.0 | | 1.2 | ns | | t <sub>EABCO</sub> | | 0.1 | | 0.2 | | 0.3 | | 0.4 | ns | | t <sub>EABBYPASS</sub> | | 0.9 | | 1.1 | | 1.3 | | 1.6 | ns | | t <sub>EABSU</sub> | 0.8 | | 1.5 | | 1.8 | | 2.2 | | ns | | t <sub>EABH</sub> | 0.8 | | 1.6 | | 2.0 | | 2.5 | | ns | | $t_{AA}$ | | 5.5 | | 8.2 | | 10.0 | | 12.4 | ns | | $t_{WP}$ | 6.0 | | 4.9 | | 6.0 | | 7.4 | | ns | | t <sub>WDSU</sub> | 0.1 | | 0.8 | | 1.0 | | 1.2 | | ns | | t <sub>WDH</sub> | 0.1 | | 0.2 | | 0.3 | | 0.4 | | ns | | t <sub>WASU</sub> | 0.1 | | 0.4 | | 0.5 | | 0.6 | | ns | | t <sub>WAH</sub> | 0.1 | | 0.8 | | 1.0 | | 1.2 | | ns | | $t_{WO}$ | | 2.8 | | 4.3 | | 5.3 | | 6.5 | ns | | $t_{DD}$ | | 2.8 | | 4.3 | | 5.3 | | 6.5 | ns | | t <sub>EABOUT</sub> | | 0.5 | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>EABCH</sub> | 2.0 | | 4.0 | | 4.0 | | 4.0 | | ns | | t <sub>EABCL</sub> | 6.0 | | 4.9 | | 6.0 | | 7.4 | | ns | #### Notes to tables: - (1) All timing parameters are described in Tables 32 through 38 in this data sheet. - (2) Using an LE to register the signal may provide a lower setup time. - (3) This parameter is specified by characterization. Tables 78 through 84 show EPF10K130V device internal and external timing parameters. | Symbol | -2 Speed Grade | | -3 Spee | ed Grade | -4 Spee | Unit | | |---------------------|----------------|-----|---------|----------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 1.3 | | 1.8 | | 2.3 | ns | | t <sub>CLUT</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | $t_{RLUT}$ | | 1.2 | | 1.7 | | 2.2 | ns | | t <sub>PACKED</sub> | | 0.5 | | 0.6 | | 0.7 | ns | | $t_{EN}$ | | 0.6 | | 0.8 | | 1.0 | ns | | $t_{CICO}$ | | 0.2 | | 0.3 | | 0.4 | ns | | t <sub>CGEN</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>CGENR</sub> | | 0.7 | | 1.0 | | 1.3 | ns | | $t_{CASC}$ | | 0.9 | | 1.2 | | 1.5 | ns | | $t_{\rm C}$ | | 1.9 | | 2.4 | | 3.0 | ns | | $t_{CO}$ | | 0.6 | | 0.9 | | 1.1 | ns | | t <sub>COMB</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>SU</sub> | 0.2 | | 0.2 | | 0.3 | | ns | | t <sub>H</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>PRE</sub> | | 2.4 | | 3.1 | | 3.9 | ns | | t <sub>CLR</sub> | | 2.4 | | 3.1 | | 3.9 | ns | | t <sub>CH</sub> | 4.0 | | 4.0 | | 4.0 | | ns | | $t_{CL}$ | 4.0 | | 4.0 | | 4.0 | | ns | | Symbol | -1 Speed Grade | | -2 Spee | d Grade | -3 Spee | Unit | | |------------------------|----------------|-----|---------|---------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 3.3 | | 3.9 | | 5.2 | ns | | t <sub>EABDATA2</sub> | | 1.0 | | 1.3 | | 1.7 | ns | | t <sub>EABWE1</sub> | | 2.6 | | 3.1 | | 4.1 | ns | | t <sub>EABWE2</sub> | | 2.7 | | 3.2 | | 4.3 | ns | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCO</sub> | | 1.2 | | 1.4 | | 1.8 | ns | | t <sub>EABBYPASS</sub> | | 0.1 | | 0.2 | | 0.2 | ns | | t <sub>EABSU</sub> | 1.4 | | 1.7 | | 2.2 | | ns | | t <sub>EABH</sub> | 0.1 | | 0.1 | | 0.1 | | ns | | $t_{AA}$ | | 4.5 | | 5.4 | | 7.3 | ns | | $t_{WP}$ | 2.0 | | 2.4 | | 3.2 | | ns | | t <sub>WDSU</sub> | 0.7 | | 0.8 | | 1.1 | | ns | | t <sub>WDH</sub> | 0.5 | | 0.6 | | 0.7 | | ns | | t <sub>WASU</sub> | 0.6 | | 0.7 | | 0.9 | | ns | | t <sub>WAH</sub> | 0.9 | | 1.1 | | 1.5 | | ns | | $t_{WO}$ | | 3.3 | | 3.9 | | 5.2 | ns | | $t_{DD}$ | | 3.3 | | 3.9 | | 5.2 | ns | | t <sub>EABOUT</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>EABCH</sub> | 3.0 | | 3.5 | | 4.0 | | ns | | t <sub>EABCL</sub> | 3.03 | | 3.5 | | 4.0 | | ns | | Table 113. ClockLock & ClockBoost Parameters (Part 2 of 2) | | | | | | | | | | |------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-----|------|------|--|--|--|--| | Symbol | Parameter | Min | Тур | Max | Unit | | | | | | f <sub>CLKDEV1</sub> | Input deviation from user specification in MAX+PLUS II (ClockBoost clock multiplication factor equals 1) (1) | | | ±1 | MHz | | | | | | f <sub>CLKDEV2</sub> | Input deviation from user specification in MAX+PLUS II (ClockBoost clock multiplication factor equals 2) (1) | | | ±0.5 | MHz | | | | | | t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks) | | | 100 | ps | | | | | | t <sub>LOCK</sub> | Time required for ClockLock or ClockBoost to acquire lock (2) | | | 10 | μs | | | | | | t <sub>JITTER</sub> | Jitter on ClockLock or ClockBoost-generated clock (3) | | | 1 | ns | | | | | | $t_{OUTDUTY}$ | Duty cycle for ClockLock or ClockBoost-generated clock | 40 | 50 | 60 | % | | | | | #### Notes: - (1) To implement the ClockLock and ClockBoost circuitry with the MAX+PLUS II software, designers must specify the input frequency. The MAX+PLUS II software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The f<sub>CLKDEV</sub> parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter. - (2) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration, because the t<sub>LOCK</sub> value is less than the time required for configuration. - (3) The $t_{IITTER}$ specification is measured under long-term observation. ## Power Consumption The supply power (P) for FLEX 10K devices can be calculated with the following equation: $$P = P_{INT} + P_{IO} = (I_{CCSTANDBY} + I_{CCACTIVE}) \times V_{CC} + P_{IO}$$ Typical $I_{CCSTANDBY}$ values are shown as $I_{CC0}$ in the FLEX 10K device DC operating conditions tables on pages 46, 49, and 52 of this data sheet. The $I_{CCACTIVE}$ value depends on the switching frequency and the application logic. This value is calculated based on the amount of current that each LE typically consumes. The $P_{IO}$ value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*. Compared to the rest of the device, the embedded array consumes a negligible amount of power. Therefore, the embedded array can be ignored when calculating supply current. The I<sub>CCACTIVE</sub> value is calculated with the following equation: $$I_{CCACTIVE} = K \times \mathbf{f_{MAX}} \times N \times \mathbf{tog_{LC}} \times \frac{\mu A}{MHz \times LE}$$ The parameters in this equation are shown below: 101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. I.S. EN ISO 9001