Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 216 | | Number of Logic Elements/Cells | 1728 | | Total RAM Bits | 12288 | | Number of I/O | 147 | | Number of Gates | 69000 | | Voltage - Supply | 4.5V ~ 5.5V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Package / Case | 208-BFQFP Exposed Pad | | Supplier Device Package | 208-RQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k30ri208-4 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks; the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LEs in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs. #### **Logic Element** The LE, the smallest unit of logic in the FLEX 10K architecture, has a compact size that provides efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect. See Figure 6. Figure 6. FLEX 10K Logic Element #### Figure 9. FLEX 10K LE Operating Modes #### **Normal Mode** #### **Arithmetic Mode** #### **Up/Down Counter Mode** #### **Clearable Counter Mode** #### Note: (1) Packed registers cannot be used with the cascade chain. Figure 11. LAB Connections to Row & Column Interconnect Signals on the peripheral control bus can also drive the four global signals, referred to as GLOBAL0 through GLOBAL3 in Tables 8 and 9. The internally generated signal can drive the global signal, providing the same low-skew, low-delay characteristics for an internally generated signal as for a signal driven by an input. This feature is ideal for internally generated clear or clock signals with high fan-out. When a global signal is driven by internal logic, the dedicated input pin that drives that global signal cannot be used. The dedicated input pin should be driven to a known logic state (such as ground) and not be allowed to float. When the chip-wide output enable pin is held low, it will tri-state all pins on the device. This option can be set in the Global Project Device Options menu. Additionally, the registers in the IOE can be reset by holding the chip-wide reset pin low. #### Row-to-IOE Connections When an IOE is used as an input signal, it can drive two separate row channels. The signal is accessible by all LEs within that row. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the row channels. Up to eight IOEs connect to each side of each row channel. See Figure 14. Figure 14. FLEX 10K Row-to-IOE Connections The values for m and n are provided in Table 10. # ClockLock & ClockBoost Features To support high-speed designs, selected FLEX 10K devices offer optional ClockLock and ClockBoost circuitry containing a phase-locked loop (PLL) that is used to increase design speed and reduce resource usage. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by sharing resources within the device. The ClockBoost feature allows the designer to distribute a low-speed clock and multiply that clock on-device. Combined, the ClockLock and ClockBoost features provide significant improvements in system performance and bandwidth. The ClockLock and ClockBoost features in FLEX 10K devices are enabled through the Altera software. External devices are not required to use these features. The output of the ClockLock and ClockBoost circuits is not available at any of the device pins. The ClockLock and ClockBoost circuitry locks onto the rising edge of the incoming clock. The circuit output can only drive the clock inputs of registers; the generated clock cannot be gated or inverted. The dedicated clock pin (GCLK1) supplies the clock to the ClockLock and ClockBoost circuitry. When the dedicated clock pin is driving the ClockLock or ClockBoost circuitry, it cannot drive elsewhere in the device. In designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to GCLK1. With the Altera software, GCLK1 can feed both the ClockLock and ClockBoost circuitry in the FLEX 10K device. However, when both circuits are used, the other clock pin (GCLK0) cannot be used. Figure 17 shows a block diagram of how to enable both the ClockLock and ClockBoost circuits in the Altera software. The example shown is a schematic, but a similar approach applies for designs created in AHDL, VHDL, and Verilog HDL. When the ClockLock and ClockBoost circuits are used simultaneously, the input frequency parameter must be the same for both circuits. In Figure 17, the input frequency must meet the requirements specified when the ClockBoost multiplication factor is two. Figure 17. Enabling ClockLock & ClockBoost in the Same Design To use both the ClockLock and ClockBoost circuits in the same design, designers must use Revision C EPF10K100GC503-3DX devices and MAX+PLUS II software versions 7.2 or higher. The die revision is indicated by the third digit of the nine-digit code on the top side of the device. ### Output Configuration This section discusses the peripheral component interconnect (PCI) pull-up clamping diode option, slew-rate control, open-drain output option, MultiVolt I/O interface, and power sequencing for FLEX 10K devices. The PCI pull-up clamping diode, slew-rate control, and open-drain output options are controlled pin-by-pin via Altera logic options. The MultiVolt I/O interface is controlled by connecting $V_{CCIO}$ to a different voltage than $V_{CCINT}.$ Its effect can be simulated in the Altera software via the **Global Project Device Options** dialog box (Assign menu). #### **PCI Clamping Diodes** The EPF10K10A and EPF10K30A devices have a pull-up clamping diode on every I/O, dedicated input, and dedicated clock pin. PCI clamping diodes clamp the transient overshoot caused by reflected waves to the $V_{\rm CCIO}$ value and are required for 3.3-V PCI compliance. Clamping diodes can also be used to limit overshoot in other systems. Clamping diodes are controlled on a pin-by-pin basis via a logic option in the Altera software. When $V_{\rm CCIO}$ is 3.3 V, a pin that has the clamping diode turned on can be driven by a 2.5-V or 3.3-V signal, but not a 5.0-V signal. When $V_{\rm CCIO}$ is 2.5 V, a pin that has the clamping diode turned on can be driven by a 2.5-V signal, but not a 3.3-V or 5.0-V signal. However, a clamping diode can be turned on for a subset of pins, which allows devices to bridge between a 3.3-V PCI bus and a 5.0-V device. | Table 13. FLEX 10K | JTAG Instructions | |--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | JTAG Instruction | Description | | SAMPLE/PRELOAD | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins. | | EXTEST | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins. | | BYPASS | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation. | | USERCODE | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO. | | IDCODE | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO. | | ICR Instructions | These instructions are used when configuring a FLEX 10K device via JTAG ports with a BitBlaster, or ByteBlasterMV or MasterBlaster download cable, or using a Jam File (.jam) or Jam Byte-Code File (.jbc) via an embedded processor. | The instruction register length of FLEX 10K devices is 10 bits. The USERCODE register length in FLEX 10K devices is 32 bits; 7 bits are determined by the user, and 25 bits are predetermined. Tables 14 and 15 show the boundary-scan register length and device IDCODE information for FLEX 10K devices. | Device | Boundary-Scan<br>Register Length | |-----------------------|----------------------------------| | EPF10K10, EPF10K10A | 480 | | EPF10K20 | 624 | | EPF10K30, EPF10K30A | 768 | | EPF10K40 | 864 | | EPF10K50, EPF10K50V | 960 | | EPF10K70 | 1,104 | | EPF10K100, EPF10K100A | 1,248 | | EPF10K130V | 1,440 | | EPF10K250A | 1,440 | Tables 22 through 25 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for EPF10K50V and EPF10K130V devices. | Table 22. EPF10K50V & EPF10K130V Device Absolute Maximum Ratings Note (1) | | | | | | | | |---------------------------------------------------------------------------------|----------------------------|-----------------------------------|------|------|------|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | V <sub>CC</sub> | Supply voltage | With respect to ground (2) | -0.5 | 4.6 | V | | | | VI | DC input voltage | | -2.0 | 5.75 | V | | | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | ° C | | | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | ° C | | | | TJ | Junction temperature | Ceramic packages, under bias | | 150 | ° C | | | | | | RQFP and BGA packages, under bias | | 135 | ° C | | | | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------|-----------------------------------------------------|--------------------|-------------|-------------------|------| | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4) | 3.00 (3.00) | 3.60 (3.60) | V | | V <sub>CCIO</sub> | Supply voltage for output buffers | (3), (4) | 3.00 (3.00) | 3.60 (3.60) | V | | V <sub>I</sub> | Input voltage | (5) | -0.5 | 5.75 | V | | Vo | Output voltage | | 0 | V <sub>CCIO</sub> | V | | T <sub>A</sub> | Ambient temperature | For commercial use | 0 | 70 | °C | | | | For industrial use | -40 | 85 | ° C | | TJ | Operating temperature | For commercial use | 0 | 85 | ° C | | | | For industrial use | -40 | 100 | ° C | | t <sub>R</sub> | Input rise time | | | 40 | ns | | t <sub>F</sub> | Input fall time | | | 40 | ns | Figure 26. FLEX 10K Device IOE Timing Model Figure 27. FLEX 10K Device EAB Timing Model Figures 28 shows the timing model for bidirectional I/O pin timing. Tables 39 through 47 show EPF10K10 and EPF10K20 device internal and external timing parameters. | Symbol | -3 Spee | d Grade | -4 Spee | d Grade | Unit | |---------------------|---------|---------|---------|---------|------| | | Min | Max | Min | Max | | | $t_{LUT}$ | | 1.4 | | 1.7 | ns | | t <sub>CLUT</sub> | | 0.6 | | 0.7 | ns | | t <sub>RLUT</sub> | | 1.5 | | 1.9 | ns | | t <sub>PACKED</sub> | | 0.6 | | 0.9 | ns | | $t_{EN}$ | | 1.0 | | 1.2 | ns | | t <sub>CICO</sub> | | 0.2 | | 0.3 | ns | | t <sub>CGEN</sub> | | 0.9 | | 1.2 | ns | | t <sub>CGENR</sub> | | 0.9 | | 1.2 | ns | | t <sub>CASC</sub> | | 0.8 | | 0.9 | ns | | $t_{\mathbb{C}}$ | | 1.3 | | 1.5 | ns | | $t_{CO}$ | | 0.9 | | 1.1 | ns | | $t_{\text{COMB}}$ | | 0.5 | | 0.6 | ns | | t <sub>SU</sub> | 1.3 | | 2.5 | | ns | | $t_H$ | 1.4 | | 1.6 | | ns | | t <sub>PRE</sub> | | 1.0 | | 1.2 | ns | | t <sub>CLR</sub> | | 1.0 | | 1.2 | ns | | t <sub>CH</sub> | 4.0 | | 4.0 | | ns | | $t_{CL}$ | 4.0 | | 4.0 | | ns | | Table 45. EPF10K10 & EPF10K20 Device External Timing Parameters Note (1) | | | | | | | | |---------------------------------------------------------------------------|--------|----------------|-----|----------|------|--|--| | Symbol | -3 Spe | -3 Speed Grade | | ed Grade | Unit | | | | | Min | Max | Min | Max | | | | | t <sub>DRR</sub> | | 16.1 | | 20.0 | ns | | | | t <sub>INSU</sub> (2), (3) | 5.5 | | 6.0 | | ns | | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | ns | | | | t <sub>оитсо</sub> (3) | 2.0 | 6.7 | 2.0 | 8.4 | ns | | | | Table 46. EPF10K10 Device External Bidirectional Timing Parameters Note (1) | | | | | | | | |-----------------------------------------------------------------------------------|----------------|------|---------|------|----|--|--| | Symbol | -3 Speed Grade | | -4 Spee | Unit | | | | | | Min | Max | Min | Max | | | | | t <sub>INSUBIDIR</sub> | 4.5 | | 5.6 | | ns | | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | ns | | | | t <sub>OUTCOBIDIR</sub> | 2.0 | 6.7 | 2.0 | 8.4 | ns | | | | t <sub>XZBIDIR</sub> | | 10.5 | | 13.4 | ns | | | | t <sub>ZXBIDIR</sub> | | 10.5 | | 13.4 | ns | | | | Symbol | -3 Spec | -3 Speed Grade | | d Grade | Unit | |-------------------------|---------|----------------|-----|---------|------| | | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 4.6 | | 5.7 | | ns | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | ns | | t <sub>OUTCOBIDIR</sub> | 2.0 | 6.7 | 2.0 | 8.4 | ns | | t <sub>XZBIDIR</sub> | | 10.5 | | 13.4 | ns | | t <sub>ZXBIDIR</sub> | | 10.5 | | 13.4 | ns | #### Notes to tables: - All timing parameters are described in Tables 32 through 38 in this data sheet. Using an LE to register the signal may provide a lower setup time. This parameter is specified by characterization. | Symbol | -3 Spee | d Grade | -4 Spee | Unit | | |------------------------|---------|---------|---------|------|----| | | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.5 | | 1.9 | ns | | t <sub>EABDATA2</sub> | | 4.8 | | 6.0 | ns | | t <sub>EABWE1</sub> | | 1.0 | | 1.2 | ns | | t <sub>EABWE2</sub> | | 5.0 | | 6.2 | ns | | t <sub>EABCLK</sub> | | 1.0 | | 2.2 | ns | | t <sub>EABCO</sub> | | 0.5 | | 0.6 | ns | | t <sub>EABBYPASS</sub> | | 1.5 | | 1.9 | ns | | t <sub>EABSU</sub> | 1.5 | | 1.8 | | ns | | t <sub>EABH</sub> | 2.0 | | 2.5 | | ns | | $t_{AA}$ | | 8.7 | | 10.7 | ns | | $t_{WP}$ | 5.8 | | 7.2 | | ns | | t <sub>WDSU</sub> | 1.6 | | 2.0 | | ns | | t <sub>WDH</sub> | 0.3 | | 0.4 | | ns | | t <sub>WASU</sub> | 0.5 | | 0.6 | | ns | | t <sub>WAH</sub> | 1.0 | | 1.2 | | ns | | $t_{WO}$ | | 5.0 | | 6.2 | ns | | t <sub>DD</sub> | | 5.0 | | 6.2 | ns | | t <sub>EABOUT</sub> | | 0.5 | | 0.6 | ns | | t <sub>EABCH</sub> | 4.0 | | 4.0 | | ns | | t <sub>EABCL</sub> | 5.8 | | 7.2 | | ns | | Table 66. EPF10K100 Device EAB Internal Microparameters Note (1) | | | | | | | | | | |------------------------------------------------------------------|----------|---------------------|-----|---------|----------------|------|------|--|--| | Symbol | -3DX Spe | DX Speed Grade -3 S | | d Grade | -4 Speed Grade | | Unit | | | | | Min | Max | Min | Max | Min | Max | • | | | | t <sub>EABDATA1</sub> | | 1.5 | | 1.5 | | 1.9 | ns | | | | t <sub>EABDATA2</sub> | | 4.8 | | 4.8 | | 6.0 | ns | | | | t <sub>EABWE1</sub> | | 1.0 | | 1.0 | | 1.2 | ns | | | | t <sub>EABWE2</sub> | | 5.0 | | 5.0 | | 6.2 | ns | | | | t <sub>EABCLK</sub> | | 1.0 | | 1.0 | | 2.2 | ns | | | | t <sub>EABCO</sub> | | 0.5 | | 0.5 | | 0.6 | ns | | | | t <sub>EABBYPASS</sub> | | 1.5 | | 1.5 | | 1.9 | ns | | | | t <sub>EABSU</sub> | 1.5 | | 1.5 | | 1.8 | | ns | | | | t <sub>EABH</sub> | 2.0 | | 2.0 | | 2.5 | | ns | | | | $t_{AA}$ | | 8.7 | | 8.7 | | 10.7 | ns | | | | $t_{WP}$ | 5.8 | | 5.8 | | 7.2 | | ns | | | | t <sub>WDSU</sub> | 1.6 | | 1.6 | | 2.0 | | ns | | | | t <sub>WDH</sub> | 0.3 | | 0.3 | | 0.4 | | ns | | | | t <sub>WASU</sub> | 0.5 | | 0.5 | | 0.6 | | ns | | | | t <sub>WAH</sub> | 1.0 | | 1.0 | | 1.2 | | ns | | | | $t_{WO}$ | | 5.0 | | 5.0 | | 6.2 | ns | | | | $t_{DD}$ | | 5.0 | | 5.0 | | 6.2 | ns | | | | t <sub>EABOUT</sub> | | 0.5 | | 0.5 | | 0.6 | ns | | | | t <sub>EABCH</sub> | 4.0 | | 4.0 | | 4.0 | | ns | | | | t <sub>EABCL</sub> | 5.8 | | 5.8 | | 7.2 | | ns | | | #### Notes to tables: - (1) All timing parameters are described in Tables 32 through 38 in this data sheet. - (2) Using an LE to register the signal may provide a lower setup time. - (3) This parameter is specified by characterization. Tables 78 through 84 show EPF10K130V device internal and external timing parameters. | Symbol | -2 Speed Grade | | -3 Speed Grade | | -4 Speed Grade | | Unit | |---------------------|----------------|-----|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | 1 | | $t_{LUT}$ | | 1.3 | | 1.8 | | 2.3 | ns | | t <sub>CLUT</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>RLUT</sub> | | 1.2 | | 1.7 | | 2.2 | ns | | t <sub>PACKED</sub> | | 0.5 | | 0.6 | | 0.7 | ns | | $t_{EN}$ | | 0.6 | | 0.8 | | 1.0 | ns | | $t_{CICO}$ | | 0.2 | | 0.3 | | 0.4 | ns | | t <sub>CGEN</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>CGENR</sub> | | 0.7 | | 1.0 | | 1.3 | ns | | $t_{CASC}$ | | 0.9 | | 1.2 | | 1.5 | ns | | $t_{\rm C}$ | | 1.9 | | 2.4 | | 3.0 | ns | | $t_{CO}$ | | 0.6 | | 0.9 | | 1.1 | ns | | t <sub>COMB</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>SU</sub> | 0.2 | | 0.2 | | 0.3 | | ns | | t <sub>H</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>PRE</sub> | | 2.4 | | 3.1 | | 3.9 | ns | | t <sub>CLR</sub> | | 2.4 | | 3.1 | | 3.9 | ns | | t <sub>CH</sub> | 4.0 | | 4.0 | | 4.0 | | ns | | $t_{CL}$ | 4.0 | | 4.0 | | 4.0 | | ns | | Symbol | -2 Speed Grade | | -3 Spee | ed Grade | -4 Spee | Unit | | |------------------------|----------------|-----|---------|----------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.9 | | 2.4 | | 2.4 | ns | | t <sub>EABDATA2</sub> | | 3.7 | | 4.7 | | 4.7 | ns | | t <sub>EABWE1</sub> | | 1.9 | | 2.4 | | 2.4 | ns | | t <sub>EABWE2</sub> | | 3.7 | | 4.7 | | 4.7 | ns | | t <sub>EABCLK</sub> | | 0.7 | | 0.9 | | 0.9 | ns | | t <sub>EABCO</sub> | | 0.5 | | 0.6 | | 0.6 | ns | | t <sub>EABBYPASS</sub> | | 0.6 | | 0.8 | | 0.8 | ns | | t <sub>EABSU</sub> | 1.4 | | 1.8 | | 1.8 | | ns | | t <sub>EABH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | $t_{AA}$ | | 5.6 | | 7.1 | | 7.1 | ns | | $t_{WP}$ | 3.7 | | 4.7 | | 4.7 | | ns | | $t_{WDSU}$ | 4.6 | | 5.9 | | 5.9 | | ns | | t <sub>WDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>WASU</sub> | 3.9 | | 5.0 | | 5.0 | | ns | | t <sub>WAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | $t_{WO}$ | | 5.6 | | 7.1 | | 7.1 | ns | | $t_{DD}$ | | 5.6 | | 7.1 | | 7.1 | ns | | t <sub>EABOUT</sub> | | 2.4 | | 3.1 | | 3.1 | ns | | t <sub>EABCH</sub> | 4.0 | | 4.0 | | 4.0 | | ns | | t <sub>EABCL</sub> | 4.0 | | 4.7 | | 4.7 | | ns | | Symbol | -1 Spee | -1 Speed Grade | | -2 Speed Grade | | d Grade | Unit | | |--------------------------|---------|----------------|-----|----------------|-----|---------|------|--| | | Min | Max | Min | Max | Min | Max | | | | t <sub>DIN2IOE</sub> | | 4.2 | | 5.0 | | 6.5 | ns | | | t <sub>DIN2LE</sub> | | 2.2 | | 2.6 | | 3.4 | ns | | | t <sub>DIN2DATA</sub> | | 4.3 | | 5.2 | | 7.1 | ns | | | t <sub>DCLK2IOE</sub> | | 4.2 | | 4.9 | | 6.6 | ns | | | t <sub>DCLK2LE</sub> | | 2.2 | | 2.6 | | 3.4 | ns | | | t <sub>SAMELAB</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | | t <sub>SAMEROW</sub> | | 2.2 | | 2.4 | | 2.9 | ns | | | t <sub>SAME</sub> COLUMN | | 0.8 | | 1.0 | | 1.4 | ns | | | t <sub>DIFFROW</sub> | | 3.0 | | 3.4 | | 4.3 | ns | | | t <sub>TWOROWS</sub> | | 5.2 | | 5.8 | | 7.2 | ns | | | t <sub>LEPERIPH</sub> | | 1.8 | | 2.2 | | 2.8 | ns | | | t <sub>LABCARRY</sub> | | 0.5 | | 0.5 | | 0.7 | ns | | | t <sub>LABCASC</sub> | | 0.9 | | 1.0 | | 1.5 | ns | | | Table 90. EPF10K10A External Reference Timing Parameters Note (1) | | | | | | | | | | | | |-------------------------------------------------------------------|---------|----------|---------|----------|---------|---------|------|--|--|--|--| | Symbol | -1 Spec | ed Grade | -2 Spec | ed Grade | -3 Spee | d Grade | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>DRR</sub> | | 10.0 | | 12.0 | | 16.0 | ns | | | | | | t <sub>INSU</sub> (2), (3) | 1.6 | | 2.1 | | 2.8 | | ns | | | | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | | | | | t <sub>outco</sub> (3) | 2.0 | 5.8 | 2.0 | 6.9 | 2.0 | 9.2 | ns | | | | | | Table 91. EPF10K10A Device External Bidirectional Timing Parameters Note (1) | | | | | | | | | | | | |------------------------------------------------------------------------------------|---------|----------------|-----|----------|---------|------|----|--|--|--|--| | Symbol | -2 Spee | -2 Speed Grade | | ed Grade | -4 Spee | Unit | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>INSUBIDIR</sub> | 2.4 | | 3.3 | | 4.5 | | ns | | | | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | | | toutcobidir | 2.0 | 5.8 | 2.0 | 6.9 | 2.0 | 9.2 | ns | | | | | | t <sub>XZBIDIR</sub> | | 6.3 | | 7.5 | | 9.9 | ns | | | | | | t <sub>ZXBIDIR</sub> | | 6.3 | | 7.5 | | 9.9 | ns | | | | | | Symbol | -1 Speed Grade | | -2 Spee | d Grade | -3 Spee | Unit | | |------------------------|----------------|-----|---------|---------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 9.7 | | 11.6 | | 16.2 | ns | | t <sub>EABRCCOMB</sub> | 9.7 | | 11.6 | | 16.2 | | ns | | t <sub>EABRCREG</sub> | 5.9 | | 7.1 | | 9.7 | | ns | | t <sub>EABWP</sub> | 3.8 | | 4.5 | | 5.9 | | ns | | t <sub>EABWCCOMB</sub> | 4.0 | | 4.7 | | 6.3 | | ns | | t <sub>EABWCREG</sub> | 9.8 | | 11.6 | | 16.6 | | ns | | t <sub>EABDD</sub> | | 9.2 | | 11.0 | | 16.1 | ns | | <sup>t</sup> EABDATACO | | 1.7 | | 2.1 | | 3.4 | ns | | t <sub>EABDATASU</sub> | 2.3 | | 2.7 | | 3.5 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 3.3 | | 3.9 | | 4.9 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 3.2 | | 3.8 | | 5.0 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 3.7 | | 4.4 | | 5.1 | | ns | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWO</sub> | | 6.1 | | 7.3 | | 11.3 | ns | #### Notes to tables: - (1) All timing parameters are described in Tables 32 through 38 in this data sheet. - (2) Using an LE to register the signal may provide a lower setup time. - (3) This parameter is specified by characterization. Tables 106 through 112 show EPF10K250A device internal and external timing parameters. | Table 106. EPF1 | 1 | | <u> </u> | | | | ı | |---------------------|----------------|-----|----------|---------|---------|------|----| | Symbol | -1 Speed Grade | | -2 Spee | d Grade | -3 Spee | Unit | | | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 0.9 | | 1.0 | | 1.4 | ns | | t <sub>CLUT</sub> | | 1.2 | | 1.3 | | 1.6 | ns | | t <sub>RLUT</sub> | | 2.0 | | 2.3 | | 2.7 | ns | | t <sub>PACKED</sub> | | 0.4 | | 0.4 | | 0.5 | ns | | $t_{EN}$ | | 1.4 | | 1.6 | | 1.9 | ns | | $t_{CICO}$ | | 0.2 | | 0.3 | | 0.3 | ns | | t <sub>CGEN</sub> | | 0.4 | | 0.6 | | 0.6 | ns | | t <sub>CGENR</sub> | | 0.8 | | 1.0 | | 1.1 | ns | | t <sub>CASC</sub> | | 0.7 | | 0.8 | | 1.0 | ns | | $t_C$ | | 1.2 | | 1.3 | | 1.6 | ns | | $t_{CO}$ | | 0.6 | | 0.7 | | 0.9 | ns | | t <sub>COMB</sub> | | 0.5 | | 0.6 | | 0.7 | ns | | $t_{SU}$ | 1.2 | | 1.4 | | 1.7 | | ns | | t <sub>H</sub> | 1.2 | | 1.3 | | 1.6 | | ns | | t <sub>PRE</sub> | | 0.7 | | 0.8 | | 0.9 | ns | | t <sub>CLR</sub> | | 0.7 | | 0.8 | | 0.9 | ns | | t <sub>CH</sub> | 2.5 | | 3.0 | | 3.5 | | ns | | $t_{CL}$ | 2.5 | | 3.0 | | 3.5 | | ns | | Symbol | -1 Speed Grade | | -2 Spee | d Grade | -3 Spee | d Grade | Unit | | |--------------------------|----------------|------|---------|---------|---------|---------|------|--| | | Min | Max | Min | Max | Min | Max | | | | t <sub>DIN2IOE</sub> | | 7.8 | | 8.5 | | 9.4 | ns | | | t <sub>DIN2LE</sub> | | 2.7 | | 3.1 | | 3.5 | ns | | | t <sub>DIN2DATA</sub> | | 1.6 | | 1.6 | | 1.7 | ns | | | t <sub>DCLK2IOE</sub> | | 3.6 | | 4.0 | | 4.6 | ns | | | t <sub>DCLK2LE</sub> | | 2.7 | | 3.1 | | 3.5 | ns | | | t <sub>SAMELAB</sub> | | 0.2 | | 0.3 | | 0.3 | ns | | | t <sub>SAMEROW</sub> | | 6.7 | | 7.3 | | 8.2 | ns | | | t <sub>SAME</sub> COLUMN | | 2.5 | | 2.7 | | 3.0 | ns | | | t <sub>DIFFROW</sub> | | 9.2 | | 10.0 | | 11.2 | ns | | | t <sub>TWOROWS</sub> | | 15.9 | | 17.3 | | 19.4 | ns | | | t <sub>LEPERIPH</sub> | | 7.5 | | 8.1 | | 8.9 | ns | | | t <sub>LABCARRY</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | t <sub>LABCASC</sub> | | 0.4 | | 0.4 | | 0.5 | ns | | | Table 111. EPF1 | Table 111. EPF10K250A Device External Reference Timing Parameters Note (1) | | | | | | | | | | | |----------------------------|----------------------------------------------------------------------------|----------|---------|----------|---------|----------------|----|--|--|--|--| | Symbol | -1 Spec | ed Grade | -2 Spec | ed Grade | -3 Spee | -3 Speed Grade | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>DRR</sub> | | 15.0 | | 17.0 | | 20.0 | ns | | | | | | t <sub>INSU</sub> (2), (3) | 6.9 | | 8.0 | | 9.4 | | ns | | | | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | | | | | t <sub>оитсо</sub> (3) | 2.0 | 8.0 | 2.0 | 8.9 | 2.0 | 10.4 | ns | | | | | | Table 112. EPF10K250A Device External Bidirectional Timing Parameters Note (1) | | | | | | | | | | | |--------------------------------------------------------------------------------------|---------|---------|---------|----------|---------|------|----|--|--|--| | Symbol | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Spee | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>INSUBIDIR</sub> | 9.3 | | 10.6 | | 12.7 | | ns | | | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | | t <sub>OUTCOBIDIR</sub> | 2.0 | 8.0 | 2.0 | 8.9 | 2.0 | 10.4 | ns | | | | | t <sub>XZBIDIR</sub> | | 10.8 | | 12.2 | | 14.2 | ns | | | | | t <sub>ZXBIDIR</sub> | | 10.8 | | 12.2 | | 14.2 | ns | | | | Figure 32. I<sub>CCACTIVE</sub> vs. Operating Frequency (Part 3 of 3) # Configuration & Operation The FLEX 10K architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes. See *Application Note 116 (Configuring APEX 20K, FLEX 10K & FLEX 6000 Devices)* for detailed descriptions of device configuration options, device configuration pins, and for information on configuring FLEX 10K devices, including sample schematics, timing diagrams, and configuration parameters. #### **Operating Modes** The FLEX 10K architecture uses SRAM configuration elements that require configuration data to be loaded every time the circuit powers up. The process of physically loading the SRAM data into the device is called *configuration*. Before configuration, as VCC rises, the device initiates a Power-On Reset (POR). This POR event clears the device and prepares it for configuration. The FLEX 10K POR time does not exceed 50 $\mu s$ . During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.