



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 288                                                        |
| Number of Logic Elements/Cells | 2304                                                       |
| Total RAM Bits                 | 16384                                                      |
| Number of I/O                  | 147                                                        |
| Number of Gates                | 93000                                                      |
| Voltage - Supply               | 4.75V ~ 5.25V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 70°C (TA)                                            |
| Package / Case                 | 208-BFQFP Exposed Pad                                      |
| Supplier Device Package        | 208-RQFP (28x28)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k40rc208-4 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Flexible interconnect
  - FastTrack<sup>®</sup> Interconnect continuous routing structure for fast, predictable interconnect delays
  - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
  - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
  - Tri-state emulation that implements internal tri-state buses
  - Up to six global clock signals and four global clear signals
- Powerful I/O pins
  - Individual tri-state output enable control for each pin
  - Open-drain option on each I/O pin
  - Programmable output slew-rate control to reduce switching noise
  - FLEX 10KA devices support hot-socketing
- Peripheral register for fast setup and clock-to-output delay
- Flexible package options
  - Available in a variety of packages with 84 to 600 pins (see Tables 4 and 5)
  - Pin-compatibility with other FLEX 10K devices in the same package
  - FineLine BGA<sup>TM</sup> packages maximize board space efficiency
- Software design support and automatic place-and-route provided by Altera development systems for Windows-based PCs and Sun SPARCstation, HP 9000 Series 700/800 workstations
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), DesignWare components, Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, VeriBest, and Viewlogic

The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a 4-input look-up table (LUT), a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable gates of logic.

Signal interconnections within FLEX 10K devices and to and from device pins are provided by the FastTrack Interconnect, a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 1.6 ns and hold times of 0 ns; as outputs, these registers provide clock-to-output times as low as 5.3 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs.

Figure 1 shows a block diagram of the FLEX 10K architecture. Each group of LEs is combined into an LAB; LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect. IOEs are located at the end of each row and column of the FastTrack Interconnect.

Figure 7 shows how an n-bit full adder can be implemented in n+1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can either be bypassed for simple adders or be used for an accumulator function. The carry chain logic generates the carry-out signal, which is routed directly to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it can be used as a general-purpose signal.



Figure 7. Carry Chain Operation (n-bit Full Adder)

# Up/Down Counter Mode

The up/down counter mode offers counter enable, clock enable, synchronous up/down control, and data loading options. These control signals are generated by the data inputs from the LAB local interconnect, the carry-in signal, and output feedback from the programmable register. The Up/down counter mode uses 2 three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading. Data can also be loaded asynchronously with the clear and preset register control signals, without using the LUT resources.

## Clearable Counter Mode

The clearable counter mode is similar to the up/down counter mode, but supports a synchronous clear instead of the up/down control. The clear function is substituted for the cascade-in signal in the up/down counter mode. Clearable counter mode uses 2 three-input LUTs: one generates the counter data, and the other generates the fast carry bit. Synchronous loading is provided by a 2-to-1 multiplexer. The output of this multiplexer is ANDed with a synchronous clear signal.

# Internal Tri-State Emulation

Internal tri-state emulation provides internal tri-stating without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer.

# Clear & Preset Logic Control

Logic for the programmable register's clear and preset functions is controlled by the DATA3, LABCTRL1, and LABCTRL2 inputs to the LE. The clear and preset control structure of the LE asynchronously loads signals into a register. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear. Alternatively, the register can be set up so that LABCTRL1 implements an asynchronous load. The data to be loaded is driven to DATA3; when LABCTRL1 is asserted, DATA3 is loaded into the register.

For improved routing, the row interconnect is comprised of a combination of full-length and half-length channels. The full-length channels connect to all LABs in a row; the half-length channels connect to the LABs in half of the row. The EAB can be driven by the half-length channels in the left half of the row and by the full-length channels. The EAB drives out to the full-length channels. In addition to providing a predictable, row-wide interconnect, this architecture provides increased routing resources. Two neighboring LABs can be connected using a half-row channel, thereby saving the other half of the channel for the other half of the row.

Table 7 summarizes the FastTrack Interconnect resources available in each FLEX  $10 \mathrm{K}$  device.

| Table 7. FLEX 10K FastTrack Interconnect Resources |      |                     |         |                        |
|----------------------------------------------------|------|---------------------|---------|------------------------|
| Device                                             | Rows | Channels per<br>Row | Columns | Channels per<br>Column |
| EPF10K10<br>EPF10K10A                              | 3    | 144                 | 24      | 24                     |
| EPF10K20                                           | 6    | 144                 | 24      | 24                     |
| EPF10K30<br>EPF10K30A                              | 6    | 216                 | 36      | 24                     |
| EPF10K40                                           | 8    | 216                 | 36      | 24                     |
| EPF10K50<br>EPF10K50V                              | 10   | 216                 | 36      | 24                     |
| EPF10K70                                           | 9    | 312                 | 52      | 24                     |
| EPF10K100<br>EPF10K100A                            | 12   | 312                 | 52      | 24                     |
| EPF10K130V                                         | 16   | 312                 | 52      | 32                     |
| EPF10K250A                                         | 20   | 456                 | 76      | 40                     |

In addition to general-purpose I/O pins, FLEX 10K devices have six dedicated input pins that provide low-skew signal distribution across the device. These six inputs can be used for global clock, clear, preset, and peripheral output enable and clock enable control signals. These signals are available as control signals for all LABs and IOEs in the device.

The dedicated inputs can also be used as general-purpose data inputs because they can feed the local interconnect of each LAB in the device. However, the use of dedicated inputs as data inputs can introduce additional delay into the control signal network.

Table 10 lists the FLEX 10K row-to-IOE interconnect resources.

| Device                  | Channels per Row (n) | Row Channels per Pin ( <i>m</i> ) |
|-------------------------|----------------------|-----------------------------------|
| EPF10K10<br>EPF10K10A   | 144                  | 18                                |
| EPF10K20                | 144                  | 18                                |
| EPF10K30<br>EPF10K30A   | 216                  | 27                                |
| EPF10K40                | 216                  | 27                                |
| EPF10K50<br>EPF10K50V   | 216                  | 27                                |
| EPF10K70                | 312                  | 39                                |
| EPF10K100<br>EPF10K100A | 312                  | 39                                |
| EPF10K130V              | 312                  | 39                                |
| EPF10K250A              | 456                  | 57                                |

# Column-to-IOE Connections

When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels that each IOE can access is different for each IOE. See Figure 15.

# SameFrame Pin-Outs

FLEX 10KE devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPF10K10A device in a 256-pin FineLine BGA package to an EPF10K100A device in a 484-pin FineLine BGA package.

The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to lay out a board to take advantage of this migration (see Figure 16).

Printed Circuit Board
Designed for 484-PinFineLine BGA Package

256-Pin
FineLine
BGA

256-Pin FineLine
BGA

256-Pin FineLine
BGA

256-Pin FineLine
BGA

Figure 16. SameFrame Pin-Out Example

(Reduced I/O Count or Logic Requirements) (Increased I/O Count or Logic Requirements)

| Table 13. FLEX 10K | JTAG Instructions                                                                                                                                                                                                                     |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction   | Description                                                                                                                                                                                                                           |
| SAMPLE/PRELOAD     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                            |
| EXTEST             | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                |
| BYPASS             | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                          |
| USERCODE           | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                        |
| IDCODE             | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                 |
| ICR Instructions   | These instructions are used when configuring a FLEX 10K device via JTAG ports with a BitBlaster, or ByteBlasterMV or MasterBlaster download cable, or using a Jam File (.jam) or Jam Byte-Code File (.jbc) via an embedded processor. |

The instruction register length of FLEX 10K devices is 10 bits. The USERCODE register length in FLEX 10K devices is 32 bits; 7 bits are determined by the user, and 25 bits are predetermined. Tables 14 and 15 show the boundary-scan register length and device IDCODE information for FLEX 10K devices.

| Device                | Boundary-Scan<br>Register Length |
|-----------------------|----------------------------------|
| EPF10K10, EPF10K10A   | 480                              |
| EPF10K20              | 624                              |
| EPF10K30, EPF10K30A   | 768                              |
| EPF10K40              | 864                              |
| EPF10K50, EPF10K50V   | 960                              |
| EPF10K70              | 1,104                            |
| EPF10K100, EPF10K100A | 1,248                            |
| EPF10K130V            | 1,440                            |
| EPF10K250A            | 1,440                            |

| Table 1          | 9. FLEX 10K 5.0-V Devi                   | ce DC Operating Conditions No                                | tes (5), (6)            |     |                          |      |
|------------------|------------------------------------------|--------------------------------------------------------------|-------------------------|-----|--------------------------|------|
| Symbol           | Parameter                                | Conditions                                                   | Min                     | Тур | Max                      | Unit |
| V <sub>IH</sub>  | High-level input voltage                 |                                                              | 2.0                     |     | V <sub>CCINT</sub> + 0.5 | V    |
| V <sub>IL</sub>  | Low-level input voltage                  |                                                              | -0.5                    |     | 0.8                      | V    |
| V <sub>OH</sub>  | 5.0-V high-level TTL output voltage      | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V}$ (7)   | 2.4                     |     |                          | V    |
|                  | 3.3-V high-level TTL output voltage      | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7)   | 2.4                     |     |                          | V    |
|                  | 3.3-V high-level CMOS output voltage     | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7) | V <sub>CCIO</sub> - 0.2 |     |                          | V    |
| V <sub>OL</sub>  | 5.0-V low-level TTL output voltage       | $I_{OL}$ = 12 mA DC, $V_{CCIO}$ = 4.75 V (8)                 |                         |     | 0.45                     | V    |
|                  | 3.3-V low-level TTL output voltage       | $I_{OL}$ = 12 mA DC, $V_{CCIO}$ = 3.00 V (8)                 |                         |     | 0.45                     | V    |
|                  | 3.3-V low-level CMOS output voltage      | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (8)  |                         |     | 0.2                      | V    |
| I <sub>I</sub>   | Input pin leakage current                | V <sub>I</sub> = V <sub>CC</sub> or ground<br>(9)            | -10                     |     | 10                       | μΑ   |
| I <sub>OZ</sub>  | Tri-stated I/O pin leakage current       | $V_O = V_{CC}$ or ground (9)                                 | -40                     |     | 40                       | μΑ   |
| I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load                             |                         | 0.5 | 10                       | mA   |

| Table 2            | Table 20. 5.0-V Device Capacitance of EPF10K10, EPF10K20 & EPF10K30 DevicesNote (10) |                                     |     |     |      |
|--------------------|--------------------------------------------------------------------------------------|-------------------------------------|-----|-----|------|
| Symbol             | Parameter                                                                            | Conditions                          | Min | Max | Unit |
| C <sub>IN</sub>    | Input capacitance                                                                    | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |
| C <sub>INCLK</sub> | Input capacitance on dedicated clock pin                                             | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |
| C <sub>OUT</sub>   | Output capacitance                                                                   | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |

| Table 2            | Table 21. 5.0-V Device Capacitance of EPF10K40, EPF10K50, EPF10K70 & EPF10K100 Devices       Note (10) |                                     |     |     | (10) |
|--------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------|-----|-----|------|
| Symbol             | Parameter                                                                                              | Conditions                          | Min | Max | Unit |
| C <sub>IN</sub>    | Input capacitance                                                                                      | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |
| C <sub>INCLK</sub> | Input capacitance on dedicated clock pin                                                               | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 15  | pF   |
| C <sub>OUT</sub>   | Output capacitance                                                                                     | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |

| Symbol           | Parameter                                | Conditions                                     | Min                     | Typ | Max  | Unit |
|------------------|------------------------------------------|------------------------------------------------|-------------------------|-----|------|------|
| V <sub>IH</sub>  | High-level input voltage                 |                                                | 2.0                     |     | 5.75 | V    |
| V <sub>IL</sub>  | Low-level input voltage                  |                                                | -0.5                    |     | 0.8  | V    |
| V <sub>OH</sub>  | 3.3-V high-level TTL output voltage      | $I_{OH} = -8 \text{ mA DC } (8)$               | 2.4                     |     |      | V    |
|                  | 3.3-V high-level CMOS output voltage     | $I_{OH} = -0.1 \text{ mA DC } (8)$             | V <sub>CCIO</sub> - 0.2 |     |      | V    |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage       | I <sub>OL</sub> = 8 mA DC (9)                  |                         |     | 0.45 | V    |
|                  | 3.3-V low-level CMOS output voltage      | I <sub>OL</sub> = 0.1 mA DC (9)                |                         |     | 0.2  | V    |
| I <sub>I</sub>   | Input pin leakage current                | $V_1 = 5.3 \text{ V to } -0.3 \text{ V } (10)$ | -10                     |     | 10   | μА   |
| I <sub>OZ</sub>  | Tri-stated I/O pin leakage current       | $V_O = 5.3 \text{ V to } -0.3 \text{ V } (10)$ | -10                     |     | 10   | μΑ   |
| I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load               |                         | 0.3 | 10   | mA   |
|                  |                                          | $V_I$ = ground, no load (11)                   |                         | 10  |      | mA   |

| Table 2            | Table 25. EPF10K50V & EPF10K130V Device Capacitance   (12) |                                     |     |     |      |
|--------------------|------------------------------------------------------------|-------------------------------------|-----|-----|------|
| Symbol             | Parameter                                                  | Conditions                          | Min | Max | Unit |
| C <sub>IN</sub>    | Input capacitance                                          | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |
| C <sub>INCLK</sub> | Input capacitance on dedicated clock pin                   | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 15  | pF   |
| C <sub>OUT</sub>   | Output capacitance                                         | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) Maximum  $V_{CC}$  rise time is 100 ms.  $V_{CC}$  must rise monotonically.
- (5) EPF10K50V and EPF10K130V device inputs may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (6) Typical values are for  $T_A = 25^{\circ}$  C and  $V_{CC} = 3.3$  V.
- (7) These values are specified under the EPF10K50V and EPF10K130V device Recommended Operating Conditions in Table 23 on page 48.
- (8) The  $I_{OH}$  parameter refers to high-level TTL or CMOS output current.
- (9) The I<sub>OL</sub> parameter refers to low-level TTL or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (10) This value is specified for normal device operation. The value may vary during power-up.
- (11) This parameter applies to -1 speed grade EPF10K50V devices, -2 speed grade EPF10K50V industrial temperature devices, and -2 speed grade EPF10K130V devices.
- (12) Capacitance is sample-tested only.

| Table 2            | Table 27. FLEX 10KA 3.3-V Device Recommended Operating Conditions |                    |             |                   |      |  |
|--------------------|-------------------------------------------------------------------|--------------------|-------------|-------------------|------|--|
| Symbol             | Parameter                                                         | Conditions         | Min         | Max               | Unit |  |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers               | (3), (4)           | 3.00 (3.00) | 3.60 (3.60)       | V    |  |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation                | (3), (4)           | 3.00 (3.00) | 3.60 (3.60)       | ٧    |  |
|                    | Supply voltage for output buffers, 2.5-V operation                | (3), (4)           | 2.30 (2.30) | 2.70 (2.70)       | ٧    |  |
| VI                 | Input voltage                                                     | (5)                | -0.5        | 5.75              | V    |  |
| Vo                 | Output voltage                                                    |                    | 0           | V <sub>CCIO</sub> | V    |  |
| T <sub>A</sub>     | Ambient temperature                                               | For commercial use | 0           | 70                | ° C  |  |
|                    |                                                                   | For industrial use | -40         | 85                | °C   |  |
| T <sub>J</sub>     | Operating temperature                                             | For commercial use | 0           | 85                | °C   |  |
|                    |                                                                   | For industrial use | -40         | 100               | °C   |  |
| t <sub>R</sub>     | Input rise time                                                   |                    |             | 40                | ns   |  |
| t <sub>F</sub>     | Input fall time                                                   |                    |             | 40                | ns   |  |



Figure 28. Synchronous Bidirectional Pin External Timing Model

Tables 32 through 36 describe the FLEX 10K device internal timing parameters. These internal timing parameters are expressed as worst-case values. Using hand calculations, these parameters can be used to estimate design performance. However, before committing designs to silicon, actual worst-case performance should be modeled using timing simulation and analysis. Tables 37 through 38 describe FLEX 10K external timing parameters.

| Symbol              | Parameter                               | Conditions |
|---------------------|-----------------------------------------|------------|
| $t_{LUT}$           | LUT delay for data-in                   |            |
| t <sub>CLUT</sub>   | LUT delay for carry-in                  |            |
| t <sub>RLUT</sub>   | LUT delay for LE register feedback      |            |
| t <sub>PACKED</sub> | Data-in to packed register delay        |            |
| t <sub>EN</sub>     | LE register enable delay                |            |
| t <sub>CICO</sub>   | Carry-in to carry-out delay             |            |
| t <sub>CGEN</sub>   | Data-in to carry-out delay              |            |
| t <sub>CGENR</sub>  | LE register feedback to carry-out delay |            |
| t <sub>CASC</sub>   | Cascade-in to cascade-out delay         |            |
| $t_{\rm C}$         | LE register control signal delay        |            |
| $t_{\rm CO}$        | LE register clock-to-output delay       |            |
| t <sub>COMB</sub>   | Combinatorial delay                     |            |

| Symbol                   | Parameter                                                                                                            | Conditions |
|--------------------------|----------------------------------------------------------------------------------------------------------------------|------------|
| t <sub>DIN2IOE</sub>     | Delay from dedicated input pin to IOE control input                                                                  | (7)        |
| t <sub>DCLK2LE</sub>     | Delay from dedicated clock pin to LE or EAB clock                                                                    | (7)        |
| t <sub>DIN2DATA</sub>    | Delay from dedicated input or clock to LE or EAB data                                                                | (7)        |
| t <sub>DCLK2IOE</sub>    | Delay from dedicated clock pin to IOE clock                                                                          | (7)        |
| t <sub>DIN2LE</sub>      | Delay from dedicated input pin to LE or EAB control input                                                            | (7)        |
| t <sub>SAMELAB</sub>     | Routing delay for an LE driving another LE in the same LAB                                                           |            |
| t <sub>SAMEROW</sub>     | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row                                | (7)        |
| t <sub>SAME</sub> COLUMN | Routing delay for an LE driving an IOE in the same column                                                            | (7)        |
| t <sub>DIFFROW</sub>     | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row                                   | (7)        |
| t <sub>TWOROWS</sub>     | Routing delay for a row IOE or EAB driving an LE or EAB in a different row                                           | (7)        |
| t <sub>LEPERIPH</sub>    | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus                            | (7)        |
| t <sub>LABCARRY</sub>    | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB     |            |
| t <sub>LABCASC</sub>     | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |            |

| Table 37. Ex       | ternal Timing Parameters Notes (8), (10)                                                       |            |
|--------------------|------------------------------------------------------------------------------------------------|------------|
| Symbol             | Parameter                                                                                      | Conditions |
| t <sub>DRR</sub>   | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (9)        |
| t <sub>INSU</sub>  | Setup time with global clock at IOE register                                                   |            |
| t <sub>INH</sub>   | Hold time with global clock at IOE register                                                    |            |
| t <sub>OUTCO</sub> | Clock-to-output delay with global clock at IOE register                                        |            |

| Table 38. External Bidirectional Timing Parameters Note (10) |                                                                                |           |  |  |  |  |
|--------------------------------------------------------------|--------------------------------------------------------------------------------|-----------|--|--|--|--|
| Symbol                                                       | Parameter                                                                      | Condition |  |  |  |  |
| t <sub>INSUBIDIR</sub>                                       | Setup time for bidirectional pins with global clock at adjacent LE register    |           |  |  |  |  |
| t <sub>INHBIDIR</sub>                                        | Hold time for bidirectional pins with global clock at adjacent LE register     |           |  |  |  |  |
| t <sub>OUTCOBIDIR</sub>                                      | Clock-to-output delay for bidirectional pins with global clock at IOE register |           |  |  |  |  |
| t <sub>XZBIDIR</sub>                                         | Synchronous IOE output buffer disable delay                                    |           |  |  |  |  |
| tzxbidir                                                     | Synchronous IOE output buffer enable delay, slow slew rate = off               |           |  |  |  |  |

| Symbol                 | -3 Spee | d Grade | -4 Spee | d Grade | Unit |
|------------------------|---------|---------|---------|---------|------|
|                        | Min     | Max     | Min     | Max     |      |
| t <sub>EABDATA1</sub>  |         | 1.5     |         | 1.9     | ns   |
| t <sub>EABDATA2</sub>  |         | 4.8     |         | 6.0     | ns   |
| t <sub>EABWE1</sub>    |         | 1.0     |         | 1.2     | ns   |
| t <sub>EABWE2</sub>    |         | 5.0     |         | 6.2     | ns   |
| t <sub>EABCLK</sub>    |         | 1.0     |         | 2.2     | ns   |
| t <sub>EABCO</sub>     |         | 0.5     |         | 0.6     | ns   |
| t <sub>EABBYPASS</sub> |         | 1.5     |         | 1.9     | ns   |
| t <sub>EABSU</sub>     | 1.5     |         | 1.8     |         | ns   |
| t <sub>EABH</sub>      | 2.0     |         | 2.5     |         | ns   |
| $t_{AA}$               |         | 8.7     |         | 10.7    | ns   |
| $t_{WP}$               | 5.8     |         | 7.2     |         | ns   |
| t <sub>WDSU</sub>      | 1.6     |         | 2.0     |         | ns   |
| t <sub>WDH</sub>       | 0.3     |         | 0.4     |         | ns   |
| t <sub>WASU</sub>      | 0.5     |         | 0.6     |         | ns   |
| t <sub>WAH</sub>       | 1.0     |         | 1.2     |         | ns   |
| $t_{WO}$               |         | 5.0     |         | 6.2     | ns   |
| t <sub>DD</sub>        |         | 5.0     |         | 6.2     | ns   |
| t <sub>EABOUT</sub>    |         | 0.5     |         | 0.6     | ns   |
| t <sub>EABCH</sub>     | 4.0     |         | 4.0     |         | ns   |
| t <sub>EABCL</sub>     | 5.8     |         | 7.2     |         | ns   |

### Notes to tables:

- (1) All timing parameters are described in Tables 32 through 38 in this data sheet.
- (2) Using an LE to register the signal may provide a lower setup time.
- (3) This parameter is specified by characterization.

Tables  $64\,\mathrm{through}\,70\,\mathrm{show}\,EPF10K100\,\mathrm{device}$  internal and external timing parameters.

| Table 64. EPF10K10  | 0 Device LE Ti | ming Microp | arameters | Note (1) | )      |      |    |
|---------------------|----------------|-------------|-----------|----------|--------|------|----|
| Symbol              | -3DX Sp        | eed Grade   | -3 Spe    | ed Grade | -4 Spe | Unit |    |
|                     | Min            | Max         | Min       | Max      | Min    | Max  |    |
| $t_{LUT}$           |                | 1.5         |           | 1.5      |        | 2.0  | ns |
| t <sub>CLUT</sub>   |                | 0.4         |           | 0.4      |        | 0.5  | ns |
| t <sub>RLUT</sub>   |                | 1.6         |           | 1.6      |        | 2.0  | ns |
| t <sub>PACKED</sub> |                | 0.9         |           | 0.9      |        | 1.3  | ns |
| $t_{EN}$            |                | 0.9         |           | 0.9      |        | 1.2  | ns |
| tcico               |                | 0.2         |           | 0.2      |        | 0.3  | ns |
| t <sub>CGEN</sub>   |                | 1.1         |           | 1.1      |        | 1.4  | ns |
| t <sub>CGENR</sub>  |                | 1.2         |           | 1.2      |        | 1.5  | ns |
| t <sub>CASC</sub>   |                | 1.1         |           | 1.1      |        | 1.3  | ns |
| $t_{\mathbb{C}}$    |                | 0.8         |           | 0.8      |        | 1.0  | ns |
| $t_{CO}$            |                | 1.0         |           | 1.0      |        | 1.4  | ns |
| t <sub>COMB</sub>   |                | 0.5         |           | 0.5      |        | 0.7  | ns |
| $t_{SU}$            | 2.1            |             | 2.1       |          | 2.6    |      | ns |
| t <sub>H</sub>      | 2.3            |             | 2.3       |          | 3.1    |      | ns |
| t <sub>PRE</sub>    |                | 1.0         |           | 1.0      |        | 1.4  | ns |
| t <sub>CLR</sub>    |                | 1.0         |           | 1.0      |        | 1.4  | ns |
| t <sub>CH</sub>     | 4.0            |             | 4.0       |          | 4.0    |      | ns |
| $t_{CL}$            | 4.0            |             | 4.0       |          | 4.0    |      | ns |

| Symbol                 | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | Unit |    |
|------------------------|---------|---------|---------|---------|---------|------|----|
|                        | Min     | Max     | Min     | Max     | Min     | Max  |    |
| t <sub>EABDATA1</sub>  |         | 3.3     |         | 3.9     |         | 5.2  | ns |
| t <sub>EABDATA2</sub>  |         | 1.0     |         | 1.3     |         | 1.7  | ns |
| t <sub>EABWE1</sub>    |         | 2.6     |         | 3.1     |         | 4.1  | ns |
| t <sub>EABWE2</sub>    |         | 2.7     |         | 3.2     |         | 4.3  | ns |
| t <sub>EABCLK</sub>    |         | 0.0     |         | 0.0     |         | 0.0  | ns |
| t <sub>EABCO</sub>     |         | 1.2     |         | 1.4     |         | 1.8  | ns |
| t <sub>EABBYPASS</sub> |         | 0.1     |         | 0.2     |         | 0.2  | ns |
| t <sub>EABSU</sub>     | 1.4     |         | 1.7     |         | 2.2     |      | ns |
| t <sub>EABH</sub>      | 0.1     |         | 0.1     |         | 0.1     |      | ns |
| $t_{AA}$               |         | 4.5     |         | 5.4     |         | 7.3  | ns |
| $t_{WP}$               | 2.0     |         | 2.4     |         | 3.2     |      | ns |
| t <sub>WDSU</sub>      | 0.7     |         | 0.8     |         | 1.1     |      | ns |
| t <sub>WDH</sub>       | 0.5     |         | 0.6     |         | 0.7     |      | ns |
| t <sub>WASU</sub>      | 0.6     |         | 0.7     |         | 0.9     |      | ns |
| t <sub>WAH</sub>       | 0.9     |         | 1.1     |         | 1.5     |      | ns |
| $t_{WO}$               |         | 3.3     |         | 3.9     |         | 5.2  | ns |
| $t_{DD}$               |         | 3.3     |         | 3.9     |         | 5.2  | ns |
| t <sub>EABOUT</sub>    |         | 0.1     |         | 0.1     |         | 0.2  | ns |
| t <sub>EABCH</sub>     | 3.0     |         | 3.5     |         | 4.0     |      | ns |
| t <sub>EABCL</sub>     | 3.03    |         | 3.5     |         | 4.0     |      | ns |

| Symbol                   | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | d Grade | Unit |
|--------------------------|----------------|-----|----------------|-----|---------|---------|------|
|                          | Min            | Max | Min            | Max | Min     | Max     |      |
| t <sub>DIN2IOE</sub>     |                | 4.2 |                | 5.0 |         | 6.5     | ns   |
| t <sub>DIN2LE</sub>      |                | 2.2 |                | 2.6 |         | 3.4     | ns   |
| t <sub>DIN2DATA</sub>    |                | 4.3 |                | 5.2 |         | 7.1     | ns   |
| t <sub>DCLK2IOE</sub>    |                | 4.2 |                | 4.9 |         | 6.6     | ns   |
| t <sub>DCLK2LE</sub>     |                | 2.2 |                | 2.6 |         | 3.4     | ns   |
| t <sub>SAMELAB</sub>     |                | 0.1 |                | 0.1 |         | 0.2     | ns   |
| t <sub>SAMEROW</sub>     |                | 2.2 |                | 2.4 |         | 2.9     | ns   |
| t <sub>SAME</sub> COLUMN |                | 0.8 |                | 1.0 |         | 1.4     | ns   |
| t <sub>DIFFROW</sub>     |                | 3.0 |                | 3.4 |         | 4.3     | ns   |
| t <sub>TWOROWS</sub>     |                | 5.2 |                | 5.8 |         | 7.2     | ns   |
| t <sub>LEPERIPH</sub>    |                | 1.8 |                | 2.2 |         | 2.8     | ns   |
| t <sub>LABCARRY</sub>    |                | 0.5 |                | 0.5 |         | 0.7     | ns   |
| t <sub>LABCASC</sub>     |                | 0.9 |                | 1.0 |         | 1.5     | ns   |

| Table 90. EPF10K10A External Reference Timing Parameters   Note (1) |         |          |         |          |         |         |      |  |  |
|---------------------------------------------------------------------|---------|----------|---------|----------|---------|---------|------|--|--|
| Symbol                                                              | -1 Spec | ed Grade | -2 Spec | ed Grade | -3 Spee | d Grade | Unit |  |  |
|                                                                     | Min     | Max      | Min     | Max      | Min     | Max     |      |  |  |
| t <sub>DRR</sub>                                                    |         | 10.0     |         | 12.0     |         | 16.0    | ns   |  |  |
| t <sub>INSU</sub> (2), (3)                                          | 1.6     |          | 2.1     |          | 2.8     |         | ns   |  |  |
| t <sub>INH</sub> (3)                                                | 0.0     |          | 0.0     |          | 0.0     |         | ns   |  |  |
| t <sub>outco</sub> (3)                                              | 2.0     | 5.8      | 2.0     | 6.9      | 2.0     | 9.2     | ns   |  |  |

| Table 91. EPF10K10A Device External Bidirectional Timing Parameters         Note (1) |         |         |         |          |         |         |      |
|--------------------------------------------------------------------------------------|---------|---------|---------|----------|---------|---------|------|
| Symbol                                                                               | -2 Spee | d Grade | -3 Spec | ed Grade | -4 Spee | d Grade | Unit |
|                                                                                      | Min     | Max     | Min     | Max      | Min     | Max     |      |
| t <sub>INSUBIDIR</sub>                                                               | 2.4     |         | 3.3     |          | 4.5     |         | ns   |
| t <sub>INHBIDIR</sub>                                                                | 0.0     |         | 0.0     |          | 0.0     |         | ns   |
| toutcobidir                                                                          | 2.0     | 5.8     | 2.0     | 6.9      | 2.0     | 9.2     | ns   |
| t <sub>XZBIDIR</sub>                                                                 |         | 6.3     |         | 7.5      |         | 9.9     | ns   |
| t <sub>ZXBIDIR</sub>                                                                 |         | 6.3     |         | 7.5      |         | 9.9     | ns   |

#### Notes to tables:

- (1) All timing parameters are described in Tables 32 through 38 in this data sheet.
- (2) Using an LE to register the signal may provide a lower setup time.
- (3) This parameter is specified by characterization.

Tables 99 through 105 show EPF10K100A device internal and external timing parameters.

| Symbol              | -1 Snee | d Grade | -2 Snee | d Grade | -3 Spee | Unit |    |
|---------------------|---------|---------|---------|---------|---------|------|----|
| Oymboi              | Min     | Max     | Min     | Max     | Min     | Max  | •  |
| $t_{LUT}$           |         | 1.0     |         | 1.2     |         | 1.4  | ns |
| t <sub>CLUT</sub>   |         | 0.8     |         | 0.9     |         | 1.1  | ns |
| t <sub>RLUT</sub>   |         | 1.4     |         | 1.6     |         | 1.9  | ns |
| t <sub>PACKED</sub> |         | 0.4     |         | 0.5     |         | 0.5  | ns |
| $t_{EN}$            |         | 0.6     |         | 0.7     |         | 0.8  | ns |
| t <sub>CICO</sub>   |         | 0.2     |         | 0.2     |         | 0.3  | ns |
| t <sub>CGEN</sub>   |         | 0.4     |         | 0.4     |         | 0.6  | ns |
| t <sub>CGENR</sub>  |         | 0.6     |         | 0.7     |         | 0.8  | ns |
| t <sub>CASC</sub>   |         | 0.7     |         | 0.9     |         | 1.0  | ns |
| t <sub>C</sub>      |         | 0.9     |         | 1.0     |         | 1.2  | ns |
| t <sub>CO</sub>     |         | 0.2     |         | 0.3     |         | 0.3  | ns |
| t <sub>COMB</sub>   |         | 0.6     |         | 0.7     |         | 0.8  | ns |
| $t_{SU}$            | 0.8     |         | 1.0     |         | 1.2     |      | ns |
| t <sub>H</sub>      | 0.3     |         | 0.5     |         | 0.5     |      | ns |
| t <sub>PRE</sub>    |         | 0.3     |         | 0.3     |         | 0.4  | ns |
| t <sub>CLR</sub>    |         | 0.3     |         | 0.3     |         | 0.4  | ns |
| t <sub>CH</sub>     | 2.5     |         | 3.5     |         | 4.0     |      | ns |
| $t_{CL}$            | 2.5     |         | 3.5     |         | 4.0     |      | ns |

### Notes to tables:

- (1) All timing parameters are described in Tables 32 through 38 in this data sheet.
- (2) Using an LE to register the signal may provide a lower setup time.
- (3) This parameter is specified by characterization.

Tables 106 through 112 show EPF10K250A device internal and external timing parameters.

| Table 106. EPF1     | 1       |                | <u> </u> |         | 1      |      | ı  |
|---------------------|---------|----------------|----------|---------|--------|------|----|
| Symbol              | -1 Spee | -1 Speed Grade |          | d Grade | -3 Spe | Unit |    |
|                     | Min     | Max            | Min      | Max     | Min    | Max  |    |
| $t_{LUT}$           |         | 0.9            |          | 1.0     |        | 1.4  | ns |
| t <sub>CLUT</sub>   |         | 1.2            |          | 1.3     |        | 1.6  | ns |
| $t_{RLUT}$          |         | 2.0            |          | 2.3     |        | 2.7  | ns |
| t <sub>PACKED</sub> |         | 0.4            |          | 0.4     |        | 0.5  | ns |
| $t_{EN}$            |         | 1.4            |          | 1.6     |        | 1.9  | ns |
| $t_{CICO}$          |         | 0.2            |          | 0.3     |        | 0.3  | ns |
| t <sub>CGEN</sub>   |         | 0.4            |          | 0.6     |        | 0.6  | ns |
| t <sub>CGENR</sub>  |         | 0.8            |          | 1.0     |        | 1.1  | ns |
| t <sub>CASC</sub>   |         | 0.7            |          | 0.8     |        | 1.0  | ns |
| $t_C$               |         | 1.2            |          | 1.3     |        | 1.6  | ns |
| $t_{CO}$            |         | 0.6            |          | 0.7     |        | 0.9  | ns |
| t <sub>COMB</sub>   |         | 0.5            |          | 0.6     |        | 0.7  | ns |
| $t_{SU}$            | 1.2     |                | 1.4      |         | 1.7    |      | ns |
| t <sub>H</sub>      | 1.2     |                | 1.3      |         | 1.6    |      | ns |
| t <sub>PRE</sub>    |         | 0.7            |          | 0.8     |        | 0.9  | ns |
| t <sub>CLR</sub>    |         | 0.7            |          | 0.8     |        | 0.9  | ns |
| t <sub>CH</sub>     | 2.5     |                | 3.0      |         | 3.5    |      | ns |
| $t_{CL}$            | 2.5     |                | 3.0      |         | 3.5    |      | ns |

| Symbol                   | -1 Speed Grade |      | -2 Spee | d Grade | -3 Spee | Unit |    |
|--------------------------|----------------|------|---------|---------|---------|------|----|
|                          | Min            | Max  | Min     | Max     | Min     | Max  |    |
| t <sub>DIN2IOE</sub>     |                | 7.8  |         | 8.5     |         | 9.4  | ns |
| t <sub>DIN2LE</sub>      |                | 2.7  |         | 3.1     |         | 3.5  | ns |
| t <sub>DIN2DATA</sub>    |                | 1.6  |         | 1.6     |         | 1.7  | ns |
| t <sub>DCLK2IOE</sub>    |                | 3.6  |         | 4.0     |         | 4.6  | ns |
| t <sub>DCLK2LE</sub>     |                | 2.7  |         | 3.1     |         | 3.5  | ns |
| t <sub>SAMELAB</sub>     |                | 0.2  |         | 0.3     |         | 0.3  | ns |
| t <sub>SAMEROW</sub>     |                | 6.7  |         | 7.3     |         | 8.2  | ns |
| t <sub>SAME</sub> COLUMN |                | 2.5  |         | 2.7     |         | 3.0  | ns |
| t <sub>DIFFROW</sub>     |                | 9.2  |         | 10.0    |         | 11.2 | ns |
| t <sub>TWOROWS</sub>     |                | 15.9 |         | 17.3    |         | 19.4 | ns |
| t <sub>LEPERIPH</sub>    |                | 7.5  |         | 8.1     |         | 8.9  | ns |
| t <sub>LABCARRY</sub>    |                | 0.3  |         | 0.4     |         | 0.5  | ns |
| t <sub>LABCASC</sub>     |                | 0.4  |         | 0.4     |         | 0.5  | ns |

| Table 111. EPF10K250A Device External Reference Timing Parameters Note (1) |                |      |                |      |                |      |      |  |  |  |  |
|----------------------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--|--|--|
| Symbol                                                                     | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |  |  |
|                                                                            | Min            | Max  | Min            | Max  | Min            | Max  |      |  |  |  |  |
| t <sub>DRR</sub>                                                           |                | 15.0 |                | 17.0 |                | 20.0 | ns   |  |  |  |  |
| t <sub>INSU</sub> (2), (3)                                                 | 6.9            |      | 8.0            |      | 9.4            |      | ns   |  |  |  |  |
| t <sub>INH</sub> (3)                                                       | 0.0            |      | 0.0            |      | 0.0            |      | ns   |  |  |  |  |
| t <sub>оитсо</sub> (3)                                                     | 2.0            | 8.0  | 2.0            | 8.9  | 2.0            | 10.4 | ns   |  |  |  |  |

| Table 112. EPF10K250A Device External Bidirectional Timing Parameters Note (1) |                |      |                |      |                |      |      |  |  |  |  |
|--------------------------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--|--|--|
| Symbol                                                                         | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |  |  |
| l                                                                              | Min            | Max  | Min            | Max  | Min            | Max  |      |  |  |  |  |
| t <sub>INSUBIDIR</sub>                                                         | 9.3            |      | 10.6           |      | 12.7           |      | ns   |  |  |  |  |
| t <sub>INHBIDIR</sub>                                                          | 0.0            |      | 0.0            |      | 0.0            |      | ns   |  |  |  |  |
| t <sub>OUTCOBIDIR</sub>                                                        | 2.0            | 8.0  | 2.0            | 8.9  | 2.0            | 10.4 | ns   |  |  |  |  |
| t <sub>XZBIDIR</sub>                                                           |                | 10.8 |                | 12.2 |                | 14.2 | ns   |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                                           |                | 10.8 |                | 12.2 |                | 14.2 | ns   |  |  |  |  |