



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Active                                                       |
| Number of LABs/CLBs            | 360                                                          |
| Number of Logic Elements/Cells | -                                                            |
| Total RAM Bits                 | -                                                            |
| Number of I/O                  | 246                                                          |
| Number of Gates                | -                                                            |
| Voltage - Supply               | 4.75V ~ 5.25V                                                |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 70°C (TA)                                              |
| Package / Case                 | 356-LBGA                                                     |
| Supplier Device Package        | 356-BGA (35x35)                                              |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=epf10k50bc356-4 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



For more information, see the following documents:

- Configuration Devices for APEX & FLEX Devices Data Sheet
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- Application Note 116 (Configuring APEX 20K, FLEX 10K & FLEX 6000 Devices)

FLEX 10K devices are supported by Altera development systems; single, integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools.

The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use device-specific features such as carry chains which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development systems include DesignWare functions that are optimized for the FLEX 10K architecture.

The Altera development systems run on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations.



See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet for more information.

# Functional Description

Each FLEX 10K device contains an embedded array to implement memory and specialized logic functions, and a logic array to implement general logic.

The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 2,048 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions, such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions.

Dedicated Inputs & Global Signals Chip-Wide Reset Row Interconnect 2, 4, 8, 16 Data Data Out 8, 4, 2, 1 2, 4, 8, 16 Address D 8, 9, 10, 11 RAM/ROM  $256 \times 8$ 512 × 4  $1,024 \times 2$ Column 2,048 × 1 Interconnect WE D

Figure 4. FLEX 10K Embedded Array Block

# Note:

EAB Local Interconnect (1)

(1) EPF10K10, EPF10K10A, EPF10K20, EPF10K30, EPF10K30A, EPF10K40, EPF10K50, and EPF10K50V devices have 22 EAB local interconnect channels; EPF10K70, EPF10K100, EPF10K100A, EPF10K130V, and EPF10K250A devices have 26.

# LE Operating Modes

The FLEX 10K LE can operate in the following four modes:

- Normal mode
- Arithmetic mode
- Up/down counter mode
- Clearable counter mode

Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. Three inputs to the LE provide clock, clear, and preset control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions which use a specific LE operating mode for optimal performance.

The architecture provides a synchronous clock enable to the register in all four modes. The Altera software can set DATA1 to enable the register synchronously, providing easy implementation of fully synchronous designs.

Figure 9 shows the LE operating modes.

Figure 11. LAB Connections to Row & Column Interconnect



Table 12 describes the FLEX 10K device supply voltages and MultiVolt  $\rm I/O$  support levels.

| Devices       | Supply Vo          | oltage (V)        | MultiVolt I/O Sup | MultiVolt I/O Support Levels (V) |  |  |
|---------------|--------------------|-------------------|-------------------|----------------------------------|--|--|
|               | V <sub>CCINT</sub> | V <sub>CCIO</sub> | Input             | Output                           |  |  |
| FLEX 10K (1)  | 5.0                | 5.0               | 3.3 or 5.0        | 5.0                              |  |  |
|               | 5.0                | 3.3               | 3.3 or 5.0        | 3.3 or 5.0                       |  |  |
| EPF10K50V (1) | 3.3                | 3.3               | 3.3 or 5.0        | 3.3 or 5.0                       |  |  |
| EPF10K130V    | 3.3                | 3.3               | 3.3 or 5.0        | 3.3 or 5.0                       |  |  |
| FLEX 10KA (1) | 3.3                | 3.3               | 2.5, 3.3, or 5.0  | 3.3 or 5.0                       |  |  |
|               | 3.3                | 2.5               | 2.5, 3.3, or 5.0  | 2.5                              |  |  |

#### Note

(1) 240-pin QFP packages do not support the MultiVolt I/O features, so they do not have separate V<sub>CCIO</sub> pins.

# Power Sequencing & Hot-Socketing

Because FLEX 10K devices can be used in a multi-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power supplies can be powered in any order.

Signals can be driven into FLEX 10KA devices before and during power up without damaging the device. Additionally, FLEX 10KA devices do not drive out during power up. Once operating conditions are reached, FLEX 10KA devices operate as specified by the user.

IEEE Std. 1149.1 (JTAG) Boundary-Scan Support All FLEX 10K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. All FLEX 10K devices can also be configured using the JTAG pins through the BitBlaster serial download cable, or ByteBlasterMV parallel port download cable, or via hardware that uses the Jam<sup>TM</sup> programming and test language. JTAG BST can be performed before or after configuration, but not during configuration. FLEX 10K devices support the JTAG instructions shown in Table 13.

| Table 13. FLEX 10K | JTAG Instructions                                                                                                                                                                                                                     |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction   | Description                                                                                                                                                                                                                           |
| SAMPLE/PRELOAD     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                            |
| EXTEST             | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                |
| BYPASS             | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                          |
| USERCODE           | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                        |
| IDCODE             | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                 |
| ICR Instructions   | These instructions are used when configuring a FLEX 10K device via JTAG ports with a BitBlaster, or ByteBlasterMV or MasterBlaster download cable, or using a Jam File (.jam) or Jam Byte-Code File (.jbc) via an embedded processor. |

The instruction register length of FLEX 10K devices is 10 bits. The USERCODE register length in FLEX 10K devices is 32 bits; 7 bits are determined by the user, and 25 bits are predetermined. Tables 14 and 15 show the boundary-scan register length and device IDCODE information for FLEX 10K devices.

| Device                | Boundary-Scan<br>Register Length |
|-----------------------|----------------------------------|
| EPF10K10, EPF10K10A   | 480                              |
| EPF10K20              | 624                              |
| EPF10K30, EPF10K30A   | 768                              |
| EPF10K40              | 864                              |
| EPF10K50, EPF10K50V   | 960                              |
| EPF10K70              | 1,104                            |
| EPF10K100, EPF10K100A | 1,248                            |
| EPF10K130V            | 1,440                            |
| EPF10K250A            | 1,440                            |

| Symbol           | Parameter                                | Conditions                                                                          | Min                                                           | Тур | Max                      | Unit |
|------------------|------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------|-----|--------------------------|------|
| V <sub>IH</sub>  | High-level input voltage                 |                                                                                     | 1.7 or<br>0.5 × V <sub>CCINT</sub> ,<br>whichever is<br>lower |     | 5.75                     | V    |
| $V_{IL}$         | Low-level input voltage                  |                                                                                     | -0.5                                                          |     | 0.3 × V <sub>CCINT</sub> | V    |
| V <sub>OH</sub>  | 3.3-V high-level TTL output voltage      | I <sub>OH</sub> = -11 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (8)                      | 2.4                                                           |     |                          | V    |
|                  | 3.3-V high-level CMOS output voltage     | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V (8)}$                   | V <sub>CCIO</sub> - 0.2                                       |     |                          | V    |
|                  | 3.3-V high-level PCI output voltage      | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V } (8)$ | 0.9 × V <sub>CCIO</sub>                                       |     |                          | V    |
|                  | 2.5-V high-level output voltage          | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V (8)}$                   | 2.1                                                           |     |                          | V    |
|                  |                                          | $I_{OH} = -1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (8)$                    | 2.0                                                           |     |                          | V    |
|                  |                                          | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (8)$                    | 1.7                                                           |     |                          | V    |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage       | I <sub>OL</sub> = 9 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (9)                        |                                                               |     | 0.45                     | V    |
|                  | 3.3-V low-level CMOS output voltage      | $I_{OL} = 0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (9)$                   |                                                               |     | 0.2                      | V    |
|                  | 3.3-V low-level PCI output voltage       | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V (9)              |                                                               |     | 0.1 × V <sub>CCIO</sub>  | V    |
|                  | 2.5-V low-level output voltage           | $I_{OL} = 0.1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (9)$                   |                                                               |     | 0.2                      | V    |
|                  |                                          | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9)                        |                                                               |     | 0.4                      | V    |
|                  |                                          | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9)                        |                                                               |     | 0.7                      | V    |
| I <sub>I</sub>   | Input pin leakage current                | $V_1 = 5.3 \text{ V to } -0.3 \text{ V } (10)$                                      | -10                                                           |     | 10                       | μΑ   |
| I <sub>OZ</sub>  | Tri-stated I/O pin leakage current       | $V_O = 5.3 \text{ V to } -0.3 \text{ V } (10)$                                      | -10                                                           |     | 10                       | μΑ   |
| I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load                                                    |                                                               | 0.3 | 10                       | mA   |
|                  |                                          | $V_I$ = ground, no load (11)                                                        |                                                               | 10  |                          | mA   |

#### Notes to tables:

- Microparameters are timing delays contributed by individual architectural elements. These parameters cannot be measured explicitly.
- (2) Operating conditions:  $V_{CCIO} = 5.0 \text{ V} \pm 5\%$  for commercial use in FLEX 10K devices.

 $V_{CCIO}$  = 5.0 V ± 10% for industrial use in FLEX 10K devices.

 $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial or industrial use in FLEX 10KA devices.

- (3) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial or industrial use in FLEX 10K devices.
  - $V_{CCIO}$  = 2.5 V ± 0.2 V for commercial or industrial use in FLEX 10KA devices.
- (4) Operating conditions:  $V_{CCIO} = 2.5 \text{ V}$ , 3.3 V, or 5.0 V.
- (5) Because the RAM in the EAB is self-timed, this parameter can be ignored when the WE signal is registered.
- (6) EAB macroparameters are internal parameters that can simplify predicting the behavior of an EAB at its boundary; these parameters are calculated by summing selected microparameters.
- (7) These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance.
- (8) External reference timing parameters are factory-tested, worst-case values specified by Altera. A representative subset of signal paths is tested to approximate typical device applications.
- (9) Contact Altera Applications for test circuit specifications and test conditions.
- (10) These timing parameters are sample-tested only.

Figures 29 and 30 show the asynchronous and synchronous timing waveforms, respectively, for the EAB macroparameters in Table 34.

Figure 29. EAB Asynchronous Timing Waveforms

#### **EAB Asynchronous Read**



## **EAB Asynchronous Write**



| Symbol                 | -3 Spee | d Grade | -4 Spee | d Grade | Unit |
|------------------------|---------|---------|---------|---------|------|
|                        | Min     | Max     | Min     | Max     |      |
| t <sub>EABAA</sub>     |         | 13.7    |         | 17.0    | ns   |
| t <sub>EABRCCOMB</sub> | 13.7    |         | 17.0    |         | ns   |
| t <sub>EABRCREG</sub>  | 9.7     |         | 11.9    |         | ns   |
| t <sub>EABWP</sub>     | 5.8     |         | 7.2     |         | ns   |
| t <sub>EABWCCOMB</sub> | 7.3     |         | 9.0     |         | ns   |
| t <sub>EABWCREG</sub>  | 13.0    |         | 16.0    |         | ns   |
| t <sub>EABDD</sub>     |         | 10.0    |         | 12.5    | ns   |
| t <sub>EABDATACO</sub> |         | 2.0     |         | 3.4     | ns   |
| t <sub>EABDATASU</sub> | 5.3     |         | 5.6     |         | ns   |
| t <sub>EABDATAH</sub>  | 0.0     |         | 0.0     |         | ns   |
| t <sub>EABWESU</sub>   | 5.5     |         | 5.8     |         | ns   |
| t <sub>EABWEH</sub>    | 0.0     |         | 0.0     |         | ns   |
| t <sub>EABWDSU</sub>   | 5.5     |         | 5.8     |         | ns   |
| t <sub>EABWDH</sub>    | 0.0     |         | 0.0     |         | ns   |
| t <sub>EABWASU</sub>   | 2.1     |         | 2.7     |         | ns   |
| t <sub>EABWAH</sub>    | 0.0     |         | 0.0     |         | ns   |
| t <sub>EABWO</sub>     |         | 9.5     |         | 11.8    | ns   |

Tables 48 through 56 show EPF10K30, EPF10K40, and EPF10K50 device internal and external timing parameters.

| Symbol              | -3 Spee | d Grade | -4 Spee | d Grade | Unit |
|---------------------|---------|---------|---------|---------|------|
|                     | Min     | Max     | Min     | Max     |      |
| $t_{LUT}$           |         | 1.3     |         | 1.8     | ns   |
| t <sub>CLUT</sub>   |         | 0.6     |         | 0.6     | ns   |
| t <sub>RLUT</sub>   |         | 1.5     |         | 2.0     | ns   |
| t <sub>PACKED</sub> |         | 0.5     |         | 0.8     | ns   |
| t <sub>EN</sub>     |         | 0.9     |         | 1.5     | ns   |
| t <sub>CICO</sub>   |         | 0.2     |         | 0.4     | ns   |
| t <sub>CGEN</sub>   |         | 0.9     |         | 1.4     | ns   |
| t <sub>CGENR</sub>  |         | 0.9     |         | 1.4     | ns   |
| t <sub>CASC</sub>   |         | 1.0     |         | 1.2     | ns   |
| $t_{\mathbb{C}}$    |         | 1.3     |         | 1.6     | ns   |
| $t_{CO}$            |         | 0.9     |         | 1.2     | ns   |
| t <sub>COMB</sub>   |         | 0.6     |         | 0.6     | ns   |
| t <sub>SU</sub>     | 1.4     |         | 1.4     |         | ns   |
| $t_H$               | 0.9     |         | 1.3     |         | ns   |
| t <sub>PRE</sub>    |         | 0.9     |         | 1.2     | ns   |
| t <sub>CLR</sub>    |         | 0.9     |         | 1.2     | ns   |
| t <sub>CH</sub>     | 4.0     |         | 4.0     |         | ns   |
| $t_{CL}$            | 4.0     |         | 4.0     |         | ns   |

| Symbol              | -3 Spee | d Grade | -4 Spee | d Grade | Unit |
|---------------------|---------|---------|---------|---------|------|
|                     | Min     | Max     | Min     | Max     |      |
| t <sub>IOD</sub>    |         | 0.4     |         | 0.6     | ns   |
| t <sub>IOC</sub>    |         | 0.5     |         | 0.9     | ns   |
| t <sub>IOCO</sub>   |         | 0.4     |         | 0.5     | ns   |
| t <sub>IOCOMB</sub> |         | 0.0     |         | 0.0     | ns   |
| t <sub>iosu</sub>   | 3.1     |         | 3.5     |         | ns   |
| t <sub>IOH</sub>    | 1.0     |         | 1.9     |         | ns   |
| t <sub>IOCLR</sub>  |         | 1.0     |         | 1.2     | ns   |
| t <sub>OD1</sub>    |         | 3.3     |         | 3.6     | ns   |
| t <sub>OD2</sub>    |         | 5.6     |         | 6.5     | ns   |
| $t_{\text{OD3}}$    |         | 7.0     |         | 8.3     | ns   |
| $t_{XZ}$            |         | 5.2     |         | 5.5     | ns   |
| t <sub>ZX1</sub>    |         | 5.2     |         | 5.5     | ns   |
| t <sub>ZX2</sub>    |         | 7.5     |         | 8.4     | ns   |
| t <sub>ZX3</sub>    |         | 8.9     |         | 10.2    | ns   |
| t <sub>INREG</sub>  |         | 7.7     |         | 10.0    | ns   |
| t <sub>IOFD</sub>   |         | 3.3     |         | 4.0     | ns   |
| t <sub>INCOMB</sub> |         | 3.3     |         | 4.0     | ns   |

| Symbol                 | -3 Snee        | ıd Grade | -4 Spee | Unit |       |  |
|------------------------|----------------|----------|---------|------|-------|--|
| Symbol                 | -3 Speed Grade |          |         |      | Jiiit |  |
|                        | Min            | Max      | Min     | Max  |       |  |
| t <sub>EABAA</sub>     |                | 13.7     |         | 17.0 | ns    |  |
| t <sub>EABRCCOMB</sub> | 13.7           |          | 17.0    |      | ns    |  |
| t <sub>EABRCREG</sub>  | 9.7            |          | 11.9    |      | ns    |  |
| t <sub>EABWP</sub>     | 5.8            |          | 7.2     |      | ns    |  |
| t <sub>EABWCCOMB</sub> | 7.3            |          | 9.0     |      | ns    |  |
| t <sub>EABWCREG</sub>  | 13.0           |          | 16.0    |      | ns    |  |
| t <sub>EABDD</sub>     |                | 10.0     |         | 12.5 | ns    |  |
| t <sub>EABDATACO</sub> |                | 2.0      |         | 3.4  | ns    |  |
| t <sub>EABDATASU</sub> | 5.3            |          | 5.6     |      | ns    |  |
| t <sub>EABDATAH</sub>  | 0.0            |          | 0.0     |      | ns    |  |
| t <sub>EABWESU</sub>   | 5.5            |          | 5.8     |      | ns    |  |
| t <sub>EABWEH</sub>    | 0.0            |          | 0.0     |      | ns    |  |
| t <sub>EABWDSU</sub>   | 5.5            |          | 5.8     |      | ns    |  |
| t <sub>EABWDH</sub>    | 0.0            |          | 0.0     |      | ns    |  |
| t <sub>EABWASU</sub>   | 2.1            |          | 2.7     |      | ns    |  |
| t <sub>EABWAH</sub>    | 0.0            |          | 0.0     |      | ns    |  |
| $t_{EABWO}$            |                | 9.5      |         | 11.8 | ns    |  |

### Notes to tables:

- (1) All timing parameters are described in Tables 32 through 38 in this data sheet.
- (2) Using an LE to register the signal may provide a lower setup time.
- (3) This parameter is specified by characterization.

Tables  $64\,\mathrm{through}\,70\,\mathrm{show}\,EPF10K100\,\mathrm{device}$  internal and external timing parameters.

| Table 64. EPF10K100 Device LE Timing Microparameters      Note (1) |         |           |        |                |     |                |    |  |  |
|--------------------------------------------------------------------|---------|-----------|--------|----------------|-----|----------------|----|--|--|
| Symbol                                                             | -3DX Sp | eed Grade | -3 Spe | -3 Speed Grade |     | -4 Speed Grade |    |  |  |
|                                                                    | Min     | Max       | Min    | Max            | Min | Max            |    |  |  |
| $t_{LUT}$                                                          |         | 1.5       |        | 1.5            |     | 2.0            | ns |  |  |
| t <sub>CLUT</sub>                                                  |         | 0.4       |        | 0.4            |     | 0.5            | ns |  |  |
| t <sub>RLUT</sub>                                                  |         | 1.6       |        | 1.6            |     | 2.0            | ns |  |  |
| t <sub>PACKED</sub>                                                |         | 0.9       |        | 0.9            |     | 1.3            | ns |  |  |
| t <sub>EN</sub>                                                    |         | 0.9       |        | 0.9            |     | 1.2            | ns |  |  |
| t <sub>CICO</sub>                                                  |         | 0.2       |        | 0.2            |     | 0.3            | ns |  |  |
| t <sub>CGEN</sub>                                                  |         | 1.1       |        | 1.1            |     | 1.4            | ns |  |  |
| t <sub>CGENR</sub>                                                 |         | 1.2       |        | 1.2            |     | 1.5            | ns |  |  |
| t <sub>CASC</sub>                                                  |         | 1.1       |        | 1.1            |     | 1.3            | ns |  |  |
| $t_{C}$                                                            |         | 0.8       |        | 0.8            |     | 1.0            | ns |  |  |
| t <sub>CO</sub>                                                    |         | 1.0       |        | 1.0            |     | 1.4            | ns |  |  |
| t <sub>COMB</sub>                                                  |         | 0.5       |        | 0.5            |     | 0.7            | ns |  |  |
| t <sub>SU</sub>                                                    | 2.1     |           | 2.1    |                | 2.6 |                | ns |  |  |
| t <sub>H</sub>                                                     | 2.3     |           | 2.3    |                | 3.1 |                | ns |  |  |
| t <sub>PRE</sub>                                                   |         | 1.0       |        | 1.0            |     | 1.4            | ns |  |  |
| t <sub>CLR</sub>                                                   |         | 1.0       |        | 1.0            |     | 1.4            | ns |  |  |
| t <sub>CH</sub>                                                    | 4.0     |           | 4.0    |                | 4.0 |                | ns |  |  |
| t <sub>CL</sub>                                                    | 4.0     |           | 4.0    |                | 4.0 |                | ns |  |  |

| Symbol                  | -3DX Spe | -3DX Speed Grade |      | d Grade | -4 Spee | Unit |    |
|-------------------------|----------|------------------|------|---------|---------|------|----|
|                         | Min      | Max              | Min  | Max     | Min     | Max  |    |
| t <sub>EABAA</sub>      |          | 13.7             |      | 13.7    |         | 17.0 | ns |
| t <sub>EABRCCOMB</sub>  | 13.7     |                  | 13.7 |         | 17.0    |      | ns |
| t <sub>EABRCREG</sub>   | 9.7      |                  | 9.7  |         | 11.9    |      | ns |
| t <sub>EABWP</sub>      | 5.8      |                  | 5.8  |         | 7.2     |      | ns |
| t <sub>EABWCCOMB</sub>  | 7.3      |                  | 7.3  |         | 9.0     |      | ns |
| t <sub>EABWCREG</sub>   | 13.0     |                  | 13.0 |         | 16.0    |      | ns |
| t <sub>EABDD</sub>      |          | 10.0             |      | 10.0    |         | 12.5 | ns |
| t <sub>EABDATA</sub> CO |          | 2.0              |      | 2.0     |         | 3.4  | ns |
| t <sub>EABDATASU</sub>  | 5.3      |                  | 5.3  |         | 5.6     |      | ns |
| t <sub>EABDATAH</sub>   | 0.0      |                  | 0.0  |         | 0.0     |      | ns |
| t <sub>EABWESU</sub>    | 5.5      |                  | 5.5  |         | 5.8     |      | ns |
| t <sub>EABWEH</sub>     | 0.0      |                  | 0.0  |         | 0.0     |      | ns |
| t <sub>EABWDSU</sub>    | 5.5      |                  | 5.5  |         | 5.8     |      | ns |
| t <sub>EABWDH</sub>     | 0.0      |                  | 0.0  |         | 0.0     |      | ns |
| t <sub>EABWASU</sub>    | 2.1      |                  | 2.1  |         | 2.7     |      | ns |
| t <sub>EABWAH</sub>     | 0.0      |                  | 0.0  |         | 0.0     |      | ns |
| t <sub>EABWO</sub>      |          | 9.5              |      | 9.5     |         | 11.8 | ns |

| Symbol                   | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | -3 Speed Grade |     | -4 Speed Grade |    |
|--------------------------|----------------|-----|---------|----------------|-----|----------------|-----|----------------|----|
|                          | Min            | Max | Min     | Max            | Min | Max            | Min | Max            | -  |
| t <sub>DIN2IOE</sub>     |                | 4.7 |         | 6.0            |     | 7.1            |     | 8.2            | ns |
| t <sub>DIN2LE</sub>      |                | 2.5 |         | 2.6            |     | 3.1            |     | 3.9            | ns |
| t <sub>DIN2DATA</sub>    |                | 4.4 |         | 5.9            |     | 6.8            |     | 7.7            | ns |
| t <sub>DCLK2IOE</sub>    |                | 2.5 |         | 3.9            |     | 4.7            |     | 5.5            | ns |
| t <sub>DCLK2LE</sub>     |                | 2.5 |         | 2.6            |     | 3.1            |     | 3.9            | ns |
| t <sub>SAMELAB</sub>     |                | 0.2 |         | 0.2            |     | 0.3            |     | 0.3            | ns |
| t <sub>SAMEROW</sub>     |                | 2.8 |         | 3.0            |     | 3.2            |     | 3.4            | ns |
| t <sub>SAME</sub> COLUMN |                | 3.0 |         | 3.2            |     | 3.4            |     | 3.6            | ns |
| t <sub>DIFFROW</sub>     |                | 5.8 |         | 6.2            |     | 6.6            |     | 7.0            | ns |
| t <sub>TWOROWS</sub>     |                | 8.6 |         | 9.2            |     | 9.8            |     | 10.4           | ns |
| t <sub>LEPERIPH</sub>    |                | 4.5 |         | 5.5            |     | 6.1            |     | 7.0            | ns |
| t <sub>LABCARRY</sub>    |                | 0.3 |         | 0.4            |     | 0.5            |     | 0.7            | ns |
| t <sub>LABCASC</sub>     |                | 0.0 |         | 1.3            |     | 1.6            |     | 2.0            | ns |

| Table 76. EPF              | Table 76. EPF10K50V Device External Timing Parameters Note (1) |      |     |         |         |         |         |         |      |  |  |
|----------------------------|----------------------------------------------------------------|------|-----|---------|---------|---------|---------|---------|------|--|--|
| Symbol                     | ymbol -1 Speed Grade                                           |      |     | d Grade | -3 Spee | d Grade | -4 Spee | d Grade | Unit |  |  |
|                            | Min                                                            | Max  | Min | Max     | Min     | Max     | Min     | Max     |      |  |  |
| t <sub>DRR</sub>           |                                                                | 11.2 |     | 14.0    |         | 17.2    |         | 21.1    | ns   |  |  |
| t <sub>INSU</sub> (2), (3) | 5.5                                                            |      | 4.2 |         | 5.2     |         | 6.9     |         | ns   |  |  |
| t <sub>INH</sub> (3)       | 0.0                                                            |      | 0.0 |         | 0.0     |         | 0.0     |         | ns   |  |  |
| t <sub>оитсо</sub> (3)     | 2.0                                                            | 5.9  | 2.0 | 7.8     | 2.0     | 9.5     | 2.0     | 11.1    | ns   |  |  |

| Table 77. EPF           | Table 77. EPF10K50V Device External Bidirectional Timing Parameters      Note (1) |         |         |         |         |         |         |                |    |  |  |
|-------------------------|-----------------------------------------------------------------------------------|---------|---------|---------|---------|---------|---------|----------------|----|--|--|
| Symbol                  | -1 Spee                                                                           | d Grade | -2 Spee | d Grade | -3 Spee | d Grade | -4 Spee | -4 Speed Grade |    |  |  |
|                         | Min                                                                               | Max     | Min     | Max     | Min     | Max     | Min     | Max            |    |  |  |
| t <sub>INSUBIDIR</sub>  | 2.0                                                                               |         | 2.8     |         | 3.5     |         | 4.1     |                | ns |  |  |
| t <sub>INHBIDIR</sub>   | 0.0                                                                               |         | 0.0     |         | 0.0     |         | 0.0     |                | ns |  |  |
| t <sub>OUTCOBIDIR</sub> | 2.0                                                                               | 5.9     | 2.0     | 7.8     | 2.0     | 9.5     | 2.0     | 11.1           | ns |  |  |
| t <sub>XZBIDIR</sub>    |                                                                                   | 8.0     |         | 9.8     |         | 11.8    |         | 14.3           | ns |  |  |
| t <sub>ZXBIDIR</sub>    |                                                                                   | 8.0     |         | 9.8     |         | 11.8    |         | 14.3           | ns |  |  |

| Symbol                 | -2 Spee | d Grade | -3 Spee | ed Grade | -4 Spec | ed Grade | Unit |
|------------------------|---------|---------|---------|----------|---------|----------|------|
|                        | Min     | Max     | Min     | Max      | Min     | Max      |      |
| t <sub>EABAA</sub>     |         | 11.2    |         | 14.2     |         | 14.2     | ns   |
| t <sub>EABRCCOMB</sub> | 11.1    |         | 14.2    |          | 14.2    |          | ns   |
| t <sub>EABRCREG</sub>  | 8.5     |         | 10.8    |          | 10.8    |          | ns   |
| t <sub>EABWP</sub>     | 3.7     |         | 4.7     |          | 4.7     |          | ns   |
| t <sub>EABWCCOMB</sub> | 7.6     |         | 9.7     |          | 9.7     |          | ns   |
| t <sub>EABWCREG</sub>  | 14.0    |         | 17.8    |          | 17.8    |          | ns   |
| t <sub>EABDD</sub>     |         | 11.1    |         | 14.2     |         | 14.2     | ns   |
| t <sub>EABDATACO</sub> |         | 3.6     |         | 4.6      |         | 4.6      | ns   |
| t <sub>EABDATASU</sub> | 4.4     |         | 5.6     |          | 5.6     |          | ns   |
| t <sub>EABDATAH</sub>  | 0.0     |         | 0.0     |          | 0.0     |          | ns   |
| t <sub>EABWESU</sub>   | 4.4     |         | 5.6     |          | 5.6     |          | ns   |
| t <sub>EABWEH</sub>    | 0.0     |         | 0.0     |          | 0.0     |          | ns   |
| t <sub>EABWDSU</sub>   | 4.6     |         | 5.9     |          | 5.9     |          | ns   |
| t <sub>EABWDH</sub>    | 0.0     |         | 0.0     |          | 0.0     |          | ns   |
| t <sub>EABWASU</sub>   | 3.9     |         | 5.0     |          | 5.0     |          | ns   |
| t <sub>EABWAH</sub>    | 0.0     |         | 0.0     |          | 0.0     |          | ns   |
| t <sub>EABWO</sub>     |         | 11.1    |         | 14.2     |         | 14.2     | ns   |

| Symbol                 | -1 Snee | d Grade | -2 Snee | d Grade | -3 Snee | d Grade | Unit |
|------------------------|---------|---------|---------|---------|---------|---------|------|
| oy                     | Min     | Max     | Min     | Max     | Min     | Max     |      |
| t <sub>EABAA</sub>     |         | 8.1     |         | 9.8     |         | 13.1    | ns   |
| t <sub>EABRCCOMB</sub> | 8.1     |         | 9.8     |         | 13.1    |         | ns   |
| t <sub>EABRCREG</sub>  | 5.8     |         | 6.9     |         | 9.3     |         | ns   |
| t <sub>EABWP</sub>     | 2.0     |         | 2.4     |         | 3.2     |         | ns   |
| t <sub>EABWCCOMB</sub> | 3.5     |         | 4.2     |         | 5.6     |         | ns   |
| t <sub>EABWCREG</sub>  | 9.4     |         | 11.2    |         | 14.8    |         | ns   |
| t <sub>EABDD</sub>     |         | 6.9     |         | 8.3     |         | 11.0    | ns   |
| t <sub>EABDATACO</sub> |         | 1.3     |         | 1.5     |         | 2.0     | ns   |
| t <sub>EABDATASU</sub> | 2.4     |         | 3.0     |         | 3.9     |         | ns   |
| t <sub>EABDATAH</sub>  | 0.0     |         | 0.0     |         | 0.0     |         | ns   |
| t <sub>EABWESU</sub>   | 4.1     |         | 4.9     |         | 6.5     |         | ns   |
| t <sub>EABWEH</sub>    | 0.0     |         | 0.0     |         | 0.0     |         | ns   |
| t <sub>EABWDSU</sub>   | 1.4     |         | 1.6     |         | 2.2     |         | ns   |
| t <sub>EABWDH</sub>    | 0.0     |         | 0.0     | _       | 0.0     |         | ns   |
| t <sub>EABWASU</sub>   | 2.5     |         | 3.0     | _       | 4.1     |         | ns   |
| t <sub>EABWAH</sub>    | 0.0     |         | 0.0     |         | 0.0     |         | ns   |
| t <sub>EABWO</sub>     |         | 6.2     |         | 7.5     |         | 9.9     | ns   |

| Symbol                   | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit |
|--------------------------|---------|---------|---------|---------|---------|---------|------|
|                          | Min     | Max     | Min     | Max     | Min     | Max     |      |
| t <sub>DIN2IOE</sub>     |         | 4.2     |         | 5.0     |         | 6.5     | ns   |
| t <sub>DIN2LE</sub>      |         | 2.2     |         | 2.6     |         | 3.4     | ns   |
| t <sub>DIN2DATA</sub>    |         | 4.3     |         | 5.2     |         | 7.1     | ns   |
| t <sub>DCLK2IOE</sub>    |         | 4.2     |         | 4.9     |         | 6.6     | ns   |
| t <sub>DCLK2LE</sub>     |         | 2.2     |         | 2.6     |         | 3.4     | ns   |
| t <sub>SAMELAB</sub>     |         | 0.1     |         | 0.1     |         | 0.2     | ns   |
| t <sub>SAMEROW</sub>     |         | 2.2     |         | 2.4     |         | 2.9     | ns   |
| t <sub>SAME</sub> COLUMN |         | 0.8     |         | 1.0     |         | 1.4     | ns   |
| t <sub>DIFFROW</sub>     |         | 3.0     |         | 3.4     |         | 4.3     | ns   |
| t <sub>TWOROWS</sub>     |         | 5.2     |         | 5.8     |         | 7.2     | ns   |
| t <sub>LEPERIPH</sub>    |         | 1.8     |         | 2.2     |         | 2.8     | ns   |
| t <sub>LABCARRY</sub>    |         | 0.5     |         | 0.5     |         | 0.7     | ns   |
| t <sub>LABCASC</sub>     |         | 0.9     |         | 1.0     |         | 1.5     | ns   |

| Table 90. EPF10K10A External Reference Timing Parameters Note (1) |         |          |         |          |         |         |      |  |  |
|-------------------------------------------------------------------|---------|----------|---------|----------|---------|---------|------|--|--|
| Symbol                                                            | -1 Spec | ed Grade | -2 Spec | ed Grade | -3 Spee | d Grade | Unit |  |  |
|                                                                   | Min     | Max      | Min     | Max      | Min     | Max     |      |  |  |
| t <sub>DRR</sub>                                                  |         | 10.0     |         | 12.0     |         | 16.0    | ns   |  |  |
| t <sub>INSU</sub> (2), (3)                                        | 1.6     |          | 2.1     |          | 2.8     |         | ns   |  |  |
| t <sub>INH</sub> (3)                                              | 0.0     |          | 0.0     |          | 0.0     |         | ns   |  |  |
| t <sub>outco</sub> (3)                                            | 2.0     | 5.8      | 2.0     | 6.9      | 2.0     | 9.2     | ns   |  |  |

| Table 91. EPF10K10A Device External Bidirectional Timing Parameters      Note (1) |         |         |         |          |         |         |      |  |  |
|-----------------------------------------------------------------------------------|---------|---------|---------|----------|---------|---------|------|--|--|
| Symbol                                                                            | -2 Spee | d Grade | -3 Spec | ed Grade | -4 Spee | d Grade | Unit |  |  |
|                                                                                   | Min     | Max     | Min     | Max      | Min     | Max     |      |  |  |
| t <sub>INSUBIDIR</sub>                                                            | 2.4     |         | 3.3     |          | 4.5     |         | ns   |  |  |
| t <sub>INHBIDIR</sub>                                                             | 0.0     |         | 0.0     |          | 0.0     |         | ns   |  |  |
| toutcobidir                                                                       | 2.0     | 5.8     | 2.0     | 6.9      | 2.0     | 9.2     | ns   |  |  |
| t <sub>XZBIDIR</sub>                                                              |         | 6.3     |         | 7.5      |         | 9.9     | ns   |  |  |
| t <sub>ZXBIDIR</sub>                                                              |         | 6.3     |         | 7.5      |         | 9.9     | ns   |  |  |

### Notes to tables:

- (1) All timing parameters are described in Tables 32 through 38 in this data sheet.
- (2) Using an LE to register the signal may provide a lower setup time.
- (3) This parameter is specified by characterization.

Tables 92 through 98 show EPF10K30A device internal and external timing parameters.

| Table 92. EPF10K30A Device LE Timing Microparameters      Note (1) |         |         |         |          |        |          |      |  |  |
|--------------------------------------------------------------------|---------|---------|---------|----------|--------|----------|------|--|--|
| Symbol                                                             | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Spe | ed Grade | Unit |  |  |
|                                                                    | Min     | Max     | Min     | Max      | Min    | Max      |      |  |  |
| $t_{LUT}$                                                          |         | 0.8     |         | 1.1      |        | 1.5      | ns   |  |  |
| t <sub>CLUT</sub>                                                  |         | 0.6     |         | 0.7      |        | 1.0      | ns   |  |  |
| t <sub>RLUT</sub>                                                  |         | 1.2     |         | 1.5      |        | 2.0      | ns   |  |  |
| t <sub>PACKED</sub>                                                |         | 0.6     |         | 0.6      |        | 1.0      | ns   |  |  |
| t <sub>EN</sub>                                                    |         | 1.3     |         | 1.5      |        | 2.0      | ns   |  |  |
| t <sub>CICO</sub>                                                  |         | 0.2     |         | 0.3      |        | 0.4      | ns   |  |  |
| t <sub>CGEN</sub>                                                  |         | 0.8     |         | 1.0      |        | 1.3      | ns   |  |  |
| t <sub>CGENR</sub>                                                 |         | 0.6     |         | 0.8      |        | 1.0      | ns   |  |  |
| t <sub>CASC</sub>                                                  |         | 0.9     |         | 1.1      |        | 1.4      | ns   |  |  |
| $t_{C}$                                                            |         | 1.1     |         | 1.3      |        | 1.7      | ns   |  |  |
| $t_{\rm CO}$                                                       |         | 0.4     |         | 0.6      |        | 0.7      | ns   |  |  |
| t <sub>COMB</sub>                                                  |         | 0.6     |         | 0.7      |        | 0.9      | ns   |  |  |
| $t_{SU}$                                                           | 0.9     |         | 0.9     |          | 1.4    |          | ns   |  |  |
| $t_H$                                                              | 1.1     |         | 1.3     |          | 1.7    |          | ns   |  |  |
| t <sub>PRE</sub>                                                   |         | 0.5     |         | 0.6      |        | 0.8      | ns   |  |  |
| t <sub>CLR</sub>                                                   |         | 0.5     |         | 0.6      |        | 0.8      | ns   |  |  |
| t <sub>CH</sub>                                                    | 3.0     |         | 3.5     |          | 4.0    |          | ns   |  |  |
| $t_{CL}$                                                           | 3.0     |         | 3.5     |          | 4.0    |          | ns   |  |  |

| Symbol              | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit |
|---------------------|---------|---------|---------|---------|---------|---------|------|
|                     | Min     | Max     | Min     | Max     | Min     | Max     |      |
| $t_{IOD}$           |         | 2.2     |         | 2.6     |         | 3.4     | ns   |
| t <sub>IOC</sub>    |         | 0.3     |         | 0.3     |         | 0.5     | ns   |
| t <sub>IOCO</sub>   |         | 0.2     |         | 0.2     |         | 0.3     | ns   |
| t <sub>IOCOMB</sub> |         | 0.5     |         | 0.6     |         | 0.8     | ns   |
| t <sub>IOSU</sub>   | 1.4     |         | 1.7     |         | 2.2     |         | ns   |

| Symbol                 | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit |
|------------------------|---------|---------|---------|---------|---------|---------|------|
|                        | Min     | Max     | Min     | Max     | Min     | Max     |      |
| t <sub>EABDATA1</sub>  |         | 5.5     |         | 6.5     |         | 8.5     | ns   |
| t <sub>EABDATA2</sub>  |         | 1.1     |         | 1.3     |         | 1.8     | ns   |
| t <sub>EABWE1</sub>    |         | 2.4     |         | 2.8     |         | 3.7     | ns   |
| t <sub>EABWE2</sub>    |         | 2.1     |         | 2.5     |         | 3.2     | ns   |
| t <sub>EABCLK</sub>    |         | 0.0     |         | 0.0     |         | 0.2     | ns   |
| t <sub>EABCO</sub>     |         | 1.7     |         | 2.0     |         | 2.6     | ns   |
| t <sub>EABBYPASS</sub> |         | 0.0     |         | 0.0     |         | 0.3     | ns   |
| t <sub>EABSU</sub>     | 1.2     |         | 1.4     |         | 1.9     |         | ns   |
| t <sub>EABH</sub>      | 0.1     |         | 0.1     |         | 0.3     |         | ns   |
| t <sub>AA</sub>        |         | 4.2     |         | 5.0     |         | 6.5     | ns   |
| $t_{WP}$               | 3.8     |         | 4.5     |         | 5.9     |         | ns   |
| t <sub>WDSU</sub>      | 0.1     |         | 0.1     |         | 0.2     |         | ns   |
| t <sub>WDH</sub>       | 0.1     |         | 0.1     |         | 0.2     |         | ns   |
| t <sub>WASU</sub>      | 0.1     |         | 0.1     |         | 0.2     |         | ns   |
| t <sub>WAH</sub>       | 0.1     |         | 0.1     |         | 0.2     |         | ns   |
| $t_{WO}$               |         | 3.7     |         | 4.4     |         | 6.4     | ns   |
| $t_{DD}$               |         | 3.7     |         | 4.4     |         | 6.4     | ns   |
| t <sub>EABOUT</sub>    |         | 0.0     |         | 0.1     |         | 0.6     | ns   |
| t <sub>EABCH</sub>     | 3.0     |         | 3.5     |         | 4.0     |         | ns   |
| t <sub>EABCL</sub>     | 3.8     |         | 4.5     |         | 5.9     |         | ns   |