# E·XFL

# Intel - EPF10K50VBC356-2 Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Product Status                 | Obsolete        |
|--------------------------------|-----------------|
| Number of LABs/CLBs            | 360             |
| Number of Logic Elements/Cells | 2880            |
| Total RAM Bits                 | 20480           |
| Number of I/O                  | 274             |
| Number of Gates                | 116000          |
| Voltage - Supply               | 3V ~ 3.6V       |
| Mounting Type                  | Surface Mount   |
| Operating Temperature          | 0°C ~ 70°C (TA) |
|                                |                 |

356-LBGA 356-BGA (35x35)

https://www.e-xfl.com/product-detail/intel/epf10k50vbc356-2

Email: info@E-XFL.COM

Purchase URL

Package / Case

Supplier Device Package

Details

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. FLEX 10K Device Features |          |                         |            |            |  |
|-----------------------------------|----------|-------------------------|------------|------------|--|
| Feature                           | EPF10K70 | EPF10K100<br>EPF10K100A | EPF10K130V | EPF10K250A |  |
| Typical gates (logic and RAM) (1) | 70,000   | 100,000                 | 130,000    | 250,000    |  |
| Maximum system gates              | 118,000  | 158,000                 | 211,000    | 310,000    |  |
| LEs                               | 3,744    | 4,992                   | 6,656      | 12,160     |  |
| LABs                              | 468      | 624                     | 832        | 1,520      |  |
| EABs                              | 9        | 12                      | 16         | 20         |  |
| Total RAM bits                    | 18,432   | 24,576                  | 32,768     | 40,960     |  |
| Maximum user I/O pins             | 358      | 406                     | 470        | 470        |  |

#### Note to tables:

(1) The embedded IEEE Std. 1149.1 JTAG circuitry adds up to 31,250 gates in addition to the listed typical or maximum system gates.

# ...and More Features

- Devices are fabricated on advanced processes and operate with a 3.3-V or 5.0-V supply voltage (see Table 3
- In-circuit reconfigurability (ICR) via external configuration device, intelligent controller, or JTAG port
- ClockLock<sup>™</sup> and ClockBoost<sup>™</sup> options for reduced clock delay/skew and clock multiplication
- Built-in low-skew clock distribution trees
- 100% functional testing of all devices; test vectors or scan chains are not required

| Table 3. Supply Voltages for FLEX 10K & FLEX 10KA Devices |               |  |
|-----------------------------------------------------------|---------------|--|
| 5.0-V Devices                                             | 3.3-V Devices |  |
| EPF10K10                                                  | EPF10K10A     |  |
| EPF10K20                                                  | EPF10K30A     |  |
| EPF10K30                                                  | EPF10K50V     |  |
| EPF10K40                                                  | EPF10K100A    |  |
| EPF10K50                                                  | EPF10K130V    |  |
| EPF10K70                                                  | EPF10K250A    |  |
| EPF10K100                                                 |               |  |

The FLEX 10K architecture is similar to that of embedded gate arrays, the fastest-growing segment of the gate array market. As with standard gate arrays, embedded gate arrays implement general logic in a conventional "sea-of-gates" architecture. In addition, embedded gate arrays have dedicated die areas for implementing large, specialized functions. By embedding functions in silicon, embedded gate arrays provide reduced die area and increased speed compared to standard gate arrays. However, embedded megafunctions typically cannot be customized, limiting the designer's options. In contrast, FLEX 10K devices are programmable, providing the designer with full control over embedded megafunctions and general logic while facilitating iterative design changes during debugging.

Each FLEX 10K device contains an embedded array and a logic array. The embedded array is used to implement a variety of memory functions or complex logic functions, such as digital signal processing (DSP), microcontroller, wide-data-path manipulation, and data-transformation functions. The logic array performs the same function as the sea-of-gates in the gate array: it is used to implement general logic, such as counters, adders, state machines, and multiplexers. The combination of embedded and logic arrays provides the high performance and high density of embedded gate arrays, enabling designers to implement an entire system on a single device.

FLEX 10K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers the EPC1, EPC2, EPC16, and EPC1441 configuration devices, which configure FLEX 10K devices via a serial data stream. Configuration data can also be downloaded from system RAM or from Altera's BitBlaster<sup>™</sup> serial download cable or ByteBlasterMV<sup>™</sup> parallel port download cable. After a FLEX 10K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Because reconfiguration requires less than 320 ms, real-time changes can be made during system operation.

FLEX 10K devices contain an optimized interface that permits microprocessors to configure FLEX 10K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat a FLEX 10K device as memory and configure the device by writing to a virtual memory location, making it very easy for the designer to reconfigure the device. The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a 4-input look-up table (LUT), a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable gates of logic.

Signal interconnections within FLEX 10K devices and to and from device pins are provided by the FastTrack Interconnect, a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 1.6 ns and hold times of 0 ns; as outputs, these registers provide clock-to-output times as low as 5.3 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs.

Figure 1 shows a block diagram of the FLEX 10K architecture. Each group of LEs is combined into an LAB; LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect. IOEs are located at the end of each row and column of the FastTrack Interconnect.

Logic functions are implemented by programming the EAB with a readonly pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of EABs. The large capacity of EABs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or field-programmable gate array (FPGA) RAM blocks. For example, a single EAB can implement a 4 × 4 multiplier with eight inputs and eight outputs. Parameterized functions such as LPM functions can automatically take advantage of the EAB.

The EAB provides advantages over FPGAs, which implement on-board RAM as arrays of small, distributed RAM blocks. These FPGA RAM blocks contain delays that are less predictable as the size of the RAM increases. In addition, FPGA RAM blocks are prone to routing problems because small blocks of RAM must be connected together to make larger blocks. In contrast, EABs can be used to implement large, dedicated blocks of RAM that eliminate these timing and routing concerns.

EABs can be used to implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable (WE) signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the WE signal. In contrast, the EAB's synchronous RAM generates its own WE signal and is self-timed with respect to the global clock. A circuit using the EAB's self-timed RAM need only meet the setup and hold time specifications of the global clock.

When used as RAM, each EAB can be configured in any of the following sizes:  $256 \times 8$ ,  $512 \times 4$ ,  $1,024 \times 2$ , or  $2,048 \times 1$ . See Figure 2.



Altera Corporation





# Figure 4. FLEX 10K Embedded Array Block

`EAB Local Interconnect (1)

Note:

 EPF10K10, EPF10K10A, EPF10K20, EPF10K30, EPF10K30A, EPF10K40, EPF10K50, and EPF10K50V devices have 22 EAB local interconnect channels; EPF10K70, EPF10K100, EPF10K100A, EPF10K130V, and EPF10K250A devices have 26. Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks; the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LEs in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs.

# Logic Element

The LE, the smallest unit of logic in the FLEX 10K architecture, has a compact size that provides efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect. See Figure 6.





Figure 7 shows how an *n*-bit full adder can be implemented in n + 1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can either be bypassed for simple adders or be used for an accumulator function. The carry chain logic generates the carry-out signal, which is routed directly to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it can be used as a general-purpose signal.



Figure 7. Carry Chain Operation (n-bit Full Adder)

# Cascade Chain

With the cascade chain, the FLEX 10K architecture can implement functions that have a very wide fan-in. Adjacent LUTs can be used to compute portions of the function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. Each additional LE provides four more inputs to the effective width of a function, with a delay as low as 0.7 ns per LE. Cascade chain logic can be created automatically by the Compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than eight bits are implemented automatically by linking several LABs together. For easier routing, a long cascade chain skips every other LAB in a row. A cascade chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from odd-numbered LAB to odd-numbered LAB (e.g., the last LE of the first LAB in a row cascades to the first LE of the third LAB). The cascade chain does not cross the center of the row (e.g., in the EPF10K50 device, the cascade chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB). This break is due to the EAB's placement in the middle of the row.

Figure 8 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in. These examples show functions of 4n variables implemented with n LEs. The LE delay is as low as 1.6 ns; the cascade chain delay is as low as 0.7 ns. With the cascade chain, 3.7 ns is needed to decode a 16-bit address.



#### Figure 8. Cascade Chain Operation

Altera Corporation

Figure 21 shows the typical output drive characteristics of EPF10K50V and EPF10K130V devices.

## Figure 21. Output Drive Characteristics of EPF10K50V & EPF10K130V Devices



Tables 26 through 31 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 3.3-V FLEX 10K devices.

| Symbol           | Parameter                  | Conditions                                     | Min  | Max  | Unit |
|------------------|----------------------------|------------------------------------------------|------|------|------|
| V <sub>CC</sub>  | Supply voltage             | With respect to ground (2)                     | -0.5 | 4.6  | V    |
| VI               | DC input voltage           |                                                | -2.0 | 5.75 | V    |
| I <sub>OUT</sub> | DC output current, per pin |                                                | -25  | 25   | mA   |
| T <sub>STG</sub> | Storage temperature        | No bias                                        | -65  | 150  | °C   |
| T <sub>AMB</sub> | Ambient temperature        | Under bias                                     | -65  | 135  | °C   |
| TJ               | Junction temperature       | Ceramic packages, under bias                   |      | 150  | °C   |
|                  |                            | PQFP, TQFP, RQFP, and BGA packages, under bias |      | 135  | °C   |

| Symbol           | Parameter                                | Conditions                                                                         | Min                                                                                                                  | Тур | Max                    | Unit |
|------------------|------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----|------------------------|------|
| V <sub>IH</sub>  | High-level input voltage                 |                                                                                    | $\begin{array}{c} 1.7 \text{ or} \\ 0.5 \times V_{\text{CCINT}}, \\ \text{whichever is} \\ \text{lower} \end{array}$ |     | 5.75                   | V    |
| VIL              | Low-level input voltage                  |                                                                                    | -0.5                                                                                                                 |     | $0.3 \times V_{CCINT}$ | V    |
| V <sub>OH</sub>  | 3.3-V high-level TTL output voltage      | $I_{OH} = -11 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V} (8)$                   | 2.4                                                                                                                  |     |                        | V    |
|                  | 3.3-V high-level CMOS output voltage     | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V} (8)$                  | V <sub>CCIO</sub> – 0.2                                                                                              |     |                        | V    |
|                  | 3.3-V high-level PCI output voltage      | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V} (8)$ | $0.9 	imes V_{CCIO}$                                                                                                 |     |                        | V    |
|                  | 2.5-V high-level output voltage          | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(8)</i>             | 2.1                                                                                                                  |     |                        | V    |
|                  |                                          | I <sub>OH</sub> = –1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(8)</i>               | 2.0                                                                                                                  |     |                        | V    |
|                  |                                          | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V} (8)$                    | 1.7                                                                                                                  |     |                        | V    |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage       | I <sub>OL</sub> = 9 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(</i> 9 <i>)</i>       |                                                                                                                      |     | 0.45                   | V    |
|                  | 3.3-V low-level CMOS output voltage      | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (9)                     |                                                                                                                      |     | 0.2                    | V    |
|                  | 3.3-V low-level PCI output voltage       | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V <i>(9)</i>      |                                                                                                                      |     | $0.1 \times V_{CCIO}$  | V    |
|                  | 2.5-V low-level output voltage           | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9)                     |                                                                                                                      |     | 0.2                    | V    |
|                  |                                          | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9)                       |                                                                                                                      |     | 0.4                    | V    |
|                  |                                          | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9)                       |                                                                                                                      |     | 0.7                    | V    |
| I <sub>I</sub>   | Input pin leakage current                | $V_{I} = 5.3 \text{ V to } -0.3 \text{ V} (10)$                                    | -10                                                                                                                  |     | 10                     | μΑ   |
| I <sub>OZ</sub>  | Tri-stated I/O pin leakage current       | $V_{O} = 5.3 \text{ V to } -0.3 \text{ V} (10)$                                    | -10                                                                                                                  |     | 10                     | μA   |
| I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load                                                   |                                                                                                                      | 0.3 | 10                     | mA   |
|                  |                                          | $V_{I}$ = ground, no load (11)                                                     |                                                                                                                      | 10  |                        | mA   |

#### FLEX 10K Embedded Programmable Logic Device Family Data Sheet

| Table 2          | 9. 3.3-V Device Capacitance of           | EPF10K10A & EPF10K30A Devices       | Note (12) |     |      |
|------------------|------------------------------------------|-------------------------------------|-----------|-----|------|
| Symbol           | Parameter                                | Conditions                          | Min       | Max | Unit |
| CIN              | Input capacitance                        | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |           | 8   | pF   |
| CINCLK           | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |           | 12  | pF   |
| C <sub>OUT</sub> | Output capacitance                       | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |           | 8   | pF   |

#### Table 30. 3.3-V Device Capacitance of EPF10K100A Devices Note (12)

| Symbol             | Parameter                                | Conditions                          | Min | Max | Unit |
|--------------------|------------------------------------------|-------------------------------------|-----|-----|------|
| C <sub>IN</sub>    | Input capacitance                        | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |
| C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 15  | pF   |
| C <sub>OUT</sub>   | Output capacitance                       | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |

# Table 31. 3.3-V Device Capacitance of EPF10K250A Devices Note (12)

| Symbol             | Parameter                                | Conditions                          | Min | Max | Unit |
|--------------------|------------------------------------------|-------------------------------------|-----|-----|------|
| C <sub>IN</sub>    | Input capacitance                        | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |
| C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 15  | pF   |
| C <sub>OUT</sub>   | Output capacitance                       | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC voltage input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (5) FLEX 10KA device inputs may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (6) Typical values are for  $T_A = 25^\circ$  C and  $V_{CC} = 3.3$  V.
- (7) These values are specified under the Recommended Operating Conditions shown in Table 27 on page 51.
- (8) The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current.
- (9) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (10) This value is specified for normal device operation. The value may vary during power-up.
- (11) This parameter applies to all -1 speed grade commercial temperature devices and all -2 speed grade industrial-temperature devices.
- (12) Capacitance is sample-tested only.

Timing simulation and delay prediction are available with the MAX+PLUS II Simulator and Timing Analyzer, or with industrystandard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides pointto-point timing delay information, setup and hold time analysis, and device-wide performance analysis.

Figure 24 shows the overall timing model, which maps the possible paths to and from the various elements of the FLEX 10K device.



#### FLEX 10K Embedded Programmable Logic Device Family Data Sheet

#### Notes to tables:

(1) Microparameters are timing delays contributed by individual architectural elements. These parameters cannot be measured explicitly.

| (2) | Operating conditions: V <sub>CC</sub> | $_{\text{TO}}$ = 5.0 V ± 5% for commercial use in FLEX 10K devices.                     |
|-----|---------------------------------------|-----------------------------------------------------------------------------------------|
|     | V <sub>CC</sub>                       | $_{TO} = 5.0 \text{ V} \pm 10\%$ for industrial use in FLEX 10K devices.                |
|     | V <sub>C</sub>                        | $_{TO}$ = 3.3 V ± 10% for commercial or industrial use in FLEX 10KA devices.            |
| (3) | Operating conditions: V <sub>CC</sub> | $_{TO}$ = 3.3 V ± 10% for commercial or industrial use in FLEX 10K devices.             |
|     | V <sub>CC</sub>                       | $_{\text{TO}}$ = 2.5 V ± 0.2 V for commercial or industrial use in FLEX 10KA devices.   |
| (4) | Operating conditions: V <sub>CC</sub> | $_{\rm TO} = 2.5 \text{ V}, 3.3 \text{ V}, \text{ or } 5.0 \text{ V}.$                  |
| (5) | Because the RAM in the EA             | B is self-timed, this parameter can be ignored when the WE signal is registered.        |
| (6) | EAB macroparameters are i             | nternal parameters that can simplify predicting the behavior of an EAB at its boundary; |
|     | these parameters are calcul           | ated by summing selected microparameters.                                               |
| (7) | These parameters are wors             | t-case values for typical applications. Post-compilation timing simulation and timing   |
|     | analysis are required to det          | ermine actual worst-case performance.                                                   |
| (8) | External reference timing p           | arameters are factory-tested, worst-case values specified by Altera. A representative   |

- subset of signal paths is tested to approximate typical device applications.
- (9) Contact Altera Applications for test circuit specifications and test conditions.
- (10) These timing parameters are sample-tested only.

Figures 29 and 30 show the asynchronous and synchronous timing waveforms, respectively, for the EAB macroparameters in Table 34.

#### Figure 29. EAB Asynchronous Timing Waveforms



| Table 45. EPF10K10 & EPF10 | 0K20 Device Extern | al Timing Para | meters Note                          | e (1) |         |      |
|----------------------------|--------------------|----------------|--------------------------------------|-------|---------|------|
| Symbol                     | -3 Speed Grade     |                | Symbol -3 Speed Grade -4 Speed Grade |       | d Grade | Unit |
|                            | Min                | Max            | Min                                  | Max   |         |      |
| t <sub>DRR</sub>           |                    | 16.1           |                                      | 20.0  | ns      |      |
| t <sub>INSU</sub> (2), (3) | 5.5                |                | 6.0                                  |       | ns      |      |
| t <sub>INH</sub> (3)       | 0.0                |                | 0.0                                  |       | ns      |      |
| t <sub>оитсо</sub> (3)     | 2.0                | 6.7            | 2.0                                  | 8.4   | ns      |      |

| Table 46. EPF10K10 Device External Bidirectional Timing Parameters       Note (1) |                |      |                |      |      |
|-----------------------------------------------------------------------------------|----------------|------|----------------|------|------|
| Symbol                                                                            | -3 Speed Grade |      | -4 Speed Grade |      | Unit |
|                                                                                   | Min            | Max  | Min            | Мах  |      |
| t <sub>INSUBIDIR</sub>                                                            | 4.5            |      | 5.6            |      | ns   |
| t <sub>INHBIDIR</sub>                                                             | 0.0            |      | 0.0            |      | ns   |
| toutcobidir                                                                       | 2.0            | 6.7  | 2.0            | 8.4  | ns   |
| t <sub>xzbidir</sub>                                                              |                | 10.5 |                | 13.4 | ns   |
| t <sub>zxbidir</sub>                                                              |                | 10.5 |                | 13.4 | ns   |

| Symbol                 | -3 Spee | -3 Speed Grade |     | -4 Speed Grade |    |
|------------------------|---------|----------------|-----|----------------|----|
|                        | Min     | Max            | Min | Max            |    |
| t <sub>INSUBIDIR</sub> | 4.6     |                | 5.7 |                | ns |
| t <sub>INHBIDIR</sub>  | 0.0     |                | 0.0 |                | ns |
| toutcobidir            | 2.0     | 6.7            | 2.0 | 8.4            | ns |
| t <sub>XZBIDIR</sub>   |         | 10.5           |     | 13.4           | ns |
|                        |         | 10.5           |     | 13.4           | ns |

Notes to tables:

All timing parameters are described in Tables 32 through 38 in this data sheet.
 Using an LE to register the signal may provide a lower setup time.
 This parameter is specified by characterization.

# FLEX 10K Embedded Programmable Logic Device Family Data Sheet

| Symbol                                                          | -3DX Spe | ed Grade | -3 Spee | ed Grade | -4 Spee | Unit |    |
|-----------------------------------------------------------------|----------|----------|---------|----------|---------|------|----|
|                                                                 | Min      | Max      | Min     | Max      | Min     | Max  | 1  |
| t <sub>IOD</sub>                                                |          | 0.0      |         | 0.0      |         | 0.0  | ns |
| t <sub>IOC</sub>                                                |          | 0.5      |         | 0.5      |         | 0.7  | ns |
| t <sub>IOCO</sub>                                               |          | 0.4      |         | 0.4      |         | 0.9  | ns |
| t <sub>IOCOMB</sub>                                             |          | 0.0      |         | 0.0      |         | 0.0  | ns |
| t <sub>IOSU</sub>                                               | 5.5      |          | 5.5     |          | 6.7     |      | ns |
| t <sub>IOH</sub>                                                | 0.5      |          | 0.5     |          | 0.7     |      | ns |
| t <sub>IOCLR</sub>                                              |          | 0.7      |         | 0.7      |         | 1.6  | ns |
| t <sub>OD1</sub>                                                |          | 4.0      |         | 4.0      |         | 5.0  | ns |
| t <sub>OD2</sub>                                                |          | 6.3      |         | 6.3      |         | 7.3  | ns |
| t <sub>OD3</sub>                                                |          | 7.7      |         | 7.7      |         | 8.7  | ns |
| t <sub>XZ</sub>                                                 |          | 6.2      |         | 6.2      |         | 6.8  | ns |
| t <sub>ZX1</sub>                                                |          | 6.2      |         | 6.2      |         | 6.8  | ns |
| t <sub>ZX2</sub>                                                |          | 8.5      |         | 8.5      |         | 9.1  | ns |
| t <sub>ZX3</sub>                                                |          | 9.9      |         | 9.9      |         | 10.5 | ns |
| t <sub>INREG</sub> without ClockLock or<br>ClockBoost circuitry |          | 9.0      |         | 9.0      |         | 10.5 | ns |
| t <sub>INREG</sub> with ClockLock or<br>ClockBoost circuitry    |          | 3.0      |         | -        |         | -    | ns |
| t <sub>IOFD</sub>                                               |          | 8.1      |         | 8.1      |         | 10.3 | ns |
| t <sub>INCOMB</sub>                                             |          | 8.1      |         | 8.1      |         | 10.3 | ns |

| Symbol                 | -3DX Speed Grade |     | -3 Snee | d Grade | -4 Spee | Unit |    |
|------------------------|------------------|-----|---------|---------|---------|------|----|
|                        | Min              | Max | Min     | Max     | Min     | Max  |    |
|                        | IVIII            |     | IVIII   |         | IVIIII  | -    |    |
| t <sub>EABDATA1</sub>  |                  | 1.5 |         | 1.5     |         | 1.9  | ns |
| t <sub>EABDATA2</sub>  |                  | 4.8 |         | 4.8     |         | 6.0  | ns |
| t <sub>EABWE1</sub>    |                  | 1.0 |         | 1.0     |         | 1.2  | ns |
| t <sub>EABWE2</sub>    |                  | 5.0 |         | 5.0     |         | 6.2  | ns |
| t <sub>EABCLK</sub>    |                  | 1.0 |         | 1.0     |         | 2.2  | ns |
| t <sub>EABCO</sub>     |                  | 0.5 |         | 0.5     |         | 0.6  | ns |
| t <sub>EABBYPASS</sub> |                  | 1.5 |         | 1.5     |         | 1.9  | ns |
| t <sub>EABSU</sub>     | 1.5              |     | 1.5     |         | 1.8     |      | ns |
| t <sub>EABH</sub>      | 2.0              |     | 2.0     |         | 2.5     |      | ns |
| t <sub>AA</sub>        |                  | 8.7 |         | 8.7     |         | 10.7 | ns |
| t <sub>WP</sub>        | 5.8              |     | 5.8     |         | 7.2     |      | ns |
| t <sub>WDSU</sub>      | 1.6              |     | 1.6     |         | 2.0     |      | ns |
| t <sub>WDH</sub>       | 0.3              |     | 0.3     |         | 0.4     |      | ns |
| t <sub>WASU</sub>      | 0.5              |     | 0.5     |         | 0.6     |      | ns |
| t <sub>WAH</sub>       | 1.0              |     | 1.0     |         | 1.2     |      | ns |
| t <sub>WO</sub>        |                  | 5.0 |         | 5.0     |         | 6.2  | ns |
| t <sub>DD</sub>        |                  | 5.0 |         | 5.0     |         | 6.2  | ns |
| t <sub>EABOUT</sub>    |                  | 0.5 |         | 0.5     |         | 0.6  | ns |
| t <sub>EABCH</sub>     | 4.0              |     | 4.0     |         | 4.0     |      | ns |
| t <sub>EABCL</sub>     | 5.8              |     | 5.8     | ĺ       | 7.2     |      | ns |

| Symbol                 | -3DX Spe | ed Grade | -3 Spee | ed Grade | -4 Spee | Unit |    |
|------------------------|----------|----------|---------|----------|---------|------|----|
|                        | Min      | Max      | Min     | Max      | Min     | Мах  | ]  |
| t <sub>EABAA</sub>     |          | 13.7     |         | 13.7     |         | 17.0 | ns |
| t <sub>EABRCCOMB</sub> | 13.7     |          | 13.7    |          | 17.0    |      | ns |
| t <sub>EABRCREG</sub>  | 9.7      |          | 9.7     |          | 11.9    |      | ns |
| t <sub>EABWP</sub>     | 5.8      |          | 5.8     |          | 7.2     |      | ns |
| t <sub>EABWCCOMB</sub> | 7.3      |          | 7.3     |          | 9.0     |      | ns |
| t <sub>EABWCREG</sub>  | 13.0     |          | 13.0    |          | 16.0    |      | ns |
| t <sub>EABDD</sub>     |          | 10.0     |         | 10.0     |         | 12.5 | ns |
| t <sub>EABDATACO</sub> |          | 2.0      |         | 2.0      |         | 3.4  | ns |
| t <sub>EABDATASU</sub> | 5.3      |          | 5.3     |          | 5.6     |      | ns |
| t <sub>EABDATAH</sub>  | 0.0      |          | 0.0     |          | 0.0     |      | ns |
| t <sub>EABWESU</sub>   | 5.5      |          | 5.5     |          | 5.8     |      | ns |
| t <sub>EABWEH</sub>    | 0.0      |          | 0.0     |          | 0.0     |      | ns |
| t <sub>EABWDSU</sub>   | 5.5      |          | 5.5     |          | 5.8     |      | ns |
| t <sub>EABWDH</sub>    | 0.0      |          | 0.0     |          | 0.0     |      | ns |
| t <sub>EABWASU</sub>   | 2.1      |          | 2.1     |          | 2.7     |      | ns |
| t <sub>EABWAH</sub>    | 0.0      |          | 0.0     |          | 0.0     |      | ns |
| t <sub>EABWO</sub>     |          | 9.5      |         | 9.5      |         | 11.8 | ns |

| Table 73. EPH          | Table 73. EPF10K50V Device EAB Internal Microparameters       Note (1) |                |     |                |     |                |     |                |    |
|------------------------|------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|----------------|----|
| Symbol                 | -1 Spee                                                                | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | -4 Speed Grade |    |
|                        | Min                                                                    | Max            | Min | Max            | Min | Мах            | Min | Мах            | 1  |
| t <sub>EABDATA1</sub>  |                                                                        | 1.7            |     | 2.8            |     | 3.4            |     | 4.6            | ns |
| t <sub>EABDATA2</sub>  |                                                                        | 4.9            |     | 3.9            |     | 4.8            |     | 5.9            | ns |
| t <sub>EABWE1</sub>    |                                                                        | 0.0            |     | 2.5            |     | 3.0            |     | 3.7            | ns |
| t <sub>EABWE2</sub>    |                                                                        | 4.0            |     | 4.1            |     | 5.0            |     | 6.2            | ns |
| t <sub>EABCLK</sub>    |                                                                        | 0.4            |     | 0.8            |     | 1.0            |     | 1.2            | ns |
| t <sub>EABCO</sub>     |                                                                        | 0.1            |     | 0.2            |     | 0.3            |     | 0.4            | ns |
| t <sub>EABBYPASS</sub> |                                                                        | 0.9            |     | 1.1            |     | 1.3            |     | 1.6            | ns |
| t <sub>EABSU</sub>     | 0.8                                                                    |                | 1.5 |                | 1.8 |                | 2.2 |                | ns |
| t <sub>EABH</sub>      | 0.8                                                                    |                | 1.6 |                | 2.0 |                | 2.5 |                | ns |
| t <sub>AA</sub>        |                                                                        | 5.5            |     | 8.2            |     | 10.0           |     | 12.4           | ns |
| t <sub>WP</sub>        | 6.0                                                                    |                | 4.9 |                | 6.0 |                | 7.4 |                | ns |
| t <sub>WDSU</sub>      | 0.1                                                                    |                | 0.8 |                | 1.0 |                | 1.2 |                | ns |
| t <sub>WDH</sub>       | 0.1                                                                    |                | 0.2 |                | 0.3 |                | 0.4 |                | ns |
| t <sub>WASU</sub>      | 0.1                                                                    |                | 0.4 |                | 0.5 |                | 0.6 |                | ns |
| t <sub>WAH</sub>       | 0.1                                                                    |                | 0.8 |                | 1.0 |                | 1.2 |                | ns |
| t <sub>WO</sub>        |                                                                        | 2.8            |     | 4.3            |     | 5.3            |     | 6.5            | ns |
| t <sub>DD</sub>        |                                                                        | 2.8            |     | 4.3            |     | 5.3            |     | 6.5            | ns |
| t <sub>EABOUT</sub>    |                                                                        | 0.5            |     | 0.4            |     | 0.5            |     | 0.6            | ns |
| t <sub>EABCH</sub>     | 2.0                                                                    |                | 4.0 |                | 4.0 |                | 4.0 |                | ns |
| t <sub>EABCL</sub>     | 6.0                                                                    |                | 4.9 |                | 6.0 |                | 7.4 |                | ns |

| Symbol                 | OK100A Device EAB Intern<br>-1 Speed Grade |     | -2 Snee | d Grade | -3 Spee | Unit |    |
|------------------------|--------------------------------------------|-----|---------|---------|---------|------|----|
|                        | Min                                        | Max | Min     | Max     | Min     | Max  |    |
| t <sub>EABAA</sub>     |                                            | 6.8 |         | 7.8     |         | 9.2  | ns |
| t <sub>EABRCCOMB</sub> | 6.8                                        |     | 7.8     |         | 9.2     |      | ns |
| t <sub>EABRCREG</sub>  | 5.4                                        |     | 6.2     |         | 7.4     |      | ns |
| t <sub>EABWP</sub>     | 3.2                                        |     | 3.7     |         | 4.4     |      | ns |
| t <sub>EABWCCOMB</sub> | 3.4                                        |     | 3.9     |         | 4.7     |      | ns |
| t <sub>EABWCREG</sub>  | 9.4                                        |     | 10.8    |         | 12.8    |      | ns |
| t <sub>EABDD</sub>     |                                            | 6.1 |         | 6.9     |         | 8.2  | ns |
| t <sub>EABDATACO</sub> |                                            | 2.1 |         | 2.3     |         | 2.9  | ns |
| t <sub>EABDATASU</sub> | 3.7                                        |     | 4.3     |         | 5.1     |      | ns |
| t <sub>EABDATAH</sub>  | 0.0                                        |     | 0.0     |         | 0.0     |      | ns |
| t <sub>EABWESU</sub>   | 2.8                                        |     | 3.3     |         | 3.8     |      | ns |
| t <sub>EABWEH</sub>    | 0.0                                        |     | 0.0     |         | 0.0     |      | ns |
| t <sub>EABWDSU</sub>   | 3.4                                        |     | 4.0     |         | 4.6     |      | ns |
| t <sub>EABWDH</sub>    | 0.0                                        |     | 0.0     |         | 0.0     |      | ns |
| t <sub>EABWASU</sub>   | 1.9                                        |     | 2.3     |         | 2.6     |      | ns |
| t <sub>EABWAH</sub>    | 0.0                                        |     | 0.0     |         | 0.0     |      | ns |
| t <sub>EABWO</sub>     |                                            | 5.1 |         | 5.7     |         | 6.9  | ns |



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com

Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to

current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



#### Altera Corporation