# E·XFL

## Intel - EPF10K70RC240-3N Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Detans                         |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 468                                                         |
| Number of Logic Elements/Cells | 3744                                                        |
| Total RAM Bits                 | 18432                                                       |
| Number of I/O                  | 189                                                         |
| Number of Gates                | 118000                                                      |
| Voltage - Supply               | 4.75V ~ 5.25V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 70°C (TA)                                             |
| Package / Case                 | 240-BFQFP Exposed Pad                                       |
| Supplier Device Package        | 240-RQFP (32x32)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k70rc240-3n |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. FLEX 10K Device          | Table 2. FLEX 10K Device Features |                         |            |            |  |  |  |  |
|-----------------------------------|-----------------------------------|-------------------------|------------|------------|--|--|--|--|
| Feature                           | EPF10K70                          | EPF10K100<br>EPF10K100A | EPF10K130V | EPF10K250A |  |  |  |  |
| Typical gates (logic and RAM) (1) | 70,000                            | 100,000                 | 130,000    | 250,000    |  |  |  |  |
| Maximum system gates              | 118,000                           | 158,000                 | 211,000    | 310,000    |  |  |  |  |
| LEs                               | 3,744                             | 4,992                   | 6,656      | 12,160     |  |  |  |  |
| LABs                              | 468                               | 624                     | 832        | 1,520      |  |  |  |  |
| EABs                              | 9                                 | 12                      | 16         | 20         |  |  |  |  |
| Total RAM bits                    | 18,432                            | 24,576                  | 32,768     | 40,960     |  |  |  |  |
| Maximum user I/O pins             | 358                               | 406                     | 470        | 470        |  |  |  |  |

#### Note to tables:

(1) The embedded IEEE Std. 1149.1 JTAG circuitry adds up to 31,250 gates in addition to the listed typical or maximum system gates.

# ...and More Features

- Devices are fabricated on advanced processes and operate with a 3.3-V or 5.0-V supply voltage (see Table 3
- In-circuit reconfigurability (ICR) via external configuration device, intelligent controller, or JTAG port
- ClockLock<sup>™</sup> and ClockBoost<sup>™</sup> options for reduced clock delay/skew and clock multiplication
- Built-in low-skew clock distribution trees
- 100% functional testing of all devices; test vectors or scan chains are not required

| Table 3. Supply Voltages for FLEX 10K & FLEX 10KA Devices |               |  |  |  |
|-----------------------------------------------------------|---------------|--|--|--|
| 5.0-V Devices                                             | 3.3-V Devices |  |  |  |
| EPF10K10                                                  | EPF10K10A     |  |  |  |
| EPF10K20                                                  | EPF10K30A     |  |  |  |
| EPF10K30                                                  | EPF10K50V     |  |  |  |
| EPF10K40                                                  | EPF10K100A    |  |  |  |
| EPF10K50                                                  | EPF10K130V    |  |  |  |
| EPF10K70                                                  | EPF10K250A    |  |  |  |
| EPF10K100                                                 |               |  |  |  |

#### Notes to tables:

- (1)FLEX 10K and FLEX 10KA device package types include plastic J-lead chip carrier (PLCC), thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), ball-grid array (BGA), pin-grid array (PGA), and FineLine BGA<sup>™</sup> packages.
- This option is supported with a 256-pin FineLine BGA package. By using SameFrame pin migration, all FineLine (2) BGA packages are pin compatible. For example, a board can be designed to support both 256-pin and 484-pin FineLine BGA packages. The Altera software automatically avoids conflicting pins when future migration is set.

# General Description

Altera's FLEX 10K devices are the industry's first embedded PLDs. Based on reconfigurable CMOS SRAM elements, the Flexible Logic Element MatriX (FLEX) architecture incorporates all features necessary to implement common gate array megafunctions. With up to 250,000 gates, the FLEX 10K family provides the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device.

FLEX 10K devices are reconfigurable, which allows 100% testing prior to shipment. As a result, the designer is not required to generate test vectors for fault coverage purposes. Additionally, the designer does not need to manage inventories of different ASIC designs; FLEX 10K devices can be configured on the board for the specific functionality required.

Table 6 shows FLEX 10K performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. No special design technique was required to implement the applications; the designer simply inferred or instantiated a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

| Table 6. FLEX 10K & FLEX 10KA Performance |     |              |                   |                   |                   |                   |       |
|-------------------------------------------|-----|--------------|-------------------|-------------------|-------------------|-------------------|-------|
| Application                               |     | urces<br>sed |                   | Perfor            | mance             |                   | Units |
|                                           | LEs | EABs         | -1 Speed<br>Grade | -2 Speed<br>Grade | -3 Speed<br>Grade | -4 Speed<br>Grade |       |
| 16-bit loadable counter (1)               | 16  | 0            | 204               | 166               | 125               | 95                | MHz   |
| 16-bit accumulator (1)                    | 16  | 0            | 204               | 166               | 125               | 95                | MHz   |
| 16-to-1 multiplexer (2)                   | 10  | 0            | 4.2               | 5.8               | 6.0               | 7.0               | ns    |
| $256 \times 8$ RAM read cycle speed (3)   | 0   | 1            | 172               | 145               | 108               | 84                | MHz   |
| $256 \times 8$ RAM write cycle speed (3)  | 0   | 1            | 106               | 89                | 68                | 63                | MHz   |

### 

#### Notes:

(1) The speed grade of this application is limited because of clock high and low specifications.

This application uses combinatorial inputs and outputs. (2)

This application uses registered inputs and outputs. (3)

#### Altera Corporation



For more information, see the following documents:

- Configuration Devices for APEX & FLEX Devices Data Sheet
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- Application Note 116 (Configuring APEX 20K, FLEX 10K & FLEX 6000 Devices)

FLEX 10K devices are supported by Altera development systems; single, integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools.

The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use devicespecific features such as carry chains which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development systems include DesignWare functions that are optimized for the FLEX 10K architecture.

The Altera development systems run on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations.



See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet for more information.

# Functional Description

Each FLEX 10K device contains an embedded array to implement memory and specialized logic functions, and a logic array to implement general logic.

The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 2,048 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions, such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions.

Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks; the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LEs in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs.

## Logic Element

The LE, the smallest unit of logic in the FLEX 10K architecture, has a compact size that provides efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect. See Figure 6.





#### FastTrack Interconnect

In the FLEX 10K architecture, connections between LEs and device I/O pins are provided by the FastTrack Interconnect, which is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the device. The column interconnect routes signals between rows and can drive I/O pins.

A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in an LAB drive the row interconnect.

Each column of LABs is served by a dedicated column interconnect. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs in the device. A signal from the column interconnect, which can be either the output of an LE or an input from an I/O pin, must be routed to the row interconnect before it can enter an LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel.

Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, an LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This routing flexibility enables routing resources to be used more efficiently. See Figure 11. Table 12 describes the FLEX 10K device supply voltages and MultiVolt I/O support levels.

| Devices       | Supply Vo          | oltage (V)              | MultiVolt I/O Sup | MultiVolt I/O Support Levels (V) |  |  |
|---------------|--------------------|-------------------------|-------------------|----------------------------------|--|--|
|               | V <sub>CCINT</sub> | V <sub>CCIO</sub> Input |                   | Output                           |  |  |
| FLEX 10K (1)  | 5.0                | 5.0                     | 3.3 or 5.0        | 5.0                              |  |  |
|               | 5.0                | 3.3                     | 3.3 or 5.0        | 3.3 or 5.0                       |  |  |
| EPF10K50V (1) | 3.3                | 3.3                     | 3.3 or 5.0        | 3.3 or 5.0                       |  |  |
| EPF10K130V    | 3.3                | 3.3                     | 3.3 or 5.0        | 3.3 or 5.0                       |  |  |
| FLEX 10KA (1) | 3.3                | 3.3                     | 2.5, 3.3, or 5.0  | 3.3 or 5.0                       |  |  |
|               | 3.3                | 2.5                     | 2.5, 3.3, or 5.0  | 2.5                              |  |  |

Note

(1) 240-pin QFP packages do not support the MultiVolt I/O features, so they do not have separate V<sub>CCIO</sub> pins.

## Power Sequencing & Hot-Socketing

Because FLEX 10K devices can be used in a multi-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power supplies can be powered in any order.

Signals can be driven into FLEX 10KA devices before and during power up without damaging the device. Additionally, FLEX 10KA devices do not drive out during power up. Once operating conditions are reached, FLEX 10KA devices operate as specified by the user.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All FLEX 10K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. All FLEX 10K devices can also be configured using the JTAG pins through the BitBlaster serial download cable, or ByteBlasterMV parallel port download cable, or via hardware that uses the Jam<sup>™</sup> programming and test language. JTAG BST can be performed before or after configuration, but not during configuration. FLEX 10K devices support the JTAG instructions shown in Table 13.

| Table 13. FLEX 10K | JTAG Instructions                                                                                                                                                                                                                     |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction   | Description                                                                                                                                                                                                                           |
| SAMPLE/PRELOAD     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                            |
| EXTEST             | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                |
| BYPASS             | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                          |
| USERCODE           | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                        |
| IDCODE             | Selects the IDCODE register and places it between $TDI$ and $TDO$ , allowing the IDCODE to be serially shifted out of $TDO$ .                                                                                                         |
| ICR Instructions   | These instructions are used when configuring a FLEX 10K device via JTAG ports with a BitBlaster, or ByteBlasterMV or MasterBlaster download cable, or using a Jam File (.jam) or Jam Byte-Code File (.jbc) via an embedded processor. |

The instruction register length of FLEX 10K devices is 10 bits. The USERCODE register length in FLEX 10K devices is 32 bits; 7 bits are determined by the user, and 25 bits are predetermined. Tables 14 and 15 show the boundary-scan register length and device IDCODE information for FLEX 10K devices.

| Device                | Boundary-Scan<br>Register Length |
|-----------------------|----------------------------------|
| EPF10K10, EPF10K10A   | 480                              |
| EPF10K20              | 624                              |
| EPF10K30, EPF10K30A   | 768                              |
| EPF10K40              | 864                              |
| EPF10K50, EPF10K50V   | 960                              |
| EPF10K70              | 1,104                            |
| EPF10K100, EPF10K100A | 1,248                            |
| EPF10K130V            | 1,440                            |
| EPF10K250A            | 1,440                            |

Г

٦

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) Maximum  $\hat{V}_{CC}$  rise time is 100 ms.  $V_{CC}$  must rise monotonically.
- (5) Typical values are for  $T_A = 25^\circ \text{ C}$  and  $V_{CC} = 5.0 \text{ V}$ .
- (6) These values are specified under the Recommended Operation Condition shown in Table 18 on page 45.
- (7) The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (8) The I<sub>OL</sub> parameter refers to low-level TTL or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (9) This value is specified for normal device operation. The value may vary during power-up.
- (10) Capacitance is sample-tested only.

Figure 20 shows the typical output drive characteristics of FLEX 10K devices with 5.0-V and 3.3-V  $V_{CCIO}$ . The output driver is compliant with the 5.0-V *PCI Local Bus Specification, Revision 2.2* (for 5.0-V  $V_{CCIO}$ ).

Figure 20. Output Drive Characteristics of FLEX 10K Devices





Figure 23. Output Drive Characteristics for EPF10K250A Device

# Timing Model

The continuous, high-performance FastTrack Interconnect routing resources ensure predictable performance and accurate simulation and timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance.

Device performance can be estimated by following the signal path from a source, through the interconnect, to the destination. For example, the registered performance between two LEs on the same row can be calculated by adding the following parameters:

- LE register clock-to-output delay  $(t_{CO})$
- Interconnect delay (*t*<sub>SAMEROW</sub>)
- LE look-up table delay ( $t_{LUT}$ )
- LE register setup time  $(t_{SU})$

The routing delay depends on the placement of the source and destination LEs. A more complex registered path may involve multiple combinatorial LEs between the source and destination LEs.

Timing simulation and delay prediction are available with the MAX+PLUS II Simulator and Timing Analyzer, or with industrystandard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides pointto-point timing delay information, setup and hold time analysis, and device-wide performance analysis.

Figure 24 shows the overall timing model, which maps the possible paths to and from the various elements of the FLEX 10K device.



Figures 25 through 27 show the delays that correspond to various paths and functions within the LE, IOE, and EAB timing models.





| Symbol                 | Parameter                                            | Conditions |
|------------------------|------------------------------------------------------|------------|
| t <sub>EABDATA1</sub>  | Data or address delay to EAB for combinatorial input |            |
| t <sub>EABDATA2</sub>  | Data or address delay to EAB for registered input    |            |
| t <sub>EABWE1</sub>    | Write enable delay to EAB for combinatorial input    |            |
| t <sub>EABWE2</sub>    | Write enable delay to EAB for registered input       |            |
| t <sub>EABCLK</sub>    | EAB register clock delay                             |            |
| t <sub>EABCO</sub>     | EAB register clock-to-output delay                   |            |
| t <sub>EABBYPASS</sub> | Bypass register delay                                |            |
| t <sub>EABSU</sub>     | EAB register setup time before clock                 |            |
| t <sub>EABH</sub>      | EAB register hold time after clock                   |            |
| t <sub>AA</sub>        | Address access delay                                 |            |
| t <sub>WP</sub>        | Write pulse width                                    |            |
| t <sub>WDSU</sub>      | Data setup time before falling edge of write pulse   | (5)        |
| t <sub>WDH</sub>       | Data hold time after falling edge of write pulse     | (5)        |
| t <sub>WASU</sub>      | Address setup time before rising edge of write pulse | (5)        |
| t <sub>WAH</sub>       | Address hold time after falling edge of write pulse  | (5)        |
| t <sub>WO</sub>        | Write enable to data output valid delay              |            |
| t <sub>DD</sub>        | Data-in to data-out valid delay                      |            |
| t <sub>EABOUT</sub>    | Data-out delay                                       |            |
| t <sub>EABCH</sub>     | Clock high time                                      |            |
| t <sub>EABCL</sub>     | Clock low time                                       |            |

| Symbol                 | -3 Spee | d Grade | -4 Spee | d Grade | Unit |
|------------------------|---------|---------|---------|---------|------|
|                        | Min     | Max     | Min     | Max     |      |
| t <sub>EABDATA1</sub>  |         | 1.5     |         | 1.9     | ns   |
| t <sub>EABDATA2</sub>  |         | 4.8     |         | 6.0     | ns   |
| t <sub>EABWE1</sub>    |         | 1.0     |         | 1.2     | ns   |
| t <sub>EABWE2</sub>    |         | 5.0     |         | 6.2     | ns   |
| t <sub>EABCLK</sub>    |         | 1.0     |         | 2.2     | ns   |
| t <sub>EABCO</sub>     |         | 0.5     |         | 0.6     | ns   |
| t <sub>EABBYPASS</sub> |         | 1.5     |         | 1.9     | ns   |
| t <sub>EABSU</sub>     | 1.5     |         | 1.8     |         | ns   |
| t <sub>EABH</sub>      | 2.0     |         | 2.5     |         | ns   |
| t <sub>AA</sub>        |         | 8.7     |         | 10.7    | ns   |
| t <sub>WP</sub>        | 5.8     |         | 7.2     |         | ns   |
| t <sub>WDSU</sub>      | 1.6     |         | 2.0     |         | ns   |
| t <sub>WDH</sub>       | 0.3     |         | 0.4     |         | ns   |
| t <sub>WASU</sub>      | 0.5     |         | 0.6     |         | ns   |
| t <sub>WAH</sub>       | 1.0     |         | 1.2     |         | ns   |
| t <sub>WO</sub>        |         | 5.0     |         | 6.2     | ns   |
| t <sub>DD</sub>        |         | 5.0     |         | 6.2     | ns   |
| t <sub>EABOUT</sub>    |         | 0.5     |         | 0.6     | ns   |
| t <sub>EABCH</sub>     | 4.0     |         | 4.0     |         | ns   |
| t <sub>EABCL</sub>     | 5.8     |         | 7.2     |         | ns   |

| Symbol                | -3 Spee | -3 Speed Grade |     | d Grade | Unit |
|-----------------------|---------|----------------|-----|---------|------|
|                       | Min     | Max            | Min | Max     |      |
| t <sub>DIN2IOE</sub>  |         | 4.8            |     | 6.2     | ns   |
| t <sub>DIN2LE</sub>   |         | 2.6            |     | 3.8     | ns   |
| t <sub>DIN2DATA</sub> |         | 4.3            |     | 5.2     | ns   |
| t <sub>DCLK2IOE</sub> |         | 3.4            |     | 4.0     | ns   |
| t <sub>DCLK2LE</sub>  |         | 2.6            |     | 3.8     | ns   |
| t <sub>SAMELAB</sub>  |         | 0.6            |     | 0.6     | ns   |
| t <sub>SAMEROW</sub>  |         | 3.6            |     | 3.8     | ns   |
| <i>t</i> SAMECOLUMN   |         | 0.9            |     | 1.1     | ns   |
| t <sub>DIFFROW</sub>  |         | 4.5            |     | 4.9     | ns   |
| t <sub>TWOROWS</sub>  |         | 8.1            |     | 8.7     | ns   |
| t <sub>LEPERIPH</sub> |         | 3.3            |     | 3.9     | ns   |
| t <sub>LABCARRY</sub> |         | 0.5            |     | 0.8     | ns   |
| t <sub>LABCASC</sub>  |         | 2.7            |     | 3.0     | ns   |

| Symbol                  | -3 Speed Grade |     | -4 Spee | Unit |    |
|-------------------------|----------------|-----|---------|------|----|
|                         | Min            | Мах | Min     | Max  |    |
| t <sub>DIN2IOE</sub>    |                | 5.2 |         | 6.6  | ns |
| t <sub>DIN2LE</sub>     |                | 2.6 |         | 3.8  | ns |
| t <sub>DIN2DATA</sub>   |                | 4.3 |         | 5.2  | ns |
| t <sub>DCLK2IOE</sub>   |                | 4.3 |         | 4.0  | ns |
| t <sub>DCLK2LE</sub>    |                | 2.6 |         | 3.8  | ns |
| t <sub>SAMELAB</sub>    |                | 0.6 |         | 0.6  | ns |
| t <sub>SAMEROW</sub>    |                | 3.7 |         | 3.9  | ns |
| t <sub>SAMECOLUMN</sub> |                | 1.4 |         | 1.6  | ns |
| t <sub>DIFFROW</sub>    |                | 5.1 |         | 5.5  | ns |
| t <sub>TWOROWS</sub>    |                | 8.8 |         | 9.4  | ns |
| t <sub>LEPERIPH</sub>   |                | 4.7 |         | 5.6  | ns |
| t <sub>LABCARRY</sub>   |                | 0.5 |         | 0.8  | ns |
| t <sub>LABCASC</sub>    |                | 2.7 |         | 3.0  | ns |

Г

| Symbol                  | -2 Spee | ed Grade | -3 Speed Grade |      | -4 Spee | ed Grade | Unit |
|-------------------------|---------|----------|----------------|------|---------|----------|------|
|                         | Min     | Max      | Min            | Мах  | Min     | Max      |      |
| t <sub>DIN2IOE</sub>    |         | 8.0      |                | 9.0  |         | 9.5      | ns   |
| t <sub>DIN2LE</sub>     |         | 2.4      |                | 3.0  |         | 3.1      | ns   |
| t <sub>DIN2DATA</sub>   |         | 5.0      |                | 6.3  |         | 7.4      | ns   |
| t <sub>DCLK2IOE</sub>   |         | 3.6      |                | 4.6  |         | 5.1      | ns   |
| t <sub>DCLK2LE</sub>    |         | 2.4      |                | 3.0  |         | 3.1      | ns   |
| t <sub>SAMELAB</sub>    |         | 0.4      |                | 0.6  |         | 0.8      | ns   |
| t <sub>SAMEROW</sub>    |         | 4.5      |                | 5.3  |         | 6.5      | ns   |
| t <sub>SAMECOLUMN</sub> |         | 9.0      |                | 9.5  |         | 9.7      | ns   |
| t <sub>DIFFROW</sub>    |         | 13.5     |                | 14.8 |         | 16.2     | ns   |
| t <sub>TWOROWS</sub>    |         | 18.0     |                | 20.1 |         | 22.7     | ns   |
| t <sub>LEPERIPH</sub>   |         | 8.1      |                | 8.6  |         | 9.5      | ns   |
| t <sub>LABCARRY</sub>   |         | 0.6      |                | 0.8  |         | 1.0      | ns   |
| t <sub>LABCASC</sub>    |         | 0.8      |                | 1.0  |         | 1.2      | ns   |

#### Table 83. EPF10K130V Device External Timing Parameters Note (1)

| Symbol                     | -2 Speed Grade |      | -3 Speed Grade |      | -4 Speed Grade |      | Unit |
|----------------------------|----------------|------|----------------|------|----------------|------|------|
|                            | Min            | Max  | Min            | Max  | Min            | Max  |      |
| t <sub>DRR</sub>           |                | 15.0 |                | 19.1 |                | 24.2 | ns   |
| t <sub>INSU</sub> (2), (3) | 6.9            |      | 8.6            |      | 11.0           |      | ns   |
| t <sub>INH</sub> (3)       | 0.0            |      | 0.0            |      | 0.0            |      | ns   |
| <b>t</b> оитсо (3)         | 2.0            | 7.8  | 2.0            | 9.9  | 2.0            | 11.3 | ns   |

## Table 84. EPF10K130V Device External Bidirectional Timing Parameters Note (1)

| Symbol                 | -2 Spee | -2 Speed Grade |     | ed Grade | -4 Spee | Unit |    |
|------------------------|---------|----------------|-----|----------|---------|------|----|
|                        | Min     | Max            | Min | Max      | Min     | Max  |    |
| t <sub>INSUBIDIR</sub> | 6.7     |                | 8.5 |          | 10.8    |      | ns |
| t <sub>INHBIDIR</sub>  | 0.0     |                | 0.0 |          | 0.0     |      | ns |
| toutcobidir            | 2.0     | 6.9            | 2.0 | 8.8      | 2.0     | 10.2 | ns |
| t <sub>XZBIDIR</sub>   |         | 12.9           |     | 16.4     |         | 19.3 | ns |
| t <sub>ZXBIDIR</sub>   |         | 12.9           |     | 16.4     |         | 19.3 | ns |

| <i>Table 88. EPF10I</i><br>Symbol | -1 Snoo | d Grade | -2 Snaa | ed Grade -3 Speed Grade |      |      | Unit |
|-----------------------------------|---------|---------|---------|-------------------------|------|------|------|
|                                   |         |         | -       |                         | -    |      |      |
|                                   | Min     | Max     | Min     | Max                     | Min  | Max  |      |
| t <sub>EABAA</sub>                |         | 8.1     |         | 9.8                     |      | 13.1 | ns   |
| t <sub>EABRCCOMB</sub>            | 8.1     |         | 9.8     |                         | 13.1 |      | ns   |
| t <sub>EABRCREG</sub>             | 5.8     |         | 6.9     |                         | 9.3  |      | ns   |
| t <sub>EABWP</sub>                | 2.0     |         | 2.4     |                         | 3.2  |      | ns   |
| t <sub>EABWCCOMB</sub>            | 3.5     |         | 4.2     |                         | 5.6  |      | ns   |
| t <sub>EABWCREG</sub>             | 9.4     |         | 11.2    |                         | 14.8 |      | ns   |
| t <sub>EABDD</sub>                |         | 6.9     |         | 8.3                     |      | 11.0 | ns   |
| t <sub>EABDATACO</sub>            |         | 1.3     |         | 1.5                     |      | 2.0  | ns   |
| t <sub>EABDATASU</sub>            | 2.4     |         | 3.0     |                         | 3.9  |      | ns   |
| t <sub>EABDATAH</sub>             | 0.0     |         | 0.0     |                         | 0.0  |      | ns   |
| t <sub>EABWESU</sub>              | 4.1     |         | 4.9     |                         | 6.5  |      | ns   |
| t <sub>EABWEH</sub>               | 0.0     |         | 0.0     |                         | 0.0  |      | ns   |
| t <sub>EABWDSU</sub>              | 1.4     |         | 1.6     |                         | 2.2  |      | ns   |
| t <sub>EABWDH</sub>               | 0.0     |         | 0.0     |                         | 0.0  |      | ns   |
| t <sub>EABWASU</sub>              | 2.5     |         | 3.0     |                         | 4.1  |      | ns   |
| t <sub>EABWAH</sub>               | 0.0     |         | 0.0     |                         | 0.0  |      | ns   |
| t <sub>EABWO</sub>                |         | 6.2     |         | 7.5                     |      | 9.9  | ns   |

| Symbol                 | -1 Spee | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |    |
|------------------------|---------|----------------|------|----------------|------|----------------|----|
|                        | Min     | Max            | Min  | Max            | Min  | Max            |    |
| t <sub>EABAA</sub>     |         | 9.7            |      | 11.6           |      | 16.2           | ns |
| t <sub>EABRCCOMB</sub> | 9.7     |                | 11.6 |                | 16.2 |                | ns |
| t <sub>EABRCREG</sub>  | 5.9     |                | 7.1  |                | 9.7  |                | ns |
| t <sub>EABWP</sub>     | 3.8     |                | 4.5  |                | 5.9  |                | ns |
| t <sub>EABWCCOMB</sub> | 4.0     |                | 4.7  |                | 6.3  |                | ns |
| t <sub>EABWCREG</sub>  | 9.8     |                | 11.6 |                | 16.6 |                | ns |
| t <sub>EABDD</sub>     |         | 9.2            |      | 11.0           |      | 16.1           | ns |
| t <sub>EABDATACO</sub> |         | 1.7            |      | 2.1            |      | 3.4            | ns |
| t <sub>EABDATASU</sub> | 2.3     |                | 2.7  |                | 3.5  |                | ns |
| t <sub>EABDATAH</sub>  | 0.0     |                | 0.0  |                | 0.0  |                | ns |
| t <sub>EABWESU</sub>   | 3.3     |                | 3.9  |                | 4.9  |                | ns |
| t <sub>EABWEH</sub>    | 0.0     |                | 0.0  |                | 0.0  |                | ns |
| t <sub>EABWDSU</sub>   | 3.2     |                | 3.8  |                | 5.0  |                | ns |
| t <sub>EABWDH</sub>    | 0.0     |                | 0.0  |                | 0.0  |                | ns |
| t <sub>EABWASU</sub>   | 3.7     |                | 4.4  |                | 5.1  |                | ns |
| t <sub>EABWAH</sub>    | 0.0     |                | 0.0  |                | 0.0  |                | ns |
| t <sub>EABWO</sub>     |         | 6.1            |      | 7.3            |      | 11.3           | ns |

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |
|---------------------|----------------|-----|----------------|-----|----------------|------|------|
|                     | Min            | Max | Min            | Max | Min            | Max  |      |
| t <sub>IOD</sub>    |                | 2.5 |                | 2.9 |                | 3.4  | ns   |
| t <sub>IOC</sub>    |                | 0.3 |                | 0.3 |                | 0.4  | ns   |
| t <sub>IOCO</sub>   |                | 0.2 |                | 0.2 |                | 0.3  | ns   |
| t <sub>IOCOMB</sub> |                | 0.5 |                | 0.6 |                | 0.7  | ns   |
| t <sub>IOSU</sub>   | 1.3            |     | 1.7            |     | 1.8            |      | ns   |
| t <sub>IOH</sub>    | 0.2            |     | 0.2            |     | 0.3            |      | ns   |
| t <sub>IOCLR</sub>  |                | 1.0 |                | 1.2 |                | 1.4  | ns   |
| t <sub>OD1</sub>    |                | 2.2 |                | 2.6 |                | 3.0  | ns   |
| t <sub>OD2</sub>    |                | 4.5 |                | 5.3 |                | 6.1  | ns   |
| t <sub>OD3</sub>    |                | 6.8 |                | 7.9 |                | 9.3  | ns   |
| t <sub>XZ</sub>     |                | 2.7 |                | 3.1 |                | 3.7  | ns   |
| t <sub>ZX1</sub>    |                | 2.7 |                | 3.1 |                | 3.7  | ns   |
| t <sub>ZX2</sub>    |                | 5.0 |                | 5.8 |                | 6.8  | ns   |
| t <sub>ZX3</sub>    |                | 7.3 |                | 8.4 |                | 10.0 | ns   |
| t <sub>INREG</sub>  |                | 5.3 |                | 6.1 |                | 7.2  | ns   |
| t <sub>IOFD</sub>   |                | 4.7 |                | 5.5 |                | 6.4  | ns   |
| t <sub>INCOMB</sub> |                | 4.7 |                | 5.5 |                | 6.4  | ns   |

| Table 109. EPF1        | OK250A Devi | ce EAB Intern  | al Timing Ma | acroparamete   | ers Note ( | 1)             | -  |
|------------------------|-------------|----------------|--------------|----------------|------------|----------------|----|
| Symbol                 | -1 Spee     | -1 Speed Grade |              | -2 Speed Grade |            | -3 Speed Grade |    |
|                        | Min         | Max            | Min          | Max            | Min        | Max            | 1  |
| t <sub>EABAA</sub>     |             | 6.1            |              | 6.8            |            | 8.2            | ns |
| t <sub>EABRCCOMB</sub> | 6.1         |                | 6.8          |                | 8.2        |                | ns |
| t <sub>EABRCREG</sub>  | 4.6         |                | 5.1          |                | 6.1        |                | ns |
| t <sub>EABWP</sub>     | 5.6         |                | 6.4          |                | 7.5        |                | ns |
| t <sub>EABWCCOMB</sub> | 5.8         |                | 6.6          |                | 7.9        |                | ns |
| t <sub>EABWCREG</sub>  | 15.8        |                | 17.8         |                | 21.0       |                | ns |
| t <sub>EABDD</sub>     |             | 5.7            |              | 6.4            |            | 7.8            | ns |
| t <sub>EABDATACO</sub> |             | 0.7            |              | 0.8            |            | 1.0            | ns |
| t <sub>EABDATASU</sub> | 4.5         |                | 5.1          |                | 5.9        |                | ns |
| t <sub>EABDATAH</sub>  | 0.0         |                | 0.0          |                | 0.0        |                | ns |
| t <sub>EABWESU</sub>   | 8.2         |                | 9.3          |                | 10.9       |                | ns |
| t <sub>EABWEH</sub>    | 0.0         |                | 0.0          |                | 0.0        |                | ns |
| t <sub>EABWDSU</sub>   | 1.7         |                | 1.8          |                | 2.1        |                | ns |
| t <sub>EABWDH</sub>    | 0.0         |                | 0.0          |                | 0.0        |                | ns |
| t <sub>EABWASU</sub>   | 0.9         |                | 0.9          |                | 1.0        |                | ns |
| t <sub>EABWAH</sub>    | 0.0         |                | 0.0          |                | 0.0        |                | ns |
| t <sub>EABWO</sub>     |             | 5.3            |              | 6.0            |            | 7.4            | ns |



#### Figure 32. I<sub>CCACTIVE</sub> vs. Operating Frequency (Part 3 of 3)

# Configuration & Operation

The FLEX 10K architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes.

See Application Note 116 (Configuring APEX 20K, FLEX 10K & FLEX 6000 Devices) for detailed descriptions of device configuration options, device configuration pins, and for information on configuring FLEX 10K devices, including sample schematics, timing diagrams, and configuration parameters.

## **Operating Modes**

The FLEX 10K architecture uses SRAM configuration elements that require configuration data to be loaded every time the circuit powers up. The process of physically loading the SRAM data into the device is called *configuration*. Before configuration, as VCC rises, the device initiates a Power-On Reset (POR). This POR event clears the device and prepares it for configuration. The FLEX 10K POR time does not exceed 50 µs.

During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.