## E·XFL

### Intel - EPF10K70RC240-4N Datasheet



Welcome to E-XFL.COM

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Detans                         |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 468                                                         |
| Number of Logic Elements/Cells | 3744                                                        |
| Total RAM Bits                 | 18432                                                       |
| Number of I/O                  | 189                                                         |
| Number of Gates                | 118000                                                      |
| Voltage - Supply               | 4.75V ~ 5.25V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 70°C (TA)                                             |
| Package / Case                 | 240-BFQFP Exposed Pad                                       |
| Supplier Device Package        | 240-RQFP (32x32)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k70rc240-4n |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. FLEX 10K Device Features |          |                         |            |            |  |
|-----------------------------------|----------|-------------------------|------------|------------|--|
| Feature                           | EPF10K70 | EPF10K100<br>EPF10K100A | EPF10K130V | EPF10K250A |  |
| Typical gates (logic and RAM) (1) | 70,000   | 100,000                 | 130,000    | 250,000    |  |
| Maximum system gates              | 118,000  | 158,000                 | 211,000    | 310,000    |  |
| LEs                               | 3,744    | 4,992                   | 6,656      | 12,160     |  |
| LABs                              | 468      | 624                     | 832        | 1,520      |  |
| EABs                              | 9        | 12                      | 16         | 20         |  |
| Total RAM bits                    | 18,432   | 24,576                  | 32,768     | 40,960     |  |
| Maximum user I/O pins             | 358      | 406                     | 470        | 470        |  |

#### Note to tables:

(1) The embedded IEEE Std. 1149.1 JTAG circuitry adds up to 31,250 gates in addition to the listed typical or maximum system gates.

### ...and More Features

- Devices are fabricated on advanced processes and operate with a 3.3-V or 5.0-V supply voltage (see Table 3
- In-circuit reconfigurability (ICR) via external configuration device, intelligent controller, or JTAG port
- ClockLock<sup>™</sup> and ClockBoost<sup>™</sup> options for reduced clock delay/skew and clock multiplication
- Built-in low-skew clock distribution trees
- 100% functional testing of all devices; test vectors or scan chains are not required

| Table 3. Supply Voltages for FLEX 10K & FLEX 10KA Devices |               |  |  |
|-----------------------------------------------------------|---------------|--|--|
| 5.0-V Devices                                             | 3.3-V Devices |  |  |
| EPF10K10                                                  | EPF10K10A     |  |  |
| EPF10K20                                                  | EPF10K30A     |  |  |
| EPF10K30                                                  | EPF10K50V     |  |  |
| EPF10K40                                                  | EPF10K100A    |  |  |
| EPF10K50                                                  | EPF10K130V    |  |  |
| EPF10K70                                                  | EPF10K250A    |  |  |
| EPF10K100                                                 |               |  |  |



For more information, see the following documents:

- Configuration Devices for APEX & FLEX Devices Data Sheet
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- Application Note 116 (Configuring APEX 20K, FLEX 10K & FLEX 6000 Devices)

FLEX 10K devices are supported by Altera development systems; single, integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools.

The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use devicespecific features such as carry chains which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development systems include DesignWare functions that are optimized for the FLEX 10K architecture.

The Altera development systems run on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations.



See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet for more information.

# Functional Description

Each FLEX 10K device contains an embedded array to implement memory and specialized logic functions, and a logic array to implement general logic.

The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 2,048 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions, such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions.

The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a 4-input look-up table (LUT), a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable gates of logic.

Signal interconnections within FLEX 10K devices and to and from device pins are provided by the FastTrack Interconnect, a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 1.6 ns and hold times of 0 ns; as outputs, these registers provide clock-to-output times as low as 5.3 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs.

Figure 1 shows a block diagram of the FLEX 10K architecture. Each group of LEs is combined into an LAB; LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect. IOEs are located at the end of each row and column of the FastTrack Interconnect.

Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks; the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LEs in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs.

### Logic Element

The LE, the smallest unit of logic in the FLEX 10K architecture, has a compact size that provides efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect. See Figure 6.





The programmable flipflop in the LE can be configured for D, T, JK, or SR operation. The clock, clear, and preset control signals on the flipflop can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the flipflop is bypassed and the output of the LUT drives the output of the LE.

The LE has two outputs that drive the interconnect; one drives the local interconnect and the other drives either the row or column FastTrack Interconnect. The two outputs can be controlled independently. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, can improve LE utilization because the register and the LUT can be used for unrelated functions.

The FLEX 10K architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. The carry chain supports high-speed counters and adders; the cascade chain implements wide-input functions with minimum delay. Carry and cascade chains connect all LEs in an LAB and all LABs in the same row. Intensive use of carry and cascade chains can reduce routing flexibility. Therefore, the use of these chains should be limited to speed-critical portions of a design.

### Carry Chain

The carry chain provides a very fast (as low as 0.2 ns) carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the FLEX 10K architecture to implement high-speed counters, adders, and comparators of arbitrary width efficiently. Carry chain logic can be created automatically by the Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as LPM and DesignWare functions automatically take advantage of carry chains.

Carry chains longer than eight LEs are automatically implemented by linking LABs together. For enhanced fitting, a long carry chain skips alternate LABs in a row. A carry chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from oddnumbered LAB to odd-numbered LAB. For example, the last LE of the first LAB in a row carries to the first LE of the third LAB in the row. The carry chain does not cross the EAB at the middle of the row. For instance, in the EPF10K50 device, the carry chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB. During compilation, the Compiler automatically selects the best control signal implementation. Because the clear and preset functions are active-low, the Compiler automatically assigns a logic high to an unused clear or preset.

The clear and preset logic is implemented in one of the following six modes chosen during design entry:

- Asynchronous clear
- Asynchronous preset
- Asynchronous clear and preset
- Asynchronous load with clear
- Asynchronous load with preset
- Asynchronous load without clear or preset

In addition to the six clear and preset modes, FLEX 10K devices provide a chip-wide reset pin that can reset all registers in the device. Use of this feature is set during design entry. In any of the clear and preset modes, the chip-wide reset overrides all other signals. Registers with asynchronous presets may be preset when the chip-wide reset is asserted. Inversion can be used to implement the asynchronous preset. Figure 10 shows examples of how to enter a section of a design for the desired functionality.

### I/O Element

An I/O element (IOE) contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clockto-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE and, the data input and output enable register should be LE registers placed adjacent to the bidirectional pin. The Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 13 shows the bidirectional I/O registers. Each IOE selects the clock, clear, clock enable, and output enable controls from a network of I/O control signals called the peripheral control bus. The peripheral control bus uses high-speed drivers to minimize signal skew across devices; it provides up to 12 peripheral control signals that can be allocated as follows:

- Up to eight output enable signals
- Up to six clock enable signals
- Up to two clock signals
- Up to two clear signals

If more than six clock enable or eight output enable signals are required, each IOE on the device can be controlled by clock enable and output enable signals driven by specific LEs. In addition to the two clock signals available on the peripheral control bus, each IOE can use one of two dedicated clock pins. Each peripheral control signal can be driven by any of the dedicated input pins or the first LE of each LAB in a particular row. In addition, an LE in a different row can drive a column interconnect, which causes a row interconnect to drive the peripheral control signal. The chip-wide reset signal will reset all IOE registers, overriding any other control signals.

Tables 8 and 9 list the sources for each peripheral control signal, and the rows that can drive global signals. These tables also show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals.

| Symbol           | Parameter                                   | Conditions                                                    | Min                     | Тур | Max                      | Unit |
|------------------|---------------------------------------------|---------------------------------------------------------------|-------------------------|-----|--------------------------|------|
| V <sub>IH</sub>  | High-level input<br>voltage                 |                                                               | 2.0                     |     | V <sub>CCINT</sub> + 0.5 | V    |
| VIL              | Low-level input voltage                     |                                                               | -0.5                    |     | 0.8                      | V    |
| V <sub>OH</sub>  | 5.0-V high-level TTL<br>output voltage      | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V}$<br>(7) | 2.4                     |     |                          | V    |
|                  | 3.3-V high-level TTL<br>output voltage      | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7)    | 2.4                     |     |                          | V    |
|                  | 3.3-V high-level CMOS output voltage        | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7)  | V <sub>CCIO</sub> – 0.2 |     |                          | V    |
| V <sub>OL</sub>  | 5.0-V low-level TTL<br>output voltage       | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 4.75 V<br>(8) |                         |     | 0.45                     | V    |
|                  | 3.3-V low-level TTL<br>output voltage       | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 3.00 V<br>(8) |                         |     | 0.45                     | V    |
|                  | 3.3-V low-level CMOS<br>output voltage      | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (8)   |                         |     | 0.2                      | V    |
| I <sub>I</sub>   | Input pin leakage<br>current                | $V_1 = V_{CC}$ or ground (9)                                  | -10                     |     | 10                       | μA   |
| I <sub>OZ</sub>  | Tri-stated I/O pin<br>leakage current       | $V_{O} = V_{CC}$ or ground<br>(9)                             | -40                     |     | 40                       | μA   |
| I <sub>CC0</sub> | V <sub>CC</sub> supply current<br>(standby) | V <sub>I</sub> = ground, no load                              |                         | 0.5 | 10                       | mA   |

| Table 2 | 0. 5.0-V Device Capacitance of | EPF10K10, EPF10K20 & EPF10K30 | ) Devices | Note (10) |      |
|---------|--------------------------------|-------------------------------|-----------|-----------|------|
| Symbol  | Parameter                      | Conditions                    | Min       | Max       | Unit |

| C <sub>IN</sub>  | Input capacitance                        | V <sub>IN</sub> = 0 V, f = 1.0 MHz  | 8  | pF |
|------------------|------------------------------------------|-------------------------------------|----|----|
| INCLIV           | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  | 12 | pF |
| C <sub>OUT</sub> | Output capacitance                       | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | 8  | рF |

| Table 2            | 1. 5.0-V Device Capacitance of I         | EPF10K40, EPF10K50, EPF10K70 &      | & EPF10K100 L | <b>Devices</b> Not | e (10) |
|--------------------|------------------------------------------|-------------------------------------|---------------|--------------------|--------|
| Symbol             | Parameter                                | Conditions                          | Min           | Max                | Unit   |
| C <sub>IN</sub>    | Input capacitance                        | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |               | 10                 | pF     |
| C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |               | 15                 | pF     |
| C <sub>OUT</sub>   | Output capacitance                       | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |               | 10                 | pF     |

| Symbol           | Parameter                                | Conditions                                                                         | Min                                                                                                                  | Тур | Max                    | Unit |
|------------------|------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----|------------------------|------|
| V <sub>IH</sub>  | High-level input voltage                 |                                                                                    | $\begin{array}{c} 1.7 \text{ or} \\ 0.5 \times V_{\text{CCINT}}, \\ \text{whichever is} \\ \text{lower} \end{array}$ |     | 5.75                   | V    |
| VIL              | Low-level input voltage                  |                                                                                    | -0.5                                                                                                                 |     | $0.3 \times V_{CCINT}$ | V    |
| V <sub>OH</sub>  | 3.3-V high-level TTL output voltage      | $I_{OH} = -11 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V} (8)$                   | 2.4                                                                                                                  |     |                        | V    |
|                  | 3.3-V high-level CMOS output voltage     | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V} (8)$                  | V <sub>CCIO</sub> – 0.2                                                                                              |     |                        | V    |
|                  | 3.3-V high-level PCI output voltage      | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V} (8)$ | $0.9 	imes V_{CCIO}$                                                                                                 |     |                        | V    |
|                  | 2.5-V high-level output voltage          | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(8)</i>             | 2.1                                                                                                                  |     |                        | V    |
|                  |                                          | I <sub>OH</sub> = –1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(8)</i>               | 2.0                                                                                                                  |     |                        | V    |
|                  |                                          | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V} (8)$                    | 1.7                                                                                                                  |     |                        | V    |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage       | I <sub>OL</sub> = 9 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(</i> 9 <i>)</i>       |                                                                                                                      |     | 0.45                   | V    |
|                  | 3.3-V low-level CMOS output voltage      | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (9)                     |                                                                                                                      |     | 0.2                    | V    |
|                  | 3.3-V low-level PCI output voltage       | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V <i>(9)</i>      |                                                                                                                      |     | $0.1 \times V_{CCIO}$  | V    |
|                  | 2.5-V low-level output voltage           | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9)                     |                                                                                                                      |     | 0.2                    | V    |
|                  |                                          | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9)                       |                                                                                                                      |     | 0.4                    | V    |
|                  |                                          | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9)                       |                                                                                                                      |     | 0.7                    | V    |
| I <sub>I</sub>   | Input pin leakage current                | $V_{\rm I} = 5.3 \text{ V to} -0.3 \text{ V} (10)$                                 | -10                                                                                                                  |     | 10                     | μΑ   |
| I <sub>OZ</sub>  | Tri-stated I/O pin leakage current       | $V_{O} = 5.3 \text{ V to } -0.3 \text{ V} (10)$                                    | -10                                                                                                                  |     | 10                     | μA   |
| I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load                                                   |                                                                                                                      | 0.3 | 10                     | mA   |
|                  |                                          | $V_{I}$ = ground, no load (11)                                                     |                                                                                                                      | 10  |                        | mA   |

| Symbol                 | Parameter                                                                               | Conditions |
|------------------------|-----------------------------------------------------------------------------------------|------------|
| t <sub>EABAA</sub>     | EAB address access delay                                                                |            |
| t <sub>EABRCCOMB</sub> | EAB asynchronous read cycle time                                                        |            |
| t <sub>EABRCREG</sub>  | EAB synchronous read cycle time                                                         |            |
| t <sub>EABWP</sub>     | EAB write pulse width                                                                   |            |
| t <sub>EABWCCOMB</sub> | EAB asynchronous write cycle time                                                       |            |
| t <sub>EABWCREG</sub>  | EAB synchronous write cycle time                                                        |            |
| t <sub>EABDD</sub>     | EAB data-in to data-out valid delay                                                     |            |
| t <sub>EABDATACO</sub> | EAB clock-to-output delay when using output registers                                   |            |
| t <sub>EABDATASU</sub> | EAB data/address setup time before clock when using input register                      |            |
| t <sub>EABDATAH</sub>  | EAB data/address hold time after clock when using input register                        |            |
| t <sub>EABWESU</sub>   | EAB WE setup time before clock when using input register                                |            |
| t <sub>EABWEH</sub>    | EAB WE hold time after clock when using input register                                  |            |
| t <sub>EABWDSU</sub>   | EAB data setup time before falling edge of write pulse when not using input registers   |            |
| t <sub>EABWDH</sub>    | EAB data hold time after falling edge of write pulse when not using input registers     |            |
| t <sub>EABWASU</sub>   | EAB address setup time before rising edge of write pulse when not using input registers |            |
| t <sub>EABWAH</sub>    | EAB address hold time after falling edge of write pulse when not using input registers  |            |
| t <sub>EABWO</sub>     | EAB write enable to data output valid delay                                             |            |

Figure 30. EAB Synchronous Timing Waveforms



### EAB Synchronous Write (EAB Output Registers Used)



### **Altera Corporation**

| Table 45. EPF10K10 & EPF10K20 Device External Timing Parameters       Note (1) |         |         |                |      |      |
|--------------------------------------------------------------------------------|---------|---------|----------------|------|------|
| Symbol                                                                         | -3 Spee | d Grade | -4 Speed Grade |      | Unit |
|                                                                                | Min     | Max     | Min            | Max  |      |
| t <sub>DRR</sub>                                                               |         | 16.1    |                | 20.0 | ns   |
| t <sub>INSU</sub> (2), (3)                                                     | 5.5     |         | 6.0            |      | ns   |
| t <sub>INH</sub> (3)                                                           | 0.0     |         | 0.0            |      | ns   |
| t <sub>оитсо</sub> (3)                                                         | 2.0     | 6.7     | 2.0            | 8.4  | ns   |

| Table 46. EPF10K10 Device External Bidirectional Timing Parameters       Note (1) |         |          |                |      |      |
|-----------------------------------------------------------------------------------|---------|----------|----------------|------|------|
| Symbol                                                                            | -3 Spee | ed Grade | -4 Speed Grade |      | Unit |
|                                                                                   | Min     | Max      | Min            | Мах  |      |
| t <sub>INSUBIDIR</sub>                                                            | 4.5     |          | 5.6            |      | ns   |
| t <sub>INHBIDIR</sub>                                                             | 0.0     |          | 0.0            |      | ns   |
| toutcobidir                                                                       | 2.0     | 6.7      | 2.0            | 8.4  | ns   |
| t <sub>xzbidir</sub>                                                              |         | 10.5     |                | 13.4 | ns   |
| t <sub>zxbidir</sub>                                                              |         | 10.5     |                | 13.4 | ns   |

| Symbol                 | -3 Spee | -3 Speed Grade |     | d Grade | Unit |
|------------------------|---------|----------------|-----|---------|------|
|                        | Min     | Max            | Min | Max     |      |
| t <sub>INSUBIDIR</sub> | 4.6     |                | 5.7 |         | ns   |
| t <sub>INHBIDIR</sub>  | 0.0     |                | 0.0 |         | ns   |
| toutcobidir            | 2.0     | 6.7            | 2.0 | 8.4     | ns   |
| t <sub>XZBIDIR</sub>   |         | 10.5           |     | 13.4    | ns   |
|                        |         | 10.5           |     | 13.4    | ns   |

Notes to tables:

All timing parameters are described in Tables 32 through 38 in this data sheet.
 Using an LE to register the signal may provide a lower setup time.
 This parameter is specified by characterization.

Tables 48 through 56 show EPF10K30, EPF10K40, and EPF10K50 device internal and external timing parameters.

| Table 48. EPF10K30, EPF10K40 & EPF10K50 Device LE Timing Microparameters       Note (1) |         |         |         |         |      |  |  |  |  |
|-----------------------------------------------------------------------------------------|---------|---------|---------|---------|------|--|--|--|--|
| Symbol                                                                                  | -3 Spee | d Grade | -4 Spee | d Grade | Unit |  |  |  |  |
|                                                                                         | Min     | Мах     | Min     | Max     |      |  |  |  |  |
| t <sub>LUT</sub>                                                                        |         | 1.3     |         | 1.8     | ns   |  |  |  |  |
| t <sub>CLUT</sub>                                                                       |         | 0.6     |         | 0.6     | ns   |  |  |  |  |
| t <sub>RLUT</sub>                                                                       |         | 1.5     |         | 2.0     | ns   |  |  |  |  |
| t <sub>PACKED</sub>                                                                     |         | 0.5     |         | 0.8     | ns   |  |  |  |  |
| t <sub>EN</sub>                                                                         |         | 0.9     |         | 1.5     | ns   |  |  |  |  |
| t <sub>CICO</sub>                                                                       |         | 0.2     |         | 0.4     | ns   |  |  |  |  |
| t <sub>CGEN</sub>                                                                       |         | 0.9     |         | 1.4     | ns   |  |  |  |  |
| t <sub>CGENR</sub>                                                                      |         | 0.9     |         | 1.4     | ns   |  |  |  |  |
| t <sub>CASC</sub>                                                                       |         | 1.0     |         | 1.2     | ns   |  |  |  |  |
| t <sub>C</sub>                                                                          |         | 1.3     |         | 1.6     | ns   |  |  |  |  |
| t <sub>CO</sub>                                                                         |         | 0.9     |         | 1.2     | ns   |  |  |  |  |
| t <sub>COMB</sub>                                                                       |         | 0.6     |         | 0.6     | ns   |  |  |  |  |
| t <sub>SU</sub>                                                                         | 1.4     |         | 1.4     |         | ns   |  |  |  |  |
| t <sub>H</sub>                                                                          | 0.9     |         | 1.3     |         | ns   |  |  |  |  |
| t <sub>PRE</sub>                                                                        |         | 0.9     |         | 1.2     | ns   |  |  |  |  |
| t <sub>CLR</sub>                                                                        |         | 0.9     |         | 1.2     | ns   |  |  |  |  |
| t <sub>CH</sub>                                                                         | 4.0     |         | 4.0     |         | ns   |  |  |  |  |
| t <sub>CL</sub>                                                                         | 4.0     |         | 4.0     |         | ns   |  |  |  |  |

| Symbol                  | -2 Spee | d Grade | -3 Spee | d Grade | -4 Spee | Unit |    |
|-------------------------|---------|---------|---------|---------|---------|------|----|
|                         | Min     | Max     | Min     | Max     | Min     | Max  |    |
| t <sub>DIN2IOE</sub>    |         | 6.6     |         | 7.3     |         | 8.8  | ns |
| t <sub>DIN2LE</sub>     |         | 4.2     |         | 4.8     |         | 6.0  | ns |
| t <sub>DIN2DATA</sub>   |         | 6.5     |         | 7.1     |         | 10.8 | ns |
| t <sub>DCLK2IOE</sub>   |         | 5.5     |         | 6.2     |         | 7.7  | ns |
| t <sub>DCLK2LE</sub>    |         | 4.2     |         | 4.8     |         | 6.0  | ns |
| t <sub>SAMELAB</sub>    |         | 0.4     |         | 0.4     |         | 0.5  | ns |
| t <sub>SAMEROW</sub>    |         | 4.8     |         | 4.9     |         | 5.5  | ns |
| t <sub>SAMECOLUMN</sub> |         | 3.3     |         | 3.4     |         | 3.7  | ns |
| t <sub>DIFFROW</sub>    |         | 8.1     |         | 8.3     |         | 9.2  | ns |
| t <sub>TWOROWS</sub>    |         | 12.9    |         | 13.2    |         | 14.7 | ns |
| t <sub>LEPERIPH</sub>   |         | 5.5     |         | 5.7     |         | 6.5  | ns |
| t <sub>LABCARRY</sub>   |         | 0.8     |         | 0.9     |         | 1.1  | ns |
| t <sub>LABCASC</sub>    |         | 2.7     |         | 3.0     |         | 3.2  | ns |

| Table 62. EPF10K70         | ) Device Externa | nt Timing Para | ameters                      | Note (1) |     |          |      |
|----------------------------|------------------|----------------|------------------------------|----------|-----|----------|------|
| Symbol                     | -2 Spee          | d Grade        | -3 Speed Grade -4 Speed Grad |          |     | ed Grade | Unit |
|                            | Min              | Max            | Min                          | Max      | Min | Max      |      |
| t <sub>DRR</sub>           |                  | 17.2           |                              | 19.1     |     | 24.2     | ns   |
| t <sub>INSU</sub> (2), (3) | 6.6              |                | 7.3                          |          | 8.0 |          | ns   |
| t <sub>INH</sub> (3)       | 0.0              |                | 0.0                          |          | 0.0 |          | ns   |
| t <sub>оитсо</sub> (3)     | 2.0              | 9.9            | 2.0                          | 11.1     | 2.0 | 14.3     | ns   |

Table 63. EPF10K70 Device External Bidirectional Timing Parameters

Note (1)

| Symbol                 | -2 Spee | d Grade | -3 Spee | ed Grade | -4 Spee | Unit |    |
|------------------------|---------|---------|---------|----------|---------|------|----|
|                        | Min     | Max     | Min     | Max      | Min     | Max  |    |
| t <sub>INSUBIDIR</sub> | 7.4     |         | 8.1     |          | 10.4    |      | ns |
| t <sub>INHBIDIR</sub>  | 0.0     |         | 0.0     |          | 0.0     |      | ns |
| toutcobidir            | 2.0     | 9.9     | 2.0     | 11.1     | 2.0     | 14.3 | ns |
| t <sub>XZBIDIR</sub>   |         | 13.7    |         | 15.4     |         | 18.5 | ns |
| t <sub>ZXBIDIR</sub>   |         | 13.7    |         | 15.4     |         | 18.5 | ns |

Г

Tables 71 through 77 show EPF10K50V device internal and external timing parameters.

| Symbol              | -1 Spee | d Grade | -2 Spee | d Grade | -3 Speed Grade |     | -4 Speed Grade |     | Unit |
|---------------------|---------|---------|---------|---------|----------------|-----|----------------|-----|------|
|                     | Min     | Max     | Min     | Max     | Min            | Max | Min            | Max |      |
| t <sub>LUT</sub>    |         | 0.9     |         | 1.0     |                | 1.3 |                | 1.6 | ns   |
| t <sub>CLUT</sub>   |         | 0.1     |         | 0.5     |                | 0.6 |                | 0.6 | ns   |
| t <sub>RLUT</sub>   |         | 0.5     |         | 0.8     |                | 0.9 |                | 1.0 | ns   |
| t <sub>PACKED</sub> |         | 0.4     |         | 0.4     |                | 0.5 |                | 0.7 | ns   |
| t <sub>EN</sub>     |         | 0.7     |         | 0.9     |                | 1.1 |                | 1.4 | ns   |
| tcico               |         | 0.2     |         | 0.2     |                | 0.2 |                | 0.3 | ns   |
| t <sub>CGEN</sub>   |         | 0.8     |         | 0.7     |                | 0.8 |                | 1.2 | ns   |
| t <sub>CGENR</sub>  |         | 0.4     |         | 0.3     |                | 0.3 |                | 0.4 | ns   |
| t <sub>CASC</sub>   |         | 0.7     |         | 0.7     |                | 0.8 |                | 0.9 | ns   |
| t <sub>C</sub>      |         | 0.3     |         | 1.0     |                | 1.3 |                | 1.5 | ns   |
| t <sub>CO</sub>     |         | 0.5     |         | 0.7     |                | 0.9 |                | 1.0 | ns   |
| t <sub>COMB</sub>   |         | 0.4     |         | 0.4     |                | 0.5 |                | 0.6 | ns   |
| t <sub>SU</sub>     | 0.8     |         | 1.6     |         | 2.2            |     | 2.5            |     | ns   |
| t <sub>H</sub>      | 0.5     |         | 0.8     |         | 1.0            |     | 1.4            |     | ns   |
| t <sub>PRE</sub>    |         | 0.8     |         | 0.4     |                | 0.5 |                | 0.5 | ns   |
| t <sub>CLR</sub>    |         | 0.8     |         | 0.4     |                | 0.5 |                | 0.5 | ns   |
| t <sub>CH</sub>     | 2.0     |         | 4.0     |         | 4.0            |     | 4.0            |     | ns   |
| t <sub>CL</sub>     | 2.0     |         | 4.0     |         | 4.0            |     | 4.0            |     | ns   |

| Symbol              | -2 Spee | d Grade | -3 Spec | ed Grade | -4 Spee | ed Grade | Unit |
|---------------------|---------|---------|---------|----------|---------|----------|------|
|                     | Min     | Max     | Min     | Max      | Min     | Max      |      |
| t <sub>IOD</sub>    |         | 1.3     |         | 1.6      |         | 2.0      | ns   |
| t <sub>IOC</sub>    |         | 0.4     |         | 0.5      |         | 0.7      | ns   |
| t <sub>IOCO</sub>   |         | 0.3     |         | 0.4      |         | 0.5      | ns   |
| t <sub>IOCOMB</sub> |         | 0.0     |         | 0.0      |         | 0.0      | ns   |
| t <sub>IOSU</sub>   | 2.6     |         | 3.3     |          | 3.8     |          | ns   |
| t <sub>IOH</sub>    | 0.0     |         | 0.0     |          | 0.0     |          | ns   |
| t <sub>IOCLR</sub>  |         | 1.7     |         | 2.2      |         | 2.7      | ns   |
| t <sub>OD1</sub>    |         | 3.5     |         | 4.4      |         | 5.0      | ns   |
| t <sub>OD2</sub>    |         | -       |         | -        |         | -        | ns   |
| t <sub>OD3</sub>    |         | 8.2     |         | 8.1      |         | 9.7      | ns   |
| t <sub>XZ</sub>     |         | 4.9     |         | 6.3      |         | 7.4      | ns   |
| t <sub>ZX1</sub>    |         | 4.9     |         | 6.3      |         | 7.4      | ns   |
| t <sub>ZX2</sub>    |         | -       |         | -        |         | -        | ns   |
| t <sub>ZX3</sub>    |         | 9.6     |         | 10.0     |         | 12.1     | ns   |
| t <sub>INREG</sub>  |         | 7.9     |         | 10.0     |         | 12.6     | ns   |
| t <sub>IOFD</sub>   |         | 6.2     |         | 7.9      |         | 9.9      | ns   |
| t <sub>INCOMB</sub> |         | 6.2     |         | 7.9      |         | 9.9      | ns   |

| Symbol                   | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit |
|--------------------------|---------|---------|---------|---------|---------|----------|------|
|                          | Min     | Max     | Min     | Max     | Min     | Max      |      |
| t <sub>DIN2IOE</sub>     |         | 4.8     |         | 5.4     |         | 6.0      | ns   |
| t <sub>DIN2LE</sub>      |         | 2.0     |         | 2.4     |         | 2.7      | ns   |
| t <sub>DIN2DATA</sub>    |         | 2.4     |         | 2.7     |         | 2.9      | ns   |
| t <sub>DCLK2IOE</sub>    |         | 2.6     |         | 3.0     |         | 3.5      | ns   |
| t <sub>DCLK2LE</sub>     |         | 2.0     |         | 2.4     |         | 2.7      | ns   |
| t <sub>SAMELAB</sub>     |         | 0.1     |         | 0.1     |         | 0.1      | ns   |
| t <sub>SAMEROW</sub>     |         | 1.5     |         | 1.7     |         | 1.9      | ns   |
| t <sub>SAME</sub> COLUMN |         | 5.5     |         | 6.5     |         | 7.4      | ns   |
| t <sub>DIFFROW</sub>     |         | 7.0     |         | 8.2     |         | 9.3      | ns   |
| t <sub>TWOROWS</sub>     |         | 8.5     |         | 9.9     |         | 11.2     | ns   |
| t <sub>LEPERIPH</sub>    |         | 3.9     |         | 4.2     |         | 4.5      | ns   |
| t <sub>LABCARRY</sub>    |         | 0.2     |         | 0.2     |         | 0.3      | ns   |
| t <sub>LABCASC</sub>     |         | 0.4     |         | 0.5     |         | 0.6      | ns   |

#### Table 104. EPF10K100A Device External Timing Parameters Note (1)

| Symbol                            | -1 Speed Grade |      | -2 Spee | -2 Speed Grade |     | -3 Speed Grade |    |  |
|-----------------------------------|----------------|------|---------|----------------|-----|----------------|----|--|
|                                   | Min            | Max  | Min     | Max            | Min | Max            |    |  |
| t <sub>DRR</sub>                  |                | 12.5 |         | 14.5           |     | 17.0           | ns |  |
| t <sub>INSU</sub> (2), (3)        | 3.7            |      | 4.5     |                | 5.1 |                | ns |  |
| t <sub>INH</sub> (3)              | 0.0            |      | 0.0     |                | 0.0 |                | ns |  |
| <sup>t</sup> оитсо <sup>(3)</sup> | 2.0            | 5.3  | 2.0     | 6.1            | 2.0 | 7.2            | ns |  |

7.4

| Table 105. EPF10K100A Device External Bidirectional Timing Parameters       Note (1) |                |     |                |     |                |      |      |  |  |  |
|--------------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|------|------|--|--|--|
| Symbol                                                                               | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |  |  |  |
|                                                                                      | Min            | Max | Min            | Max | Min            | Max  |      |  |  |  |
| t <sub>INSUBIDIR</sub>                                                               | 4.9            |     | 5.8            |     | 6.8            |      | ns   |  |  |  |
| t <sub>INHBIDIR</sub>                                                                | 0.0            |     | 0.0            |     | 0.0            |      | ns   |  |  |  |
| toutcobidir                                                                          | 2.0            | 5.3 | 2.0            | 6.1 | 2.0            | 7.2  | ns   |  |  |  |
| t <sub>XZBIDIR</sub>                                                                 |                | 7.4 |                | 8.6 |                | 10.1 | ns   |  |  |  |

8.6

t<sub>ZXBIDIR</sub>

ns

10.1

| Symbol                 | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit |
|------------------------|---------|---------|---------|---------|---------|---------|------|
|                        | Min     | Мах     | Min     | Max     | Min     | Max     |      |
| t <sub>EABDATA1</sub>  |         | 1.3     |         | 1.5     |         | 1.7     | ns   |
| t <sub>EABDATA2</sub>  |         | 1.3     |         | 1.5     |         | 1.7     | ns   |
| t <sub>EABWE1</sub>    |         | 0.9     |         | 1.1     |         | 1.3     | ns   |
| t <sub>EABWE2</sub>    |         | 5.0     |         | 5.7     |         | 6.7     | ns   |
| t <sub>EABCLK</sub>    |         | 0.6     |         | 0.7     |         | 0.8     | ns   |
| t <sub>EABCO</sub>     |         | 0.0     |         | 0.0     |         | 0.0     | ns   |
| t <sub>EABBYPASS</sub> |         | 0.1     |         | 0.1     |         | 0.2     | ns   |
| t <sub>EABSU</sub>     | 3.8     |         | 4.3     |         | 5.0     |         | ns   |
| t <sub>EABH</sub>      | 0.7     |         | 0.8     |         | 0.9     |         | ns   |
| t <sub>AA</sub>        |         | 4.5     |         | 5.0     |         | 5.9     | ns   |
| t <sub>WP</sub>        | 5.6     |         | 6.4     |         | 7.5     |         | ns   |
| t <sub>WDSU</sub>      | 1.3     |         | 1.4     |         | 1.7     |         | ns   |
| t <sub>WDH</sub>       | 0.1     |         | 0.1     |         | 0.2     |         | ns   |
| t <sub>WASU</sub>      | 0.1     |         | 0.1     |         | 0.2     |         | ns   |
| t <sub>WAH</sub>       | 0.1     |         | 0.1     |         | 0.2     |         | ns   |
| t <sub>WO</sub>        |         | 4.1     |         | 4.6     |         | 5.5     | ns   |
| t <sub>DD</sub>        |         | 4.1     |         | 4.6     |         | 5.5     | ns   |
| t <sub>EABOUT</sub>    |         | 0.1     |         | 0.1     |         | 0.2     | ns   |
| t <sub>EABCH</sub>     | 2.5     |         | 3.0     |         | 3.5     |         | ns   |
| t <sub>EABCL</sub>     | 5.6     |         | 6.4     |         | 7.5     |         | ns   |

| Table 109. EPF1        | OK250A Devi | ce EAB Intern | al Timing Ma | acroparamete | ers Note ( | 1)      | -    |
|------------------------|-------------|---------------|--------------|--------------|------------|---------|------|
| Symbol                 | -1 Spee     | d Grade       | -2 Spee      | d Grade      | -3 Spee    | d Grade | Unit |
|                        | Min         | Max           | Min          | Max          | Min        | Max     |      |
| t <sub>EABAA</sub>     |             | 6.1           |              | 6.8          |            | 8.2     | ns   |
| t <sub>EABRCCOMB</sub> | 6.1         |               | 6.8          |              | 8.2        |         | ns   |
| t <sub>EABRCREG</sub>  | 4.6         |               | 5.1          |              | 6.1        |         | ns   |
| t <sub>EABWP</sub>     | 5.6         |               | 6.4          |              | 7.5        |         | ns   |
| t <sub>EABWCCOMB</sub> | 5.8         |               | 6.6          |              | 7.9        |         | ns   |
| t <sub>EABWCREG</sub>  | 15.8        |               | 17.8         |              | 21.0       |         | ns   |
| t <sub>EABDD</sub>     |             | 5.7           |              | 6.4          |            | 7.8     | ns   |
| t <sub>EABDATACO</sub> |             | 0.7           |              | 0.8          |            | 1.0     | ns   |
| t <sub>EABDATASU</sub> | 4.5         |               | 5.1          |              | 5.9        |         | ns   |
| t <sub>EABDATAH</sub>  | 0.0         |               | 0.0          |              | 0.0        |         | ns   |
| t <sub>EABWESU</sub>   | 8.2         |               | 9.3          |              | 10.9       |         | ns   |
| t <sub>EABWEH</sub>    | 0.0         |               | 0.0          |              | 0.0        |         | ns   |
| t <sub>EABWDSU</sub>   | 1.7         |               | 1.8          |              | 2.1        |         | ns   |
| t <sub>EABWDH</sub>    | 0.0         |               | 0.0          |              | 0.0        |         | ns   |
| t <sub>EABWASU</sub>   | 0.9         |               | 0.9          |              | 1.0        |         | ns   |
| t <sub>EABWAH</sub>    | 0.0         |               | 0.0          |              | 0.0        |         | ns   |
| t <sub>EABWO</sub>     |             | 5.3           |              | 6.0          |            | 7.4     | ns   |