Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | ARM7® | | Core Size | 16/32-Bit | | Speed | 60MHz | | Connectivity | I <sup>2</sup> C, Microwire, SPI, SSI, SSP, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 47 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 8x10b; D/A 1x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-VFQFN Exposed Pad | | Supplier Device Package | 64-HVQFN (9x9) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc2132fhn64-01-55 | # 3.1 Ordering options Table 2. Ordering options | 5 | • . | | | | | | | | | |-----------------|-----------------|-------|-----|-----|-----------------------------------------------|--------------------------------------------------|--|--|--| | Type number | Flash<br>memory | RAM | ADC | DAC | Enhanced UARTs,<br>ADC, Fast I/Os, and<br>BOD | Temperature range | | | | | LPC2131FBD64/01 | 32 kB | 8 kB | 1 | - | yes | $-40~^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ | | | | | LPC2132FBD64/01 | 64 kB | 16 kB | 1 | 1 | yes | –40 °C to +85 °C | | | | | LPC2132FHN64/01 | 64 kB | 16 kB | 1 | 1 | yes | –40 °C to +85 °C | | | | | LPC2134FBD64/01 | 128 kB | 16 kB | 2 | 1 | yes | –40 °C to +85 °C | | | | | LPC2136FBD64/01 | 256 kB | 32 kB | 2 | 1 | yes | –40 °C to +85 °C | | | | | LPC2138FBD64/01 | 512 kB | 32 kB | 2 | 1 | yes | –40 °C to +85 °C | | | | | LPC2138FHN64/01 | 512 kB | 32 kB | 2 | 1 | yes | –40 °C to +85 °C | | | | # 4. Block diagram LPC2131\_32\_34\_36\_38 Table 3. Pin description ...continued | Symbol | Pin | Type | Description | |---------------------|-------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P0.23 | 58 <u>[1]</u> | I/O | General purpose digital input/output pin. | | P0.25/AD0.4/ | 9 <u>[5]</u> | ı | AD0.4 — ADC 0, input 4. This analog input is always connected to its pin. | | AOUT | | 0 | AOUT — DAC output. Not available in LPC2131. | | P0.26/AD0.5 | 10 <del>[4]</del> | I | AD0.5 — ADC 0, input 5. This analog input is always connected to its pin. | | P0.27/AD0.0/ | 11 <u>[4]</u> | ı | AD0.0 — ADC 0, input 0. This analog input is always connected to its pin. | | CAP0.1/MAT0.1 | | I | CAP0.1 — Capture input for Timer 0, channel 1. | | | | 0 | MAT0.1 — Match output for Timer 0, channel 1. | | P0.28/AD0.1/ | 13 <del>[4]</del> | I | AD0.1 — ADC 0, input 1. This analog input is always connected to its pin. | | CAP0.2/MAT0.2 | | 1 | CAP0.2 — Capture input for Timer 0, channel 2. | | | | 0 | MAT0.2 — Match output for Timer 0, channel 2. | | P0.29/AD0.2/ | 14 <sup>[4]</sup> | ı | AD0.2 — ADC 0, input 2. This analog input is always connected to its pin. | | CAP0.3/MAT0.3 | | 1 | CAP0.3 — Capture input for Timer 0, channel 3. | | | | 0 | MAT0.3 — Match output for Timer 0, channel 3. | | P0.30/AD0.3/ | 15 <del>[4]</del> | ı | AD0.3 — ADC 0, input 3. This analog input is always connected to its pin. | | EINT3/CAP0.0 | | 1 | EINT3 — External interrupt 3 input. | | | | 1 | CAP0.0 — Capture input for Timer 0, channel 0. | | P0.31 | 17 <sup>[6]</sup> | 0 | General purpose digital output only pin. | | | | | Important: This pin MUST NOT be externally pulled LOW when RESET pin is LOW or the JTAG port will be disabled. | | P1.0 to P1.31 | | I/O | <b>Port 1:</b> Port 1 is a 32-bit bidirectional I/O port with individual direction controls for each bit. The operation of port 1 pins depends upon the pin function selected via the pin connect block. Pins 0 through 15 of port 1 are not available. | | P1.16/<br>TRACEPKT0 | 16 <sup>[6]</sup> | 0 | TRACEPKT0 — Trace Packet, bit 0. Standard I/O port with internal pull-up. | | P1.17/<br>TRACEPKT1 | 12 <sup>[6]</sup> | 0 | TRACEPKT1 — Trace Packet, bit 1. Standard I/O port with internal pull-up. | | P1.18/<br>TRACEPKT2 | 8 <u>[6]</u> | 0 | TRACEPKT2 — Trace Packet, bit 2. Standard I/O port with internal pull-up. | | P1.19/<br>TRACEPKT3 | 4 <u>[6]</u> | 0 | TRACEPKT3 — Trace Packet, bit 3. Standard I/O port with internal pull-up. | | P1.20/<br>TRACESYNC | 48 <u>[6]</u> | 0 | <b>TRACESYNC</b> — Trace Synchronization. Standard I/O port with internal pull-up. LOW on TRACESYNC while RESET is LOW enables pins P1.25:16 to operate as Trace port after reset. | | P1.21/<br>PIPESTAT0 | 44 <u>[6]</u> | 0 | PIPESTAT0 — Pipeline Status, bit 0. Standard I/O port with internal pull-up. | | P1.22/<br>PIPESTAT1 | 40 <u>[6]</u> | 0 | PIPESTAT1 — Pipeline Status, bit 1. Standard I/O port with internal pull-up. | | P1.23/<br>PIPESTAT2 | 36 <sup>[6]</sup> | 0 | PIPESTAT2 — Pipeline Status, bit 2. Standard I/O port with internal pull-up. | | P1.24/<br>TRACECLK | 32[6] | 0 | TRACECLK — Trace Clock. Standard I/O port with internal pull-up. | | P1.25/EXTIN0 | 28 <sup>[6]</sup> | 1 | EXTINO — External Trigger Input. Standard I/O with internal pull-up. | Table 3. Pin description ... continued | Symbol | Pin | Type | Description | |------------------|-------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P1.26/RTCK | 24 <sup>[6]</sup> | I/O | <b>RTCK</b> — Returned Test Clock output. Extra signal added to the JTAG port. Assists debugger synchronization when processor frequency varies. Bidirectional pin with internal pull-up. LOW on RTCK while RESET is LOW enables pins P1.31:26 to operate as Debug port after reset. | | P1.27/TDO | 64 <u>[6]</u> | 0 | TDO — Test Data out for JTAG interface. | | P1.28/TDI | 60 <sup>[6]</sup> | I | TDI — Test Data in for JTAG interface. | | P1.29/TCK | 56 <sup>[6]</sup> | I | TCK — Test Clock for JTAG interface. | | P1.30/TMS | 52[6] | I | TMS — Test Mode Select for JTAG interface. | | P1.31/TRST | 20[6] | I | TRST — Test Reset for JTAG interface. | | RESET | 57 <u>[7]</u> | I | <b>External reset input:</b> A LOW on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. TTL with hysteresis, 5 V tolerant. | | XTAL1 | 62 <sup>[8]</sup> | I | Input to the oscillator circuit and internal clock generator circuits. | | XTAL2 | 61 <sup>[8]</sup> | 0 | Output from the oscillator amplifier. | | RTCX1 | 3[9] | I | Input to the RTC oscillator circuit. | | RTCX2 | 5 <sup>[9]</sup> | 0 | Output from the RTC oscillator circuit. | | V <sub>SS</sub> | 6, 18,<br>25, 42,<br>50 | I | Ground: 0 V reference. | | V <sub>SSA</sub> | 59 | I | <b>Analog ground:</b> 0 V reference. This should nominally be the same voltage as $V_{SS}$ , but should be isolated to minimize noise and error. | | $V_{DD}$ | 23, 43,<br>51 | I | <b>3.3 V power supply:</b> This is the power supply voltage for the core and I/O ports. | | $V_{DDA}$ | 7 | I | <b>Analog 3.3 V power supply:</b> This should be nominally the same voltage as V <sub>DD</sub> but should be isolated to minimize noise and error. This voltage is used to power the on-chip PLL. | | VREF | 63 | I | <b>ADC reference:</b> This should be nominally the same voltage as $V_{DD}$ but should be isolated to minimize noise and error. Level on this pin is used as a reference for A/D and D/A convertor(s). | | VBAT | 49 | ı | RTC power supply: 3.3 V on this pin supplies the power to the RTC. | - [1] 5 V tolerant pad providing digital I/O functions with TTL levels and hysteresis and 10 ns slew rate control. - [2] 5 V tolerant pad providing digital I/O functions with TTL levels and hysteresis and 10 ns slew rate control. If configured for an input function, this pad utilizes built-in glitch filter that blocks pulses shorter than 3 ns. - [3] Open drain 5 V tolerant digital I/O I<sup>2</sup>C-bus 400 kHz specification compatible pad. It requires external pull-up to provide an output functionality. - [4] 5 V tolerant pad providing digital I/O (with TTL levels and hysteresis and 10 ns slew rate control) and analog input function. If configured for an input function, this pad utilizes built-in glitch filter that blocks pulses shorter than 3 ns. When configured as an ADC input, digital section of the pad is disabled. - [5] 5 V tolerant pad providing digital I/O (with TTL levels and hysteresis and 10 ns slew rate control) and analog output function. When configured as the DAC output, digital section of the pad is disabled. - [6] 5 V tolerant pad with built-in pull-up resistor providing digital I/O functions with TTL levels and hysteresis and 10 ns slew rate control. The pull-up resistor's value ranges from 60 kΩ to 300 kΩ. - [7] 5 V tolerant pad providing digital input (with TTL levels and hysteresis) function only. - [8] Pad provides special analog functionality. - [9] When unused, the RTCX1 pin can be grounded or left floating. For lowest power leave it floating. The other RTC pin, RTCX2, should be left floating. ## 6.5 Interrupt controller The Vectored Interrupt Controller (VIC) accepts all of the interrupt request inputs and categorizes them as Fast Interrupt reQuest (FIQ), vectored Interrupt ReQuest (IRQ), and non-vectored IRQ as defined by programmable settings. The programmable assignment scheme means that priorities of interrupts from the various peripherals can be dynamically assigned and adjusted. FIQ has the highest priority. If more than one request is assigned to FIQ, the VIC combines the requests to produce the FIQ signal to the ARM processor. The fastest possible FIQ latency is achieved when only one request is classified as FIQ, because then the FIQ service routine can simply start dealing with that device. But if more than one request is assigned to the FIQ class, the FIQ service routine can read a word from the VIC that identifies which FIQ source(s) is (are) requesting an interrupt. Vectored IRQs have the middle priority. Sixteen of the interrupt requests can be assigned to this category. Any of the interrupt requests can be assigned to any of the 16 vectored IRQ slots, among which slot 0 has the highest priority and slot 15 has the lowest. Non-vectored IRQs have the lowest priority. The VIC combines the requests from all the vectored and non-vectored IRQs to produce the IRQ signal to the ARM processor. The IRQ service routine can start by reading a register from the VIC and jumping there. If any of the vectored IRQs are requesting, the VIC provides the address of the highest-priority requesting IRQs service routine, otherwise it provides the address of a default routine that is shared by all the non-vectored IRQs. The default routine can read another VIC register to see what IRQs are active. #### 6.5.1 Interrupt sources <u>Table 4</u> lists the interrupt sources for each peripheral function. Each peripheral device has one interrupt line connected to the Vectored Interrupt Controller, but may have several internal interrupt flags. Individual interrupt flags may also represent more than one interrupt source. Table 4. Interrupt sources | Block | Flag(s) | VIC channel # | |----------|----------------------------------------|---------------| | WDT | Watchdog Interrupt (WDINT) | 0 | | - | Reserved for software interrupts only | 1 | | ARM Core | EmbeddedICE, DbgCommRX | 2 | | ARM Core | EmbeddedICE, DbgCommTX | 3 | | TIMER0 | Match 0 to 3 (MR0, MR1, MR2, MR3) | 4 | | | Capture 0 to 3 (CR0, CR1, CR2, CR3) | | | TIMER1 | Match 0 to 3 (MR0, MR1, MR2, MR3) | 5 | | | Capture 0 to 3 (CR0, CR1, CR2, CR3) | | | UART0 | RX Line Status (RLS) | 6 | | | Transmit Holding Register empty (THRE) | | | | RX Data Available (RDA) | | | | Character Time-out Indicator (CTI) | | Table 4. Interrupt sources ...continued | Block | Flag(s) | VIC channel # | |-------------------|----------------------------------------------------------------|---------------| | UART1 | RX Line Status (RLS) | 7 | | | Transmit Holding Register empty (THRE) | | | | RX Data Available (RDA) | | | | Character Time-out Indicator (CTI) | | | | Modem Status Interrupt (MSI) (Available in LPC2134/36/38 only) | | | PWM0 | Match 0 to 6 (MR0, MR1, MR2, MR3, MR4, MR5, MR6) | 8 | | | Capture 0 to 3 (CR0, CR1, CR2, CR3) | | | I <sup>2</sup> C0 | SI (state change) | 9 | | SPI0 | SPIF, MODF | 10 | | SSP | TX FIFO at least half empty (TXRIS) | 11 | | | RX FIFO at least half full (RXRIS) | | | | Receive Timeout (RTRIS) | | | | Receive Overrun (RORRIS) | | | PLL | PLL Lock (PLOCK) | 12 | | RTC | RTCCIF (Counter Increment), RTCALF (Alarm) | 13 | | System Control | External Interrupt 0 (EINT0) | 14 | | | External Interrupt 1 (EINT1) | 15 | | | External Interrupt 2 (EINT2) | 16 | | | External Interrupt 3 (EINT3) | 17 | | AD0 | ADC 0 | 18 | | I2C1 | SI (state change) | 19 | | BOD | Brown Out Detect | 20 | | AD1 | ADC 1 (Available in LPC2134/36/38 only) | 21 | | | | | #### 6.6 Pin connect block The pin connect block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on chip peripherals. Peripherals should be connected to the appropriate pins prior to being activated, and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined. ## 6.7 General purpose parallel I/O and Fast I/O Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Separate registers allow setting or clearing any number of outputs simultaneously. The value of the output register may be read back, as well as the current state of the port pins. ### 6.7.1 Features - Direction control of individual bits. - Separate control of output set and clear. - All I/O default to inputs after reset. Product data sheet 16 of 45 ## 6.7.2 Fast I/O features available in LPC213x/01 only - Fast I/O registers are located on the ARM local bus for the fastest possible I/O timing. - All GPIO registers are byte addressable. - Entire port value can be written in one instruction. - Mask registers allow single instruction to set or clear any number of bits in one port. #### 6.8 10-bit ADC The LPC2131/32 contain one and the LPC2134/36/38 contain two ADCs. These converters are single 10-bit successive approximation ADCs with eight multiplexed channels. #### 6.8.1 Features - Measurement range of 0 V to 3.3 V. - Each converter capable of performing more than 400000 10-bit samples per second. - Burst conversion mode for single or multiple inputs. - Optional conversion on transition on input pin or Timer Match signal. - Global Start command for both converters (LPC2134/36/38 only). ## 6.8.2 ADC features available in LPC213x/01 only - Every analog input has a dedicated result register to reduce interrupt overhead. - Every analog input can generate an interrupt once the conversion is completed. #### 6.9 10-bit DAC This peripheral is available in the LPC2132/34/36/38 only. The DAC enables the LPC2132/34/36/38 to generate variable analog output. #### 6.9.1 Features - 10-bit digital to analog converter. - · Buffered output. - Power-down mode available. - · Selectable speed versus power. ### **6.10 UARTs** The LPC2131/32/34/36/38 each contain two UARTs. In addition to standard transmit and receive data lines, the LPC2134/36/38 UART1 also provides a full modem control handshake interface. #### 6.10.1 Features - 16 B Receive and Transmit FIFOs. - Register locations conform to 16C550 industry standard. - Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B LPC2131\_32\_34\_36\_38 - Stop timer on match with optional interrupt generation. - Reset timer on match with optional interrupt generation. - Four external outputs per timer/counter corresponding to match registers, with the following capabilities: - Set LOW on match. - Set HIGH on match. - Toggle on match. - Do nothing on match. ## 6.15 Watchdog timer The purpose of the watchdog is to reset the microcontroller within a reasonable amount of time if it enters an erroneous state. When enabled, the watchdog will generate a system reset if the user program fails to 'feed' (or reload) the watchdog within a predetermined amount of time. #### 6.15.1 Features - Internally resets chip if not periodically reloaded. - Debug mode. - Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled. - Incorrect/Incomplete feed sequence causes reset/interrupt if enabled. - Flag to indicate watchdog reset. - Programmable 32-bit timer with internal pre-scaler. - Selectable time period from $(T_{cy(PCLK)} \times 256 \times 4)$ to $(T_{cy(PCLK)} \times 2^{32} \times 4)$ in multiples of $T_{cy(PCLK)} \times 4$ . ### 6.16 Real-time clock The Real-Time Clock (RTC) is designed to provide a set of counters to measure time when normal or idle operating mode is selected. The RTC has been designed to use little power, making it suitable for battery powered systems where the CPU is not running continuously (Idle mode). #### 6.16.1 Features - Measures the passage of time to maintain a calendar and clock. - Ultra-low power design to support battery powered systems. - Provides Seconds, Minutes, Hours, Day of Month, Month, Year, Day of Week, and Day of Year. - Can use either the RTC dedicated 32 kHz oscillator input or clock derived from the external crystal/oscillator input at XTAL1. Programmable Reference Clock Divider allows fine adjustment of the RTC. - Dedicated power supply pin can be connected to a battery or the main 3.3 V. #### 6.17 Pulse width modulator The PWM is based on the standard Timer block and inherits all of its features, although only the PWM function is pinned out on the LPC2131/32/34/36/38. The Timer is designed to count cycles of the peripheral clock (PCLK) and optionally generate interrupts or perform other actions when specified timer values occur, based on seven match registers. The PWM function is also based on match register events. The ability to separately control rising and falling edge locations allows the PWM to be used for more applications. For instance, multi-phase motor control typically requires three non-overlapping PWM outputs with individual control of all three pulse widths and positions. Two match registers can be used to provide a single edge controlled PWM output. One match register (MR0) controls the PWM cycle rate, by resetting the count upon match. The other match register controls the PWM edge position. Additional single edge controlled PWM outputs require only one match register each, since the repetition rate is the same for all PWM outputs. Multiple single edge controlled PWM outputs will all have a rising edge at the beginning of each PWM cycle, when an MR0 match occurs. Three match registers can be used to provide a PWM output with both edges controlled. Again, the MR0 match register controls the PWM cycle rate. The other match registers control the two PWM edge positions. Additional double edge controlled PWM outputs require only two match registers each, since the repetition rate is the same for all PWM outputs. With double edge controlled PWM outputs, specific match registers control the rising and falling edge of the output. This allows both positive going PWM pulses (when the rising edge occurs prior to the falling edge), and negative going PWM pulses (when the falling edge occurs prior to the rising edge). #### 6.17.1 Features - Seven match registers allow up to six single edge controlled or three double edge controlled PWM outputs, or a mix of both types. - The match registers also allow: - Continuous operation with optional interrupt generation on match. - Stop timer on match with optional interrupt generation. - Reset timer on match with optional interrupt generation. - Supports single edge controlled and/or double edge controlled PWM outputs. Single edge controlled PWM outputs all go HIGH at the beginning of each cycle unless the output is a constant LOW. Double edge controlled PWM outputs can have either edge occur at any position within a cycle. This allows for both positive going and negative going pulses. - Pulse period and width can be any number of timer counts. This allows complete flexibility in the trade-off between resolution and repetition rate. All PWM outputs will occur at the same repetition rate. - Double edge controlled PWM outputs can be programmed to be either positive going or negative going pulses. - Match register updates are synchronized with pulse outputs to prevent generation of erroneous pulses. Software must 'release' new match values before they can become effective. - May be used as a standard timer if the PWM mode is not enabled. - A 32-bit Timer/Counter with a programmable 32-bit Prescaler. ### 6.18 System control #### 6.18.1 Crystal oscillator On-chip integrated oscillator operates with external crystal in range of 1 MHz to 30 MHz and with external oscillator up to 50 MHz. The oscillator output frequency is called $f_{\rm osc}$ and the ARM processor clock frequency is referred to as CCLK for purposes of rate equations, etc. $f_{\rm osc}$ and CCLK are the same value unless the PLL is running and connected. Refer to Section 6.18.2 "PLL" for additional information. #### 6.18.2 PLL The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up into the range of 10 MHz to 60 MHz with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32 (in practice, the multiplier value cannot be higher than 6 on this family of microcontrollers due to the upper frequency limit of the CPU). The CCO operates in the range of 156 MHz to 320 MHz, so there is an additional divider in the loop to keep the CCO within its frequency range while the PLL is providing the desired output frequency. The output divider may be set to divide by 2, 4, 8, or 16 to produce the output clock. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset and may be enabled by software. The program must configure and activate the PLL, wait for the PLL to Lock, then connect to the PLL as a clock source. The PLL settling time is 100 $\mu$ s. ### 6.18.3 Reset and wake-up timer Reset has two sources on the LPC2131/32/34/36/38: the RESET pin and watchdog reset. The RESET pin is a Schmitt trigger input pin with an additional glitch filter. Assertion of chip reset by any source starts the wake-up timer (see wake-up timer description below), causing the internal chip reset to remain asserted until the external reset is de-asserted, the oscillator is running, a fixed number of clocks have passed, and the on-chip flash controller has completed its initialization. When the internal reset is removed, the processor begins executing at address 0, which is the reset vector. At that point, all of the processor and peripheral registers have been initialized to predetermined values. The wake-up timer ensures that the oscillator and other analog functions required for chip operation are fully functional before the processor is allowed to execute instructions. This is important at power on, all types of reset, and whenever any of the aforementioned functions are turned off for any reason. Since the oscillator and other functions are turned off during Power-down mode, any wake-up of the processor from Power-down mode makes use of the wake-up timer. # 7. Limiting values Table 5. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134).[1] | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------|-----------------|-----------------------|------| | $V_{DD}$ | supply voltage (core and external rail) | | -0.5 | +3.6 | V | | $V_{DDA}$ | analog 3.3 V pad supply voltage | | -0.5 | +4.6 | V | | V <sub>i(VBAT)</sub> | input voltage on pin VBAT | for the RTC | -0.5 | +4.6 | V | | V <sub>i(VREF)</sub> | input voltage on pin VREF | | -0.5 | +4.6 | V | | V <sub>IA</sub> | analog input voltage | on ADC related pins | -0.5 | +5.1 | V | | V <sub>I</sub> | input voltage | 5 V tolerant I/O<br>pins; only valid<br>when the V <sub>DD</sub><br>supply voltage is<br>present | 2 –0.5 | +6.0 | V | | | | other I/O pins | [2][3] -0.5 | V <sub>DD</sub> + 0.5 | V | | I <sub>DD</sub> | supply current | per supply pin | <u>[4]</u> _ | 100 | mA | | I <sub>SS</sub> | ground current | per ground pin | <u>[4]</u> _ | 100 | mA | | I <sub>sink</sub> | sink current | for I <sup>2</sup> C-bus; DC;<br>T = 85 °C | - | 20 | mA | | T <sub>stg</sub> | storage temperature | | [ <u>5]</u> –40 | +125 | °C | | P <sub>tot(pack)</sub> | total power dissipation (per package) | based on package<br>heat transfer, not<br>device power<br>consumption | - | 1.5 | W | | V <sub>ESD</sub> | electrostatic discharge voltage | human body model | <u>[6]</u> | | | | | | all pins | -4000 | +4000 | V | <sup>[1]</sup> The following applies to the Limiting values: - a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum - b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted. - [2] Including voltage on outputs in 3-state mode. - [3] Not to exceed 4.6 V. - [4] The peak current is limited to 25 times the corresponding maximum current. - [5] Dependent on package type. - [6] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 $k\Omega$ series resistor. Table 6. Static characteristics ...continued $T_{amb} = -40$ °C to +85 °C for commercial applications, unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ <u><sup>[1]</sup></u> | Max | Unit | |---------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------|---------------------------|-------------|------| | PBATact(opt) PBATact(opt) PC-bus pi VIH VIL Vhys VOL PLI Oscillator Vi(XTAL1) Vo(XTAL2) | Power-down mode battery supply current | RTC clock = 32 kHz<br>(from RTCXn pins);<br>T <sub>amb</sub> = 25 °C | | | | | | | | | $V_{DD} = 3.0 \text{ V}; V_{i(VBAT)} = 2.5 \text{ V}$ | [11] | - | 14 | - | μΑ | | | | $V_{DD} = 3.0 \text{ V}; V_{i(VBAT)} = 3.0 \text{ V}$ | | - | 16 | - | μΑ | | | | $V_{DD} = 3.3 \text{ V}; V_{i(VBAT)} = 3.3 \text{ V}$ | | - | 18 | - | μΑ | | | | $V_{DD} = 3.6 \text{ V}; V_{i(VBAT)} = 3.6 \text{ V}$ | | - | 20 | - | μА | | I <sub>BATact</sub> | active mode battery supply current | CCLK = 60 MHz; PCLK = 15 MHz; PCLK enabled to RTCK; RTC clock = 32 kHz (from RTCXn pins); T <sub>amb</sub> = 25 °C | [11] | | | | | | | | $V_{DD} = 3.0 \text{ V}; V_{i(VBAT)} = 3.0 \text{ V}$ | | - | 78 | - | μΑ | | | | $V_{DD} = 3.3 \text{ V}; V_{i(VBAT)} = 3.3 \text{ V}$ | | - | 80 | - | μΑ | | | | $V_{DD} = 3.6 \text{ V}; V_{i(VBAT)} = 3.6 \text{ V}$ | | - | 82 | - | μА | | D,ao.(op.) | optimized active mode battery supply current | PCLK disabled to RTCK in the PCONP register; RTC clock = 32 kHz (from RTCXn pins); T <sub>amb</sub> = 25 °C; V <sub>i(VBAT)</sub> = 3.3 V | [11][12] | | | | | | | | CCLK = 6 MHz | | - | 21 | - | μΑ | | | | CCLK = 25 MHz | | - | 23 | - | μΑ | | | | CCLK = 50 MHz | | - | 27 | - | μΑ | | | | CCLK = 60 MHz | | - | 30 | - | μΑ | | I <sup>2</sup> C-bus pi | ins | | | | | | | | $V_{IH}$ | HIGH-level input voltage | | | $0.7V_{DD}$ | - | - | V | | $V_{IL}$ | LOW-level input voltage | | | - | - | $0.3V_{DD}$ | V | | $V_{hys}$ | hysteresis voltage | | | - | $0.05V_{DD}$ | - | V | | $V_{OL}$ | LOW-level output voltage | $I_{OLS} = 3 \text{ mA}$ | <u>[7]</u> | - | - | 0.4 | V | | ILI | input leakage current | $V_I = V_{DD}$ | [13] | | 2 | 4 | μΑ | | | | $V_I = 5 V$ | [13] | - | 10 | 22 | μΑ | | Oscillator | pins | | | | | | | | V <sub>i(XTAL1)</sub> | input voltage on pin<br>XTAL1 | | | -0.5 | 1.8 | 1.95 | V | | V <sub>o(XTAL2)</sub> | output voltage on pin<br>XTAL2 | | | -0.5 | 1.8 | 1.95 | V | | V <sub>i(RTCX1)</sub> | input voltage on pin<br>RTCX1 | | | -0.5 | 1.8 | 1.95 | V | | $V_{o(RTCX2)}$ | output voltage on pin<br>RTCX2 | | | -0.5 | 1.8 | 1.95 | V | <sup>[1]</sup> Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. LPC2131\_32\_34\_36\_38 <sup>[2]</sup> The RTC typically fails when $V_{i(VBAT)}$ drops below 1.6 V. <sup>[3]</sup> Including voltage on outputs in 3-state mode. # 10. ADC electrical characteristics Table 8. ADC static characteristics V<sub>DDA</sub> = 2.5 V to 3.6 V; T<sub>amb</sub> = −40 °C to +85 °C unless otherwise specified; ADC frequency 4.5 MHz. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|-------------------------------------|------------|-----------------|-----|-----------|------| | V <sub>IA</sub> | analog input voltage | | 0 | - | $V_{DDA}$ | V | | C <sub>ia</sub> | analog input capacitance | | - | - | 1 | pF | | E <sub>D</sub> | differential linearity error | | [1][2][3] | - | ±1 | LSB | | E <sub>L(adj)</sub> | integral non-linearity | | <u>[1][4]</u> _ | - | ±2 | LSB | | Eo | offset error | | <u>[1][5]</u> _ | - | ±3 | LSB | | E <sub>G</sub> | gain error | | <u>[1][6]</u> _ | - | ±0.5 | % | | E <sub>T</sub> | absolute error | | <u>[1][7]</u> _ | - | ±4 | LSB | | R <sub>vsi</sub> | voltage source interface resistance | | <u>[8]</u> _ | - | 40 | kΩ | <sup>[1]</sup> Conditions: $V_{SSA} = 0 \text{ V}$ , $V_{DDA} = 3.3 \text{ V}$ . [8] See <u>Figure 11</u>. <sup>[2]</sup> The ADC is monotonic, there are no missing codes. <sup>[3]</sup> The differential linearity error (ED) is the difference between the actual step width and the ideal step width. See Figure 11. <sup>[4]</sup> The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See Figure 11. <sup>[5]</sup> The offset error (E<sub>O</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See Figure 11. <sup>[6]</sup> The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See <u>Figure 11</u>. <sup>[7]</sup> The absolute error (E<sub>T</sub>) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See Figure 11. # 12. Application information ## 12.1 Crystal oscillator XTAL input and component selection The input voltage to the on-chip oscillators is limited to 1.8 V. If the oscillator is driven by a clock in slave mode, it is recommended that the input be coupled through a capacitor with $C_i = 100$ pF. To limit the input voltage to the specified range, choose an additional capacitor to ground $C_g$ which attenuates the input voltage by a factor $C_i$ / ( $C_i + C_g$ ). In slave mode, a minimum of 200 mV (RMS) is needed. In slave mode the input clock signal should be coupled by means of a capacitor of 100 pF (<u>Figure 13</u>), with an amplitude between 200 mV (RMS) and 1000 mV (RMS). This corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. The XTAL2 pin in this configuration can be left unconnected. External components and models used in oscillation mode are shown in <u>Figure 14</u> and in <u>Table 10</u> and <u>Table 11</u>. Since the feedback resistance is integrated on chip, only a crystal and the capacitances $C_{X1}$ and $C_{X2}$ need to be connected externally in case of fundamental mode oscillation (the fundamental frequency is represented by L, $C_L$ and $R_S$ ). Capacitance $C_P$ in <u>Figure 14</u> represents the parallel package capacitance and should not be larger than 7 pF. Parameters $F_{OSC}$ , $C_L$ , $R_S$ and $C_P$ are supplied by the crystal manufacturer. # 13. Package outline LQFP64: plastic low profile quad flat package; 64 leads; body 10 x 10 x 1.4 mm SOT314-2 #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | |----------|--------|--------|----------|------------|------------|-----------------------------------| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | SOT314-2 | 136E10 | MS-026 | | | | <del>-00-01-19-</del><br>03-02-25 | Fig 16. Package outline SOT314-2 (LQFP64) LPC2131\_32\_34\_36\_38 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011. All rights reserved Fig 17. Package outline SOT804-2 (HVQFN64) LPC2131\_32\_34\_36\_38 # 16. Legal information #### 16.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 16.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. **Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 16.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. LPC2131\_32\_34\_36\_38 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011. All rights reserved. # 18. Contents | 1 | General description | . 1 | 6.18 | System control | | |--------------|------------------------------------------------|-----|--------------|---------------------------------------------|----| | 2 | Features and benefits | . 1 | 6.18.1 | Crystal oscillator | | | 2.1 | Enhancements brought by LPC213x/01 | | 6.18.2 | PLL | | | | devices | . 1 | 6.18.3 | Reset and wake-up timer | | | 2.2 | Key features common for LPC213x and | | 6.18.4 | Brownout detector | | | | LPC213x/01 | . 1 | 6.18.5 | Code security | | | 3 | Ordering information | | 6.18.6 | External interrupt inputs | | | 3.1 | Ordering options | | 6.18.7 | Memory Mapping Control | | | 4 | Block diagram | | 6.18.8 | Power Control | | | - | <del>-</del> | | 6.18.9 | APB bus | | | 5 | Pinning information | | 6.19 | Emulation and debugging | | | 5.1 | Pinning | | 6.19.1 | EmbeddedICE | | | 5.2 | Pin description | | 6.19.2 | Embedded trace | | | 6 | Functional description | | 6.19.3 | RealMonitor | | | 6.1 | Architectural overview | - | 7 | Limiting values | | | 6.2 | On-chip flash program memory | | 8 | Static characteristics | 27 | | 6.3 | On-chip static RAM | | 9 | Dynamic characteristics | 29 | | 6.4 | Memory map | | 9.1 | Timing | 30 | | 6.5 | Interrupt controller | | 9.2 | LPC2138 power consumption measurements | 30 | | 6.5.1<br>6.6 | Interrupt sourcesPin connect block | | 10 | ADC electrical characteristics | 32 | | 6.7 | General purpose parallel I/O and Fast I/O | _ | 11 | DAC electrical characteristics | 35 | | 6.7.1 | Features | | 12 | Application information | 36 | | 6.7.2 | Fast I/O features available in LPC213x/01 | 10 | 12.1 | Crystal oscillator XTAL input and component | | | 0.7.2 | only | 17 | | selection | 36 | | 6.8 | 10-bit ADC | | 12.2 | RTC 32 kHz oscillator component selection . | 38 | | 6.8.1 | Features | | 12.3 | XTAL and RTCX Printed Circuit Board (PCB) | | | 6.8.2 | ADC features available in LPC213x/01 only | 17 | | layout guidelines | 38 | | 6.9 | 10-bit DAC | 17 | 13 | Package outline | | | 6.9.1 | Features | 17 | 14 | Abbreviations | | | 6.10 | UARTs | 17 | 15 | Revision history | | | 6.10.1 | Features | | _ | | | | 6.10.2 | UART features available in LPC213x/01 only. | | 16 | Legal information | | | 6.11 | I <sup>2</sup> C-bus serial I/O controller | | 16.1 | Data sheet status | | | 6.11.1 | Features | | 16.2<br>16.3 | Definitions | | | 6.12 | SPI serial I/O controller | | 16.4 | Trademarks | _ | | 6.12.1 | Features | | - | | | | 6.13 | SSP serial I/O controller | | 17 | Contact information | | | 6.13.1 | Features | 19 | 18 | Contents | 45 | | 6.14 | General purpose timers/external event counters | 10 | | | | | 6.14.1 | Features | | | | | | 6.15 | Watchdog timer | - | | | | | 6.15.1 | Features | | | | | | 6.16 | Real-time clock | | | | | | 6.16.1 | Features | | | | | | 6.17 | Pulse width modulator | | | | | | 6.17.1 | Features | 21 | | | | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2011. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com