

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Obsolete                                                                      |
|----------------------------|-------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                         |
| Core Size                  | 16-Bit                                                                        |
| Speed                      | 20 MIPS                                                                       |
| Connectivity               | CANbus, I <sup>2</sup> C, SPI, UART/USART                                     |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                    |
| Number of I/O              | 52                                                                            |
| Program Memory Size        | 132KB (44K x 24)                                                              |
| Program Memory Type        | FLASH                                                                         |
| EEPROM Size                | 2K x 8                                                                        |
| RAM Size                   | 6K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                   |
| Data Converters            | A/D 16x12b                                                                    |
| Oscillator Type            | Internal                                                                      |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 64-TQFP                                                                       |
| Supplier Device Package    | 64-TQFP (14x14)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic30f6011-20i-pf |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Pin Diagrams (Continued)**



Note: For descriptions of individual pins, see Section 1.0 "Device Overview".

### **Pin Diagrams (Continued)**



Note: For descriptions of individual pins, see Section 1.0 "Device Overview".



#### dsPIC30F6013/6014 BLOCK DIAGRAM







NOTES:

#### 4.2.3 MODULO ADDRESSING APPLICABILITY

Modulo Addressing can be applied to the effective address calculation associated with any W register. It is important to realize that the address boundaries check for addresses less than, or greater than the upper (for incrementing buffers), and lower (for decrementing buffers) boundary addresses (not just equal to). Address changes may, therefore, jump beyond boundaries and still be adjusted correctly.

Note: The modulo corrected effective address is written back to the register only when Pre-Modify or Post-Modify Addressing mode is used to compute the effective address. When an address offset (e.g., [W7 + W2]) is used, modulo address correction is performed but the contents of the register remain unchanged.

### 4.3 Bit-Reversed Addressing

Bit-Reversed Addressing is intended to simplify data re-ordering for radix-2 FFT algorithms. It is supported by the X AGU for data writes only.

The modifier, which may be a constant value or register contents, is regarded as having its bit order reversed. The address source and destination are kept in normal order. Thus, the only operand requiring reversal is the modifier.

# 4.3.1 BIT-REVERSED ADDRESSING IMPLEMENTATION

Bit-Reversed Addressing is enabled when:

- 1. BWM (W register selection) in the MODCON register is any value other than '15' (the stack cannot be accessed using Bit-Reversed Addressing) **and**
- 2. the BREN bit is set in the XBREV register **and**
- 3. the Addressing mode used is Register Indirect with Pre-Increment or Post-Increment.

If the length of a bit-reversed buffer is  $M = 2^N$  bytes, then the last 'N' bits of the data buffer start address must be zeros.

XB<14:0> is the bit-reversed address modifier or 'pivot point' which is typically a constant. In the case of an FFT computation, its value is equal to half of the FFT data buffer size.

| Note: | All bit-reversed EA calculations assume   |
|-------|-------------------------------------------|
|       | word sized data (LSb of every EA is       |
|       | always clear). The XB value is scaled     |
|       | accordingly to generate compatible (byte) |
|       | addresses.                                |

When enabled, Bit-Reversed Addressing will only be executed for register indirect with pre-increment or post-increment addressing and word sized data writes. It will not function for any other addressing mode or for byte sized data, and normal addresses will be generated instead. When Bit-Reversed Addressing is active, the W address pointer will always be added to the address modifier (XB) and the offset associated with the Register Indirect Addressing mode will be ignored. In addition, as word sized data is a requirement, the LSb of the EA is ignored (and always clear).

| Note: | Modulo Addressing and Bit-Reversed            |
|-------|-----------------------------------------------|
|       | Addressing should not be enabled              |
|       | together. In the event that the user attempts |
|       | to do this, Bit-Reversed Addressing will      |
|       | assume priority when active for the X         |
|       | WAGU, and X WAGU Modulo Addressing            |
|       | will be disabled. However, Modulo             |
|       | Addressing will continue to function in the X |
|       | RAGU.                                         |

If Bit-Reversed Addressing has already been enabled by setting the BREN (XBREV<15>) bit, then a write to the XBREV register should not be immediately followed by an indirect read operation using the W register that has been designated as the bit-reversed pointer.

#### | TABLE 5-2: INTERRUPT CONTROLLER REGISTER MAP

| SFR<br>Name | ADR  | Bit 15 | Bit 14 | Bit 13    | Bit 12 | Bit 11 | Bit 10 | Bit 9      | Bit 8  | Bit 7  | Bit 6 | Bit 5   | Bit 4   | Bit 3   | Bit 2  | Bit 1       | Bit 0         | Reset State         |
|-------------|------|--------|--------|-----------|--------|--------|--------|------------|--------|--------|-------|---------|---------|---------|--------|-------------|---------------|---------------------|
| INTCON1     | 0080 | NSTDIS | _      | _         | _      | _      | OVATE  | OVBTE      | COVTE  | —      | _     | _       | MATHERR | ADDRERR | STKERR | OSCFAIL     | _             | 0000 0000 0000 0000 |
| INTCON2     | 0082 | ALTIVT | DISI   |           | _      |        | —      |            |        | _      |       |         | INT4EP  | INT3EP  | INT2EP | INT1EP      | INT0EP        | 0000 0000 0000 0000 |
| IFS0        | 0084 | CNIF   | MI2CIF | SI2CIF    | NVMIF  | ADIF   | U1TXIF | U1RXIF     | SPI1IF | T3IF   | T2IF  | OC2IF   | IC2IF   | T1IF    | OC1IF  | IC1IF       | <b>INT0IF</b> | 0000 0000 0000 0000 |
| IFS1        | 0086 | IC6IF  | IC5IF  | IC4IF     | IC3IF  | C1IF   | SPI2IF | U2TXIF     | U2RXIF | INT2IF | T5IF  | T4IF    | OC4IF   | OC3IF   | IC8IF  | IC7IF       | INT1IF        | 0000 0000 0000 0000 |
| IFS2        | 0088 | _      | _      | _         | _      | _      | LVDIF  | DCIIF      |        | _      | C2IF  | INT4IF  | INT3IF  | OC8IF   | OC7IF  | OC6IF       | OC5IF         | 0000 0000 0000 0000 |
| IEC0        | 008C | CNIE   | MI2CIE | SI2CIE    | NVMIE  | ADIE   | U1TXIE | U1RXIE     | SPI1IE | T3IE   | T2IE  | OC2IE   | IC2IE   | T1IE    | OC1IE  | IC1IE       | <b>INTOIE</b> | 0000 0000 0000 0000 |
| IEC1        | 008E | IC6IE  | IC5IE  | IC4IE     | IC3IE  | C1IE   | SPI2IE | U2TXIE     | U2RXIE | INT2IE | T5IE  | T4IE    | OC4IE   | OC3IE   | IC8IE  | IC7IE       | INT1IE        | 0000 0000 0000 0000 |
| IEC2        | 0090 |        |        |           |        |        | LVDIE  | DCIIE      |        | _      | C2IE  | INT4IE  | INT3IE  | OC8IE   | OC7IE  | OC6IE       | OC5IE         | 0000 0000 0000 0000 |
| IPC0        | 0094 | _      | -      | T1IP<2:0> |        | _      | c      | DC1IP<2:0  | >      | _      |       | IC1IP<  | 2:0>    | _       |        | NT0IP<2:0>  | >             | 0100 0100 0100 0100 |
| IPC1        | 0096 | _      | Г      | [31P<2:0  | >      | _      |        | T2IP<2:0>  |        | _      |       | OC2IP<  | 2:0>    | _       |        | IC2IP<2:0>  |               | 0100 0100 0100 0100 |
| IPC2        | 0098 | _      | ŀ      | ADIP<2:0> | >      | _      | U      | 1TXIP<2:0  | )>     | _      |       | U1RXIP  | <2:0>   | _       | 5      | SPI1IP<2:0> | >             | 0100 0100 0100 0100 |
| IPC3        | 009A |        | (      | CNIP<2:0  | >      | ١      | M      | 112CIP<2:0 | >      | _      |       | SI2CIP< | :2:0>   |         | ١      | VMIP<2:0    | >             | 0100 0100 0100 0100 |
| IPC4        | 009C | _      | С      | C3IP<2:0  | >      | _      | I      | C8IP<2:0>  | >      | _      |       | IC7IP<  | 2:0>    | _       | I      | NT1IP<2:0>  | >             | 0100 0100 0100 0100 |
| IPC5        | 009E | _      | И      | NT2IP<2:0 | >      | _      |        | T5IP<2:0>  |        | _      |       | T4IP<2  | 2:0>    | _       | (      | OC4IP<2:0>  | •             | 0100 0100 0100 0100 |
| IPC6        | 00A0 |        | (      | C1IP<2:0> | •      | ١      | s      | PI2IP<2:0  | >      | _      |       | U2TXIP. | <2:0>   |         | U      | 2RXIP<2:0   | >             | 0100 0100 0100 0100 |
| IPC7        | 00A2 |        | Ť      | C6IP<2:0: | ^      | ١      | I      | C5IP<2:0>  | >      | _      |       | IC4IP<  | 2:0>    |         |        | IC3IP<2:0>  |               | 0100 0100 0100 0100 |
| IPC8        | 00A4 | _      | C      | C8IP<2:0  | >      | -      | C      | 0C7IP<2:0  | >      | _      |       | OC6IP<  | 2:0>    | _       | (      | OC5IP<2:0>  | ,             | 0100 0100 0100 0100 |
| IPC9        | 00A6 | _      | _      | -         | _      | -      |        | C2IP<2:0>  |        | _      |       | INT41IP | <2:0>   | -       | I      | NT3IP<2:0>  | >             | 0000 0100 0100 0100 |
| IPC10       | 00A8 | _      | _      | _         | _      | _      | L      | VDIP<2:0   | >      | _      |       | DCIIP<  | 2:0>    | _       | _      | _           | _             | 0000 0100 0100 0000 |

**Legend:** u = uninitialized bit

Note: Refer to "dsPIC30F Family Reference Manual" (DS70046) for descriptions of register bit fields.

NOTES:

#### FIGURE 9-1: 16-BIT TIMER1 MODULE BLOCK DIAGRAM



#### 9.1 Timer Gate Operation

The 16-bit timer can be placed in the Gated Time Accumulation mode. This mode allows the internal TCY to increment the respective timer when the gate input signal (T1CK pin) is asserted high. Control bit TGATE (T1CON<6>) must be set to enable this mode. The timer must be enabled (TON = 1) and the timer clock source set to internal (TCS = 0).

When the CPU goes into the Idle mode, the timer will stop incrementing unless TSIDL = 0. If TSIDL = 1, the timer will resume the incrementing sequence upon termination of the CPU Idle mode.

#### 9.2 Timer Prescaler

The input clock (Fosc/4 or external clock) to the 16-bit Timer has a prescale option of 1:1, 1:8, 1:64 and 1:256, selected by control bits TCKPS<1:0> (T1CON<5:4>). The prescaler counter is cleared when any of the following occurs:

- a write to the TMR1 register
- a write to the T1CON register
- device Reset, such as POR and BOR

However, if the timer is disabled (TON = 0), then the timer prescaler cannot be reset since the prescaler clock is halted.

TMR1 is not cleared when T1CON is written. It is cleared by writing to the TMR1 register.

#### 9.3 Timer Operation During Sleep Mode

During CPU Sleep mode, the timer will operate if:

- The timer module is enabled (TON = 1) and
- The timer clock source is selected as external (TCS = 1) and
- The TSYNC bit (T1CON<2>) is asserted to a logic '0' which defines the external clock source as asynchronous.

When all three conditions are true, the timer will continue to count up to the Period register and be reset to 0x0000.

When a match between the timer and the Period register occurs, an interrupt can be generated if the respective timer interrupt enable bit is asserted.

# 11.0 TIMER4/5 MODULE

**Note:** This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the "*dsPIC30F Family Reference Manual*" (DS70046).

This section describes the second 32-bit General Purpose Timer module (Timer4/5) and associated operational modes. Figure 11-1 depicts the simplified block diagram of the 32-bit Timer4/5 module. Figure 11-2 and Figure 11-3 show Timer4/5 configured as two independent 16-bit timers, Timer4 and Timer5, respectively.

The Timer4/5 module is similar in operation to the Timer2/3 module. However, there are some differences which are as follows:

- The Timer4/5 module does not support the ADC event trigger feature
- Timer4/5 can not be utilized by other peripheral modules, such as input capture and output compare

The operating modes of the Timer4/5 module are determined by setting the appropriate bit(s) in the 16-bit T4CON and T5CON SFRs.

For 32-bit timer/counter operation, Timer4 is the lsw and Timer5 is the msw of the 32-bit timer.

Note: For 32-bit timer operation, T5CON control bits are ignored. Only T4CON control bits are used for setup and control. Timer4 clock and gate inputs are utilized for the 32-bit timer module but an interrupt is generated with the Timer5 interrupt flag (T5IF) and the interrupt is enabled with the Timer5 interrupt enable bit (T5IE).



#### FIGURE 11-1: 32-BIT TIMER4/5 BLOCK DIAGRAM

## 16.2 Enabling and Setting Up UART

#### 16.2.1 ENABLING THE UART

The UART module is enabled by setting the UARTEN bit in the UXMODE register (where x = 1 or 2). Once enabled, the UxTX and UxRX pins are configured as an output and an input respectively, overriding the TRIS and LATCH register bit settings for the corresponding I/O port pins. The UxTX pin is at logic '1' when no transmission is taking place.

#### 16.2.2 DISABLING THE UART

The UART module is disabled by clearing the UARTEN bit in the UxMODE register. This is the default state after any Reset. If the UART is disabled, all I/O pins operate as port pins under the control of the latch and TRIS bits of the corresponding port pins.

Disabling the UART module resets the buffers to empty states. Any data characters in the buffers are lost and the baud rate counter is reset.

All error and status flags associated with the UART module are reset when the module is disabled. The URXDA, OERR, FERR, PERR, UTXEN, UTXBRK and UTXBF bits are cleared, whereas RIDLE and TRMT are set. Other control bits, including ADDEN, URXISEL<1:0>, UTXISEL, as well as the UxMODE and UxBRG registers, are not affected.

Clearing the UARTEN bit while the UART is active will abort all pending transmissions and receptions and reset the module as defined above. Re-enabling the UART will restart the UART in the same configuration.

# 16.2.3 SETTING UP DATA, PARITY AND STOP BIT SELECTIONS

Control bits PDSEL<1:0> in the UxMODE register are used to select the data length and parity used in the transmission. The data length may either be 8 bits with even, odd or no parity, or 9 bits with no parity.

The STSEL bit determines whether one or two Stop bits will be used during data transmission.

The default (power-on) setting of the UART is 8 bits, no parity and 1 Stop bit (typically represented as 8, N, 1).

#### 16.3 Transmitting Data

#### 16.3.1 TRANSMITTING IN 8-BIT DATA MODE

The following steps must be performed in order to transmit 8-bit data:

- 1. Set up the UART:
  - First, the data length, parity and number of Stop bits must be selected. Then, the transmit and receive interrupt enable and priority bits are setup in the UxMODE and UxSTA registers. Also, the appropriate baud rate value must be written to the UxBRG register.
- 2. Enable the UART by setting the UARTEN bit (UxMODE<15>).
- 3. Set the UTXEN bit (UxSTA<10>), thereby enabling a transmission.
- 4. Write the byte to be transmitted to the lower byte of UxTXREG. The value will be transferred to the Transmit Shift register (UxTSR) immediately and the serial bit stream will start shifting out during the next rising edge of the baud clock. Alternatively, the data byte may be written while UTXEN = 0, following which, the user may set UTXEN. This will cause the serial bit stream to begin immediately because the baud clock will start from a cleared state.
- 5. A transmit interrupt will be generated, depending on the value of the interrupt control bit UTXISEL (UxSTA<15>).

#### 16.3.2 TRANSMITTING IN 9-BIT DATA MODE

The sequence of steps involved in the transmission of 9-bit data is similar to 8-bit transmission, except that a 16-bit data word (of which the upper 7 bits are always clear) must be written to the UxTXREG register.

#### 16.3.3 TRANSMIT BUFFER (UXTXB)

The transmit buffer is 9 bits wide and 4 characters deep. Including the Transmit Shift register (UxTSR), the user effectively has a 5-deep FIFO (First-In, First-Out) buffer. The UTXBF status bit (UxSTA<9>) indicates whether the transmit buffer is full.

If a user attempts to write to a full buffer, the new data will not be accepted into the FIFO, and no data shift will occur within the buffer. This enables recovery from a buffer overrun condition.

The FIFO is reset during any device Reset but is not affected when the device enters or wakes up from a power-saving mode.

Once OERR is set, no further data is shifted in UxRSR (until the OERR bit is cleared in software or a Reset occurs). The data held in UxRSR and UxRXREG remains valid.

#### 16.5.2 FRAMING ERROR (FERR)

The FERR bit (UxSTA<2>) is set if a '0' is detected instead of a Stop bit. If two Stop bits are selected, both Stop bits must be '1', otherwise FERR will be set. The read only FERR bit is buffered along with the received data. It is cleared on any Reset.

#### 16.5.3 PARITY ERROR (PERR)

The PERR bit (UxSTA<3>) is set if the parity of the received word is incorrect. This error bit is applicable only if a Parity mode (odd or even) is selected. The read only PERR bit is buffered along with the received data bytes. It is cleared on any Reset.

#### 16.5.4 IDLE STATUS

When the receiver is active (i.e., between the initial detection of the Start bit and the completion of the Stop bit), the RIDLE bit (UxSTA<4>) is '0'. Between the completion of the Stop bit and detection of the next Start bit, the RIDLE bit is '1', indicating that the UART is Idle.

#### 16.5.5 RECEIVE BREAK

The receiver will count and expect a certain number of bit times based on the values programmed in the PDSEL (UxMODE<2:1>) and STSEL (UxMODE<0>) bits.

If the break is longer than 13 bit times, the reception is considered complete after the number of bit times specified by PDSEL and STSEL. The URXDA bit is set, FERR is set, zeros are loaded into the receive FIFO, interrupts are generated if appropriate and the RIDLE bit is set.

When the module receives a long break signal and the receiver has detected the Start bit, the data bits and the invalid Stop bit (which sets the FERR), the receiver must wait for a valid Stop bit before looking for the next Start bit. It cannot assume that the break condition on the line is the next Start bit.

Break is regarded as a character containing all '0's with the FERR bit set. The break character is loaded into the buffer. No further reception can occur until a Stop bit is received. Note that RIDLE goes high when the Stop bit has not yet been received.

### 16.6 Address Detect Mode

Setting the ADDEN bit (UxSTA<5>) enables this special mode in which a 9th bit (URX8) value of '1' identifies the received word as an address, rather than data. This mode is only applicable for 9-bit data communication. The URXISEL control bit does not have any impact on interrupt generation in this mode since an interrupt (if enabled) will be generated every time the received word has the 9th bit set.

#### 16.7 Loopback Mode

Setting the LPBACK bit enables this special mode in which the UxTX pin is internally connected to the UxRX pin. When configured for the Loopback mode, the UxRX pin is disconnected from the internal UART receive logic. However, the UxTX pin still functions as in a normal operation.

To select this mode:

- a) Configure UART for desired mode of operation.
- b) Set LPBACK = 1 to enable Loopback mode.
- c) Enable transmission as defined in Section 16.3 "Transmitting Data".

### 16.8 Baud Rate Generator

The UART has a 16-bit Baud Rate Generator to allow maximum flexibility in baud rate generation. The Baud Rate Generator register (UxBRG) is readable and writable. The baud rate is computed as follows:

BRG = 16-bit value held in UxBRG register (0 through 65535)

FCY = Instruction Clock Rate (1/TCY)

The Baud Rate is given by Equation 16-1.

### EQUATION 16-1: BAUD RATE

Baud Rate = FCY/(16 \* (BRG + 1))

Therefore, the maximum baud rate possible is

FCY/16 (if BRG = 0),

and the minimum baud rate possible is

Fcy/(16 \* 65536).

With a full 16-bit Baud Rate Generator at 30 MIPS operation, the minimum baud rate achievable is 28.5 bps.

### 17.3 Modes of Operation

The CAN module can operate in one of several Operation modes selected by the user. These modes include:

- Initialization Mode
- Disable Mode
- Normal Operation Mode
- Listen Only Mode
- Loopback Mode
- Error Recognition Mode

Modes are requested by setting the REQOP<2:0> bits (CiCTRL<10:8>). Entry into a mode is Acknowledged by monitoring the OPMODE<2:0> bits (CiCTRL<7:5>). The module will not change the mode and the OPMODE bits until a change in mode is acceptable, generally during bus Idle time which is defined as at least 11 consecutive recessive bits.

#### 17.3.1 INITIALIZATION MODE

In the Initialization mode, the module will not transmit or receive. The error counters are cleared and the interrupt flags remain unchanged. The programmer will have access to configuration registers that are access restricted in other modes. The module will protect the user from accidentally violating the CAN protocol through programming errors. All registers which control the configuration of the module can not be modified while the module is on-line. The CAN module will not be allowed to enter the Configuration mode while a transmission is taking place. The Configuration mode serves as a lock to protect the following registers.

- All Module Control Registers
- Baud Rate and Interrupt Configuration Registers
- Bus Timing Registers
- Identifier Acceptance Filter Registers
- Identifier Acceptance Mask Registers

#### 17.3.2 DISABLE MODE

In Disable mode, the module will not transmit or receive. The module has the ability to set the WAKIF bit due to bus activity, however, any pending interrupts will remain and the error counters will retain their value.

If the REQOP<2:0> bits (CiCTRL<10:8>) = 001, the module will enter the Module Disable mode. If the module is active, the module will wait for 11 recessive bits on the CAN bus, detect that condition as an Idle bus, then accept the module disable command. When the OPMODE<2:0> bits (CiCTRL<7:5>) = 001, that indicates whether the module successfully went into Module Disable mode. The I/O pins will revert to normal I/O function when the module is in the Module Disable mode.

The module can be programmed to apply a low-pass filter function to the CiRX input line while the module or the CPU is in Sleep mode. The WAKFIL bit (CiCFG2<14>) enables or disables the filter.

Note: Typically, if the CAN module is allowed to transmit in a particular mode of operation and a transmission is requested immediately after the CAN module has been placed in that mode of operation, the module waits for 11 consecutive recessive bits on the bus before starting transmission. If the user switches to Disable Mode within this 11-bit period, then this transmission is aborted and the corresponding TXABT bit is set and TXREQ bit is cleared.

#### 17.3.3 NORMAL OPERATION MODE

Normal Operating mode is selected when REQOP<2:0> = 000. In this mode, the module is activated and the I/O pins will assume the CAN bus functions. The module will transmit and receive CAN bus messages via the CxTX and CxRX pins.

#### 17.3.4 LISTEN ONLY MODE

If the Listen Only mode is activated, the module on the CAN bus is passive. The transmitter buffers revert to the port I/O function. The receive pins remain inputs. For the receiver, no error flags or Acknowledge signals are sent. The error counters are deactivated in this state. The Listen Only mode can be used for detecting the baud rate on the CAN bus. To use this, it is necessary that there are at least two further nodes that communicate with each other.

#### 17.3.5 LISTEN ALL MESSAGES MODE

The module can be set to ignore all errors and receive any message. The Error Recognition mode is activated by setting REQOP<2:0> = '111'. In this mode, the data which is in the message assembly buffer until the time an error occurred, is copied in the receive buffer and can be read via the CPU interface.

#### 17.3.6 LOOPBACK MODE

If the Loopback mode is activated, the module will connect the internal transmit signal to the internal receive signal at the module boundary. The transmit and receive pins revert to their port I/O function.

### **19.8** A/D Acquisition Requirements

The analog input model of the 12-bit A/D converter is shown inFigure 19-4. The total sampling time for the A/D is a function of the internal amplifier settling time and the holding capacitor charge time.

For the A/D converter to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the voltage level on the analog input pin. The source impedance (Rs), the interconnect impedance (RIC), and the internal sampling switch (Rss) impedance combine to directly affect the time required to charge the capacitor CHOLD. The combined impedance of the analog sources must therefore be small enough to fully charge the holding capacitor within the chosen sample time. To minimize the effects of pin leakage currents on the accuracy of the A/D converter, the maximum recommended source impedance, Rs, is 2.5 k $\Omega$ . After the analog input channel is selected (changed), this sampling function must be completed prior to starting the conversion. The internal holding capacitor will be in a discharged state prior to each sample operation.





#### TABLE 19-2: A/D CONVERTER REGISTER MAP

| SFR<br>Name | Addr. | Bit 15 | Bit 14    | Bit 13 | Bit 12 | Bit 11 | Bit 10                            | Bit 9 | Bit 8  | Bit 7 | Bit 6    | Bit 5       | Bit 4               | Bit 3               | Bit 2               | Bit 1               | Bit 0 | Reset State         |
|-------------|-------|--------|-----------|--------|--------|--------|-----------------------------------|-------|--------|-------|----------|-------------|---------------------|---------------------|---------------------|---------------------|-------|---------------------|
| ADCBUF0     | 0280  |        | —         | _      | —      |        | ADC Data Buffer 0                 |       |        |       |          |             |                     |                     |                     | 0000 uuuu uuuu uuuu |       |                     |
| ADCBUF1     | 0282  |        | —         |        | —      |        | ADC Data Buffer 1                 |       |        |       |          |             |                     |                     | 0000 uuuu uuuu uuuu |                     |       |                     |
| ADCBUF2     | 0284  | _      | —         | -      | _      |        |                                   |       |        |       | ADC Dat  | ta Buffer 2 | 2                   |                     |                     |                     |       | 0000 uuuu uuuu uuuu |
| ADCBUF3     | 0286  | _      | —         | -      | _      |        |                                   |       |        |       | ADC Dat  | ta Buffer 3 | 5                   |                     |                     |                     |       | 0000 uuuu uuuu uuuu |
| ADCBUF4     | 0288  | _      | —         | -      | _      |        |                                   |       |        |       | ADC Dat  | ta Buffer 4 | ļ                   |                     |                     |                     |       | 0000 uuuu uuuu uuuu |
| ADCBUF5     | 028A  | _      | —         | -      | _      |        |                                   |       |        |       | ADC Dat  | ta Buffer 5 | i                   |                     |                     |                     |       | 0000 uuuu uuuu uuuu |
| ADCBUF6     | 028C  | _      | —         | -      | _      |        |                                   |       |        |       | ADC Dat  | ta Buffer 6 | i                   |                     |                     |                     |       | 0000 uuuu uuuu uuuu |
| ADCBUF7     | 028E  | _      | —         | -      | _      |        |                                   |       |        |       | ADC Dat  | ta Buffer 7 |                     |                     |                     |                     |       | 0000 uuuu uuuu uuuu |
| ADCBUF8     | 0290  |        | —         |        | —      |        | ADC Data Buffer 8                 |       |        |       |          |             |                     | 0000 uuuu uuuu uuuu |                     |                     |       |                     |
| ADCBUF9     | 0292  |        | —         |        | _      |        |                                   |       |        |       | ADC Dat  | ta Buffer 9 | )                   |                     |                     |                     |       | 0000 uuuu uuuu uuuu |
| ADCBUFA     | 0294  | _      | —         | -      | _      |        |                                   |       |        |       | ADC Data | a Buffer 10 | C                   |                     |                     |                     |       | 0000 uuuu uuuu uuuu |
| ADCBUFB     | 0296  | _      | —         | -      | _      |        |                                   |       |        |       | ADC Dat  | a Buffer 1′ | 1                   |                     |                     |                     |       | 0000 uuuu uuuu uuuu |
| ADCBUFC     | 0298  | _      | —         | -      | _      |        |                                   |       |        |       | ADC Data | a Buffer 12 | 2                   |                     |                     |                     |       | 0000 uuuu uuuu uuuu |
| ADCBUFD     | 029A  | _      | —         | -      | _      |        |                                   |       |        |       | ADC Data | a Buffer 13 | 3                   |                     |                     |                     |       | 0000 uuuu uuuu uuuu |
| ADCBUFE     | 029C  | _      | —         | -      | _      |        |                                   |       |        |       | ADC Data | a Buffer 14 | 4                   |                     |                     |                     |       | 0000 uuuu uuuu uuuu |
| ADCBUFF     | 029E  | _      | —         | -      | _      |        |                                   |       |        |       | ADC Data | a Buffer 1  | 5                   |                     |                     |                     |       | 0000 uuuu uuuu uuuu |
| ADCON1      | 02A0  | ADON   | —         | ADSIDL | _      | -      | _                                 | FORM  | /<1:0> | S     | SSRC<2:0 | >           | -                   | —                   | ASAM                | SAMP                | DONE  | 0000 0000 0000 0000 |
| ADCON2      | 02A2  | V      | /CFG<2:0> | >      | _      | -      | CSCNA                             | _     | —      | BUFS  | —        |             | SMPI                | <3:0>               |                     | BUFM                | ALTS  | 0000 0000 0000 0000 |
| ADCON3      | 02A4  |        | —         |        |        | SA     | SAMC<4:0> ADRC — ADCS<5:0>        |       |        |       |          |             | 0000 0000 0000 0000 |                     |                     |                     |       |                     |
| ADCHS       | 02A6  |        | —         |        | CH0NB  |        | CH0SB<3:0> — — — CH0NA CH0SA<3:0> |       |        |       |          |             | 0000 0000 0000 0000 |                     |                     |                     |       |                     |
| ADPCFG      | 02A8  | PCFG15 | PCFG14    | PCFG13 | PCFG12 | PCFG11 | PCFG10                            | PCFG9 | PCFG8  | PCFG7 | PCFG6    | PCFG5       | PCFG4               | PCFG3               | PCFG2               | PCFG1               | PCFG0 | 0000 0000 0000 0000 |
| ADCSSL      | 02AA  | CSSL15 | CSSL14    | CSSL13 | CSSL12 | CSSL11 | CSSL10                            | CSSL9 | CSSL8  | CSSL7 | CSSL6    | CSSL5       | CSSL4               | CSSL3               | CSSL2               | CSSL1               | CSSL0 | 0000 0000 0000 0000 |

**Legend:** u = uninitialized bit

Note: Refer to "dsPIC30F Family Reference Manual" (DS70046) for descriptions of register bit fields.

### 20.4 Watchdog Timer (WDT)

#### 20.4.1 WATCHDOG TIMER OPERATION

The primary function of the Watchdog Timer (WDT) is to reset the processor in the event of a software malfunction. The WDT is a free-running timer which runs off an on-chip RC oscillator, requiring no external component. Therefore, the WDT timer will continue to operate even if the main processor clock (e.g., the crystal oscillator) fails.

#### 20.4.2 ENABLING AND DISABLING THE WDT

The Watchdog Timer can be "enabled" or "disabled" only through a Configuration bit (FWDTEN) in the Configuration register, FWDT.

Setting FWDTEN = 1 enables the Watchdog Timer. The enabling is done when programming the device. By default, after chip erase, FWDTEN bit = 1. Any device programmer capable of programming dsPIC30F devices allows programming of this and other Configuration bits.

If enabled, the WDT will increment until it overflows or "times out". A WDT time-out will force a device Reset (except during Sleep). To prevent a WDT time-out, the user must clear the Watchdog Timer using a CLRWDT instruction.

If a WDT times out during Sleep, the device will wakeup. The WDTO bit in the RCON register will be cleared to indicate a wake-up resulting from a WDT time-out.

Setting FWDTEN = 0 allows user software to enable/ disable the Watchdog Timer via the SWDTEN (RCON<5>) control bit.

#### 20.5 Low-Voltage Detect

The Low-Voltage Detect (LVD) module is used to detect when the VDD of the device drops below a threshold value, VLVD, which is determined by the LVDL<3:0> bits (RCON<11:8>) and is thus user programmable. The internal voltage reference circuitry requires a nominal amount of time to stabilize, and the BGST bit (RCON<13>) indicates when the voltage reference has stabilized.

In some devices, the LVD threshold voltage may be applied externally on the LVDIN pin.

The LVD module is enabled by setting the LVDEN bit (RCON<12>).

#### 20.6 Power Saving Modes

There are two power-saving states that can be entered through the execution of a special instruction, PWRSAV. These are Sleep and Idle.

The format of the PWRSAV instruction is as follows:

PWRSAV <parameter>, where 'parameter' defines
Idle or Sleep mode.

#### 20.6.1 SLEEP MODE

In Sleep mode, the clock to the CPU and peripherals is shutdown. If an on-chip oscillator is being used, it is shutdown.

The Fail-Safe Clock Monitor is not functional during Sleep since there is no clock to monitor. However, LPRC clock remains active if WDT is operational during Sleep.

The brown-out protection circuit and the Low-Voltage Detect circuit, if enabled, will remain functional during Sleep.

The processor wakes up from Sleep if at least one of the following conditions has occurred:

- any interrupt that is individually enabled and meets the required priority level
- any Reset (POR, BOR and MCLR)
- WDT time-out

On waking up from Sleep mode, the processor will restart the same clock that was active prior to entry into Sleep mode. When clock switching is enabled, bits COSC<1:0> will determine the oscillator source that will be used on wake-up. If clock switch is disabled, then there is only one system clock.

**Note:** If a POR or BOR occurred, the selection of the oscillator is based on the FOS<1:0> and FPR<3:0> Configuration bits.

If the clock source is an oscillator, the clock to the device will be held off until OST times out (indicating a stable oscillator). If PLL is used, the system clock is held off until LOCK = 1 (indicating that the PLL is stable). In either case, TPOR, TLOCK and TPWRT delays are applied.

If EC, FRC, LPRC or EXTRC oscillators are used, then a delay of TPOR (~ 10  $\mu$ s) is applied. This is the smallest delay possible on wake-up from Sleep.

Moreover, if LP oscillator was active during Sleep and LP is the oscillator used on wake-up, then the start-up delay will be equal to TPOR. PWRT delay and OST timer delay are not applied. In order to have -the smallest possible start-up delay when waking up from Sleep, one of these faster wake-up options should be selected before entering Sleep. All instructions are a single word, except for certain double-word instructions, which were made double-word instructions so that all the required information is available in these 48 bits. In the second word, the 8 MSbs are '0's. If this second word is executed as an instruction (by itself), it will execute as a NOP.

Most single-word instructions are executed in a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of the instruction. In these cases, the execution takes two instruction cycles with the additional instruction cycle(s) executed as a NOP. Notable exceptions are the BRA (unconditional/computed branch), indirect CALL/GOTO, all table reads and writes, and RETURN/RETFIE instructions, which are single-word instructions but take two or three cycles. Certain instructions that involve skipping over the subsequent instruction require either two or three cycles if the skip is performed, depending on whether the instruction being skipped is a single word or twoword instruction. Moreover, double-word moves require two cycles. The double-word instructions execute in two instruction cycles.

Note: For more details on the instruction set, refer to the *"dsPIC30F/33F Programmer's Reference Manual"* (DS70157)

| Field           | Description                                                                      |
|-----------------|----------------------------------------------------------------------------------|
| #text           | Means literal defined by "text"                                                  |
| (text)          | Means "content of text"                                                          |
| [text]          | Means "the location addressed by text"                                           |
| { }             | Optional field or operation                                                      |
| <n:m></n:m>     | Register bit field                                                               |
| .b              | Byte mode selection                                                              |
| .d              | Double-Word mode selection                                                       |
| .S              | Shadow register select                                                           |
| .W              | Word mode selection (default)                                                    |
| Acc             | One of two accumulators {A, B}                                                   |
| AWB             | Accumulator write back destination address register ∈ {W13, [W13]+=2}            |
| bit4            | 4-bit bit selection field (used in word addressed instructions) $\in \{015\}$    |
| C, DC, N, OV, Z | MCU status bits: Carry, Digit Carry, Negative, Overflow, Sticky Zero             |
| Expr            | Absolute address, label or expression (resolved by the linker)                   |
| f               | File register address ∈ {0x00000x1FFF}                                           |
| lit1            | 1-bit unsigned literal $\in \{0,1\}$                                             |
| lit4            | 4-bit unsigned literal $\in \{015\}$                                             |
| lit5            | 5-bit unsigned literal ∈ {031}                                                   |
| lit8            | 8-bit unsigned literal ∈ {0255}                                                  |
| lit10           | 10-bit unsigned literal $\in \{0255\}$ for Byte mode, $\{0:1023\}$ for Word mode |
| lit14           | 14-bit unsigned literal ∈ {016384}                                               |
| lit16           | 16-bit unsigned literal ∈ {065535}                                               |
| lit23           | 23-bit unsigned literal $\in$ {08388608}; LSB must be 0                          |
| None            | Field does not require an entry, may be blank                                    |
| OA, OB, SA, SB  | DSP status bits: ACCA Overflow, ACCB Overflow, ACCA Saturate, ACCB Saturate      |
| PC              | Program Counter                                                                  |
| Slit10          | 10-bit signed literal $\in$ {-512511}                                            |
| Slit16          | 16-bit signed literal ∈ {-3276832767}                                            |
| Slit6           | 6-bit signed literal ∈ {-1616}                                                   |





#### TABLE 23-26: INPUT CAPTURE TIMING REQUIREMENTS

| AC CHA       | RACTER | ISTICS              | Standard Operating Conditions: 2.5V to 5.5V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                |     |       |                                  |  |  |  |
|--------------|--------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|-------|----------------------------------|--|--|--|
| Param<br>No. | Symbol | Characte            | ristic <sup>(1)</sup>                                                                                                                                                                                | Min            | Мах | Units | Conditions                       |  |  |  |
| IC10         | TccL   | ICx Input Low Time  | No Prescaler                                                                                                                                                                                         | 0.5 Tcy + 20   |     | ns    |                                  |  |  |  |
|              |        |                     | With Prescaler                                                                                                                                                                                       | 10             |     | ns    |                                  |  |  |  |
| IC11         | TccH   | ICx Input High Time | No Prescaler                                                                                                                                                                                         | 0.5 Tcy + 20   |     | ns    |                                  |  |  |  |
|              |        |                     | With Prescaler                                                                                                                                                                                       | 10             | -   | ns    |                                  |  |  |  |
| IC15         | TccP   | ICx Input Period    |                                                                                                                                                                                                      | (2 Tcy + 40)/N |     | ns    | N = prescale<br>value (1, 4, 16) |  |  |  |

Note 1: These parameters are characterized but not tested in manufacturing.

#### FIGURE 23-10: OUTPUT COMPARE MODULE (OCx) TIMING CHARACTERISTICS



#### TABLE 23-27: OUTPUT COMPARE MODULE TIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                               |     | Standard Operating Conditions: 2.5V to 5.5V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |     |       |                    |  |  |  |  |  |
|--------------------|--------|-------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|--------------------|--|--|--|--|--|
| Param<br>No.       | Symbol | Characteristic <sup>(1)</sup> | Min | Тур <sup>(2)</sup>                                                                                                                                                                                   | Max | Units | Conditions         |  |  |  |  |  |
| OC10               | TccF   | OCx Output Fall Time          | _   | —                                                                                                                                                                                                    |     | ns    | See Parameter D032 |  |  |  |  |  |
| OC11               | TccR   | OCx Output Rise Time          | _   | _                                                                                                                                                                                                    | _   | ns    | See Parameter D031 |  |  |  |  |  |

Note 1: These parameters are characterized but not tested in manufacturing.

2: Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

| АС СНА       | ARACTERIS | STICS                             | Standard Operating Conditions: 2.7V to 5.5V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |        |       |       |                                                |  |  |  |
|--------------|-----------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-------|------------------------------------------------|--|--|--|
| Param<br>No. | Symbol    | ol Characteristic Min.            |                                                                                                                                                                                                      | Тур    | Max.  | Units | Conditions                                     |  |  |  |
| AD24A        | EOFF      | Offset Error                      | -2                                                                                                                                                                                                   | -1.5   | -1.25 | LSb   | VINL = AVSS = VREFL =<br>0V, AVDD = VREFH = 3V |  |  |  |
| AD25         | —         | Monotonicity <sup>(3)</sup>       | —                                                                                                                                                                                                    | —      |       |       | Guaranteed                                     |  |  |  |
|              |           | Dy                                | ynamic Perf                                                                                                                                                                                          | ormanc | е     |       |                                                |  |  |  |
| AD30         | THD       | Total Harmonic Distortion         | _                                                                                                                                                                                                    | -71    |       | dB    | —                                              |  |  |  |
| AD31         | SINAD     | Signal to Noise and<br>Distortion | _                                                                                                                                                                                                    | 68     |       | dB    | _                                              |  |  |  |
| AD32         | SFDR      | Spurious Free Dynamic<br>Range    | —                                                                                                                                                                                                    | 83     |       | dB    | _                                              |  |  |  |
| AD33         | Fnyq      | Input Signal Bandwidth            | _                                                                                                                                                                                                    | _      | 100   | kHz   |                                                |  |  |  |
| AD34         | ENOB      | Effective Number of Bits          | 10.95                                                                                                                                                                                                | 11.1   |       | bits  |                                                |  |  |  |

#### TABLE 23-38: 12-BIT ADC MODULE SPECIFICATIONS (CONTINUED)

**Note 1:** These parameters are characterized but not tested in manufacturing.

2: Measurements taken with external VREF+ and VREF- used as the ADC voltage references.

**3:** The A/D conversion result never decreases with an increase in the input voltage, and has no missing codes.

## PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

