

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Obsolete                                                                       |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                          |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 30 MIPs                                                                        |
| Connectivity               | CANbus, I <sup>2</sup> C, SPI, UART/USART                                      |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                     |
| Number of I/O              | 68                                                                             |
| Program Memory Size        | 132KB (44K x 24)                                                               |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | 2K x 8                                                                         |
| RAM Size                   | 6K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                    |
| Data Converters            | A/D 16x12b                                                                     |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 80-TQFP                                                                        |
| Supplier Device Package    | 80-TQFP (14x14)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic30f6013t-30i-pf |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

NOTES:

# 2.4 DSP Engine

The DSP engine consists of a high-speed 17-bit x 17-bit multiplier, a barrel shifter and a 40-bit adder/ subtracter (with two target accumulators, round and saturation logic).

The dsPIC30F is a single-cycle instruction flow architecture, therefore, concurrent operation of the DSP engine with MCU instruction flow is not possible. However, some MCU ALU and DSP engine resources may be used concurrently by the same instruction (e.g., ED, EDAC).

The DSP engine also has the capability to perform inherent accumulator-to-accumulator operations, which require no additional data. These instructions are ADD, SUB and NEG. The DSP engine has various options selected through various bits in the CPU Core Configuration register (CORCON), as listed below:

- 1. Fractional or integer DSP multiply (IF).
- 2. Signed or unsigned DSP multiply (US).
- 3. Conventional or convergent rounding (RND).
- 4. Automatic saturation on/off for ACCA (SATA).
- 5. Automatic saturation on/off for ACCB (SATB).
- 6. Automatic saturation on/off for writes to data memory (SATDW).
- 7. Accumulator Saturation mode selection (ACCSAT).

| Note: For CORCON layout, see Table 3-3. |             |         |    |     |     |        | 3-3. |       |    |  |
|-----------------------------------------|-------------|---------|----|-----|-----|--------|------|-------|----|--|
| A                                       | block       | diagram | of | the | DSP | engine | is   | shown | in |  |
| Fi                                      | Figure 2-2. |         |    |     |     |        |      |       |    |  |

| Instruction | Algebraic Operation | ACC WB? |
|-------------|---------------------|---------|
| CLR         | A = 0               | Yes     |
| ED          | $A = (x - y)^2$     | No      |
| EDAC        | $A = A + (x - y)^2$ | No      |
| MAC         | A = A + (x * y)     | Yes     |
| MAC         | $A = A + x^2$       | No      |
| MOVSAC      | No change in A      | Yes     |
| MPY         | A = x * y           | No      |
| MPY.N       | A = - x * y         | No      |
| MSC         | A = A - x * y       | Yes     |

#### TABLE 2-2:DSP INSTRUCTIONS SUMMARY

#### 4.2.3 MODULO ADDRESSING APPLICABILITY

Modulo Addressing can be applied to the effective address calculation associated with any W register. It is important to realize that the address boundaries check for addresses less than, or greater than the upper (for incrementing buffers), and lower (for decrementing buffers) boundary addresses (not just equal to). Address changes may, therefore, jump beyond boundaries and still be adjusted correctly.

Note: The modulo corrected effective address is written back to the register only when Pre-Modify or Post-Modify Addressing mode is used to compute the effective address. When an address offset (e.g., [W7 + W2]) is used, modulo address correction is performed but the contents of the register remain unchanged.

# 4.3 Bit-Reversed Addressing

Bit-Reversed Addressing is intended to simplify data re-ordering for radix-2 FFT algorithms. It is supported by the X AGU for data writes only.

The modifier, which may be a constant value or register contents, is regarded as having its bit order reversed. The address source and destination are kept in normal order. Thus, the only operand requiring reversal is the modifier.

# 4.3.1 BIT-REVERSED ADDRESSING IMPLEMENTATION

Bit-Reversed Addressing is enabled when:

- 1. BWM (W register selection) in the MODCON register is any value other than '15' (the stack cannot be accessed using Bit-Reversed Addressing) **and**
- 2. the BREN bit is set in the XBREV register **and**
- 3. the Addressing mode used is Register Indirect with Pre-Increment or Post-Increment.

If the length of a bit-reversed buffer is  $M = 2^N$  bytes, then the last 'N' bits of the data buffer start address must be zeros.

XB<14:0> is the bit-reversed address modifier or 'pivot point' which is typically a constant. In the case of an FFT computation, its value is equal to half of the FFT data buffer size.

| Note: | All bit-reversed EA calculations assume   |
|-------|-------------------------------------------|
|       | word sized data (LSb of every EA is       |
|       | always clear). The XB value is scaled     |
|       | accordingly to generate compatible (byte) |
|       | addresses.                                |

When enabled, Bit-Reversed Addressing will only be executed for register indirect with pre-increment or post-increment addressing and word sized data writes. It will not function for any other addressing mode or for byte sized data, and normal addresses will be generated instead. When Bit-Reversed Addressing is active, the W address pointer will always be added to the address modifier (XB) and the offset associated with the Register Indirect Addressing mode will be ignored. In addition, as word sized data is a requirement, the LSb of the EA is ignored (and always clear).

| Note: | Modulo Addressing and Bit-Reversed            |
|-------|-----------------------------------------------|
|       | Addressing should not be enabled              |
|       | together. In the event that the user attempts |
|       | to do this, Bit-Reversed Addressing will      |
|       | assume priority when active for the X         |
|       | WAGU, and X WAGU Modulo Addressing            |
|       | will be disabled. However, Modulo             |
|       | Addressing will continue to function in the X |
|       | RAGU.                                         |

If Bit-Reversed Addressing has already been enabled by setting the BREN (XBREV<15>) bit, then a write to the XBREV register should not be immediately followed by an indirect read operation using the W register that has been designated as the bit-reversed pointer.



# TABLE 4-2: BIT-REVERSED ADDRESS SEQUENCE (16-ENTRY)

| Normal Address |    |    |    |         | Bit-Reversed Address |    |    |    |         |
|----------------|----|----|----|---------|----------------------|----|----|----|---------|
| A3             | A2 | A1 | A0 | Decimal | A3                   | A2 | A1 | A0 | Decimal |
| 0              | 0  | 0  | 0  | 0       | 0                    | 0  | 0  | 0  | 0       |
| 0              | 0  | 0  | 1  | 1       | 1                    | 0  | 0  | 0  | 8       |
| 0              | 0  | 1  | 0  | 2       | 0                    | 1  | 0  | 0  | 4       |
| 0              | 0  | 1  | 1  | 3       | 1                    | 1  | 0  | 0  | 12      |
| 0              | 1  | 0  | 0  | 4       | 0                    | 0  | 1  | 0  | 2       |
| 0              | 1  | 0  | 1  | 5       | 1                    | 0  | 1  | 0  | 10      |
| 0              | 1  | 1  | 0  | 6       | 0                    | 1  | 1  | 0  | 6       |
| 0              | 1  | 1  | 1  | 7       | 1                    | 1  | 1  | 0  | 14      |
| 1              | 0  | 0  | 0  | 8       | 0                    | 0  | 0  | 1  | 1       |
| 1              | 0  | 0  | 1  | 9       | 1                    | 0  | 0  | 1  | 9       |
| 1              | 0  | 1  | 0  | 10      | 0                    | 1  | 0  | 1  | 5       |
| 1              | 0  | 1  | 1  | 11      | 1                    | 1  | 0  | 1  | 13      |
| 1              | 1  | 0  | 0  | 12      | 0                    | 0  | 1  | 1  | 3       |
| 1              | 1  | 0  | 1  | 13      | 1                    | 0  | 1  | 1  | 11      |
| 1              | 1  | 1  | 0  | 14      | 0                    | 1  | 1  | 1  | 7       |
| 1              | 1  | 1  | 1  | 15      | 1                    | 1  | 1  | 1  | 15      |

#### TABLE 4-3: BIT-REVERSED ADDRESS MODIFIER VALUES FOR XBREV REGISTER

| Buffer Size (Words) | XB<14:0> Bit-Reversed Address Modifier Value |
|---------------------|----------------------------------------------|
| 4096                | 0x0800                                       |
| 2048                | 0x0400                                       |
| 1024                | 0x0200                                       |
| 512                 | 0x0100                                       |
| 256                 | 0x0080                                       |
| 128                 | 0x0040                                       |
| 64                  | 0x0020                                       |
| 32                  | 0x0010                                       |
| 16                  | 0x0008                                       |
| 8                   | 0x0004                                       |
| 4                   | 0x0002                                       |
| 2                   | 0x0001                                       |

NOTES:

# 7.3.2 WRITING A BLOCK OF DATA EEPROM

To write a block of data EEPROM, write to all sixteen latches first, then set the NVMCON register and program the block.

| MOV     | #LOW_ADDR_WORD,W0                    | ;  | Init pointer                                               |
|---------|--------------------------------------|----|------------------------------------------------------------|
| MOV     | #HIGH_ADDR_WORD,W1                   |    |                                                            |
| MOV     | W1 TBLPAG                            |    |                                                            |
| MOV     | #data1,W2                            | ;  | Get 1st data                                               |
| TBLWTL  | W2 [ W0] ++                          | ;  | write data                                                 |
| MOV     | #data2,W2                            | ;  | Get 2nd data                                               |
| TBLWTL  | W2 [ W0]++                           | ;  | write data                                                 |
| MOV     | ,<br>#data3,W2                       | ;  | Get 3rd data                                               |
| TBLWTL  | W2 [ W0]++                           | ;  | write data                                                 |
| MOV     | ,<br>#data4,W2                       | ;  | Get 4th data                                               |
| TBLWTL  | W2 [ W0]++                           | ;  | write data                                                 |
| MOV     | , data5, W2                          | ;  | Get 5th data                                               |
| TBLWTL  | W2 [ W0]++                           | ;  | write data                                                 |
| MOV     | #data6.W2                            | ;  | Get 6th data                                               |
| TBLWTL  | W2 [ W0]++                           | ;  | write data                                                 |
| MOV     | #data7.W2                            | ;  | Get 7th data                                               |
| TBLWTL  | W2 [ W0]++                           | ,  | write data                                                 |
| MOV     | #data8.W2                            | ,  | Get 8th data                                               |
| TRIWTI  | W2 [ W0]++                           | ΄. | write data                                                 |
| MOV     | #data9 W2                            | ΄. | Get 9th data                                               |
| TRIWTI  | $W_2 [W_0]_{++}$                     | ΄. | write data                                                 |
| MOV     | #data10 W2                           | ΄. | Get 10th data                                              |
| TRIWTI. | $W_2 [W_0] + +$                      | ΄. | write data                                                 |
| MOV     | #data11 W2                           | ΄. | Get 11th data                                              |
| TRLWTT. | $W_2 [W_0]_{++}$                     | ΄. | write data                                                 |
| MOM     | $W_{2}$ [ $W_{0}$ ] ++<br>#data12 W2 | ΄. | Get 12th data                                              |
| TBLWTL  | $W_2 [W_0]_{++}$                     | ΄. | write data                                                 |
| MOM     | $H_{2} = 13 \text{ W2}$              | ΄. | Get 13th data                                              |
|         | Huacars, W2                          | ΄. | Write data                                                 |
| IDIWII  | $WZ_{1} [W0] + +$                    | ,  | Cot 14th data                                              |
|         | HUACAI4,WZ                           | ,  | urite dete                                                 |
| IBLWIL  | W2,[W0]++                            | ;  | WILLE Uala                                                 |
|         | HUALAIS, W2                          | ;  | Get Istil data                                             |
| IBLWIL  |                                      | ;  | Wille data                                                 |
| MOV     | #data16,W2                           | ;  | Get 16th data                                              |
| TBLWILL | W2,[W0]++                            | ;  | write data. The NVMADR captures last table access address. |
| MOV     | #0x400A,W0                           | ;  | Select data EEPROM for multi word op                       |
| MOV     | W0,NVMCON                            | ;  | Operate Key to allow program operation                     |
| DISI #5 |                                      | ;  | Block all interrupts with priority <7 for                  |
|         |                                      | ;  | next 5 instructions                                        |
| MOV     | #0x55,W0                             |    |                                                            |
| MOV     | W0 NVMKEY                            | ;  | Write the 0x55 key                                         |
| MOV     | #0xAA,W1                             |    |                                                            |
| MOV     | W1,NVMKEY                            | ;  | Write the OxAA key                                         |
| BSET    | NVMCON, #WR                          | ;  | Start write cycle                                          |
| NOP     |                                      |    |                                                            |
| NOP     |                                      |    |                                                            |

# dsPIC30F6011/6012/6013/6014

#### FIGURE 11-2: 16-BIT TIMER4 BLOCK DIAGRAM







# 13.1 Timer2 and Timer3 Selection Mode

Each output compare channel can select between one of two 16-bit timers, Timer2 or Timer3.

The selection of the timers is controlled by the OCTSEL bit (OCxCON<3>). Timer2 is the default timer resource for the output compare module.

### 13.2 Simple Output Compare Match Mode

When control bits OCM<2:0> (OCxCON<2:0>) = 001, 010 or 011, the selected output compare channel is configured for one of three simple Output Compare Match modes:

- Compare forces I/O pin low
- Compare forces I/O pin high
- Compare toggles I/O pin

The OCxR register is used in these modes. The OCxR register is loaded with a value and is compared to the selected incrementing timer count. When a compare occurs, one of these Compare Match modes occurs. If the counter resets to zero before reaching the value in OCxR, the state of the OCx pin remains unchanged.

# 13.3 Dual Output Compare Match Mode

When control bits OCM<2:0> (OCxCON<2:0>) = 100 or 101, the selected output compare channel is configured for one of two Dual Output Compare modes, which are:

- Single Output Pulse mode
- Continuous Output Pulse mode

# 13.3.1 SINGLE PULSE MODE

For the user to configure the module for the generation of a single output pulse, the following steps are required (assuming timer is off):

- Determine instruction cycle time Tcy.
- Calculate desired pulse width value based on TCY.
- Calculate time to start pulse from timer start value of 0x0000.
- Write pulse width start and stop times into OCxR and OCxRS Compare registers (x denotes channel 1, 2, ...,N).
- Set Timer Period register to value equal to, or greater than value in OCxRS Compare register.
- Set OCM<2:0> = 100.
- Enable timer, TON (TxCON<15>) = 1.

To initiate another single pulse, issue another write to set OCM < 2:0 > = 100.

# 13.3.2 CONTINUOUS PULSE MODE

For the user to configure the module for the generation of a continuous stream of output pulses, the following steps are required:

- Determine instruction cycle time Tcy.
- Calculate desired pulse value based on TCY.
- Calculate timer to start pulse width from timer start value of 0x0000.
- Write pulse width start and stop times into OCxR and OCxRS (x denotes channel 1, 2, ...,N) Compare registers, respectively.
- Set Timer Period register to value equal to, or greater than value in OCxRS Compare register.
- Set OCM<2:0> = 101.
- Enable timer, TON (TxCON<15>) = 1.

# 13.4 Simple PWM Mode

When control bits OCM<2:0> (OCxCON<2:0>) = 110 or 111, the selected output compare channel is configured for the PWM mode of operation. When configured for the PWM mode of operation, OCxR is the main latch (read only) and OCxRS is the secondary latch. This enables glitchless PWM transitions.

The user must perform the following steps in order to configure the output compare module for PWM operation:

- 1. Set the PWM period by writing to the appropriate period register.
- 2. Set the PWM duty cycle by writing to the OCxRS register.
- 3. Configure the output compare module for PWM operation.
- 4. Set the TMRx prescale value and enable the Timer, TON (TxCON<15>) = 1.

#### 13.4.1 INPUT PIN FAULT PROTECTION FOR PWM

When control bits OCM<2:0> (OCxCON<2:0>) = 111, the selected output compare channel is again configured for the PWM mode of operation with the additional feature of input Fault protection. While in this mode, if a logic '0' is detected on the OCFA/B pin, the respective PWM output pin is placed in the high impedance input state. The OCFLT bit (OCxCON<4>) indicates whether a Fault condition has occurred. This state will be maintained until both of the following events have occurred:

- The external Fault condition has been removed.
- The PWM mode has been re-enabled by writing to the appropriate control bits.

# 18.0 DATA CONVERTER INTERFACE (DCI) MODULE

**Note:** This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the "*dsPIC30F Family Reference Manual*" (DS70046).

# 18.1 Module Introduction

The dsPIC30F Data Converter Interface (DCI) module allows simple interfacing of devices, such as audio coder/decoders (Codecs), A/D converters and D/A converters. The following interfaces are supported:

- Framed Synchronous Serial Transfer (Single or Multi-Channel)
- Inter-IC Sound (I<sup>2</sup>S) Interface
- AC-Link Compliant mode

The DCI module provides the following general features:

- Programmable word size up to 16 bits
- Support for up to 16 time slots, for a maximum frame size of 256 bits
- Data buffering for up to 4 samples without CPU overhead

# 18.2 Module I/O Pins

There are four I/O pins associated with the module. When enabled, the module controls the data direction of each of the four pins.

#### 18.2.1 CSCK PIN

The CSCK pin provides the serial clock for the DCI module. The CSCK pin may be configured as an input or output using the CSCKD control bit in the DCICON1 SFR. When configured as an output, the serial clock is provided by the dsPIC30F. When configured as an input, the serial clock must be provided by an external device.

#### 18.2.2 CSDO PIN

The serial data output (CSDO) pin is configured as an output only pin when the module is enabled. The CSDO pin drives the serial bus whenever data is to be transmitted. The CSDO pin is tri-stated or driven to '0' during CSCK periods when data is not transmitted, depending on the state of the CSDOM control bit. This allows other devices to place data on the serial bus during transmission periods not used by the DCI module.

## 18.2.3 CSDI PIN

The serial data input (CSDI) pin is configured as an input only pin when the module is enabled.

## 18.2.3.1 COFS PIN

The Codec frame synchronization (COFS) pin is used to synchronize data transfers that occur on the CSDO and CSDI pins. The COFS pin may be configured as an input or an output. The data direction for the COFS pin is determined by the COFSD control bit in the DCICON1 register.

The DCI module accesses the shadow registers while the CPU is in the process of accessing the memory mapped buffer registers.

#### 18.2.4 BUFFER DATA ALIGNMENT

Data values are always stored left justified in the buffers since most Codec data is represented as a signed 2's complement fractional number. If the received word length is less than 16 bits, the unused LSbs in the receive buffer registers are set to '0' by the module. If the transmitted word length is less than 16 bits, the unused LSbs in the transmit buffer register are ignored by the module. The word length setup is described in subsequent sections of this document.

#### 18.2.5 TRANSMIT/RECEIVE SHIFT REGISTER

The DCI module has a 16-bit shift register for shifting serial data in and out of the module. Data is shifted in/ out of the shift register MSb first, since audio PCM data is transmitted in signed 2's complement format.

# 18.2.6 DCI BUFFER CONTROL

The DCI module contains a buffer control unit for transferring data between the shadow buffer memory and the serial shift register. The buffer control unit is a simple 2-bit address counter that points to word locations in the shadow buffer memory. For the receive memory space (high address portion of DCI buffer memory), the address counter is concatenated with a '0' in the MSb location to form a 3-bit address. For the transmit memory space (high portion of DCI buffer memory), the address counter is concatenated with a '1' in the MSb location.

Note: The DCI buffer control unit always accesses the same relative location in the transmit and receive buffers, so only one address counter is provided.

# dsPIC30F6011/6012/6013/6014

If the oscillator has a very slow start-up time coming out of POR, BOR or Sleep, it is possible that the PWRT timer will expire before the oscillator has started. In such cases, the FSCM will be activated and the FSCM will initiate a clock failure trap, and the COSC<1:0> bits are loaded with FRC oscillator selection. This will effectively shut off the original oscillator that was trying to start.

The user may detect this situation and restart the oscillator in the clock fail trap ISR.

Upon a clock failure detection, the FSCM module will initiate a clock switch to the FRC oscillator as follows:

- 1. The COSC bits (OSCCON<13:12>) are loaded with the FRC oscillator selection value.
- 2. CF bit is set (OSCCON<3>).
- 3. OSWEN control bit (OSCCON<0>) is cleared.

For the purpose of clock switching, the clock sources are sectioned into four groups:

- 1. Primary
- 2. Secondary
- 3. Internal FRC
- 4. Internal LPRC

The user can switch between these functional groups but cannot switch between options within a group. If the primary group is selected, then the choice within the group is always determined by the FPR<3:0> Configuration bits.

The OSCCON register holds the control and status bits related to clock switching.

- COSC<1:0>: Read-only status bits always reflect the current oscillator group in effect.
- NOSC<1:0>: Control bits which are written to indicate the new oscillator group of choice.
  - On POR and BOR, COSC<1:0> and NOSC<1:0> are both loaded with the Configuration bit values FOS<1:0>.
- LOCK: The LOCK status bit indicates a PLL lock.
- CF: Read only status bit indicating if a clock fail detect has occurred.
- OSWEN: Control bit changes from a '0' to a '1' when a clock transition sequence is initiated. Clearing the OSWEN control bit will abort a clock transition in progress (used for hang-up situations).

If Configuration bits FCKSM<1:0> = 1x, then the clock switching and Fail-Safe Clock monitoring functions are disabled. This is the default Configuration bit setting.

If clock switching is disabled, then the FOS<1:0> and FPR<3:0> bits directly control the oscillator selection and the COSC<1:0> bits do not control the clock selection. However, these bits will reflect the clock source selection.

Note: The application should not attempt to switch to a clock of frequency lower than 100 KHz when the fail-safe clock monitor is enabled. If such clock switching is performed, the device may generate an oscillator fail trap and switch to the Fast RC oscillator.

## 20.2.8 PROTECTION AGAINST ACCIDENTAL WRITES TO OSCCON

A write to the OSCCON register is intentionally made difficult because it controls clock switching and clock scaling.

To write to the OSCCON low byte, the following code sequence must be executed without any other instructions in between:

Byte Write "0x46" to OSCCON low Byte Write "0x57" to OSCCON low

Byte write is allowed for one instruction cycle. Write the desired value or use bit manipulation instruction.

To write to the OSCCON high byte, the following instructions must be executed without any other instructions in between:

Byte Write "0x78" to OSCCON high Byte Write "0x9A" to OSCCON high

Byte write is allowed for one instruction cycle. Write the desired value or use bit manipulation instruction.

# 20.3 Reset

The dsPIC30F differentiates between various kinds of Reset:

- a) Power-on Reset (POR)
- b) MCLR Reset during normal operation
- c) MCLR Reset during Sleep
- d) Watchdog Timer (WDT) Reset (during normal operation)
- e) Programmable Brown-out Reset (BOR)
- f) RESET Instruction
- g) Reset caused by trap lockup (TRAPR)
- Reset caused by illegal opcode or by using an uninitialized W register as an address pointer (IOPUWR)

Different registers are affected in different ways by various Reset conditions. Most registers are not affected by a WDT wake-up since this is viewed as the resumption of normal operation. Status bits from the RCON register are set or cleared differently in different Reset situations, as indicated in Table 20-5. These bits are used in software to determine the nature of the Reset.

A block diagram of the On-Chip Reset Circuit is shown in Figure 20-2.

A  $\overline{\text{MCLR}}$  noise filter is provided in the  $\overline{\text{MCLR}}$  Reset path. The filter detects and ignores small pulses.

Internally generated Resets do not drive MCLR pin low.



# 20.3.1 POR: POWER-ON RESET

A power-on event will generate an internal POR pulse when a VDD rise is detected. The Reset pulse will occur at the POR circuit threshold voltage (VPOR) which is nominally 1.85V. The device supply voltage characteristics must meet specified starting voltage and rise rate requirements. The POR pulse will reset a POR timer and place the device in the Reset state. The POR also selects the device clock source identified by the oscillator configuration fuses. The POR circuit inserts a small delay, TPOR, which is nominally 10  $\mu$ s and ensures that the device bias circuits are stable. Furthermore, a user selected power-up time-out (TPWRT) is applied. The TPWRT parameter is based on device Configuration bits and can be 0 ms (no delay), 4 ms, 16 ms, or 64 ms. The total delay is at device power-up, TPOR + TPWRT. When these delays have expired, SYSRST will be negated on the next leading edge of the Q1 clock and the PC will jump to the Reset vector.

The timing for the  $\overline{SYSRST}$  signal is shown in Figure 20-3 through Figure 20-5.

# 20.4 Watchdog Timer (WDT)

### 20.4.1 WATCHDOG TIMER OPERATION

The primary function of the Watchdog Timer (WDT) is to reset the processor in the event of a software malfunction. The WDT is a free-running timer which runs off an on-chip RC oscillator, requiring no external component. Therefore, the WDT timer will continue to operate even if the main processor clock (e.g., the crystal oscillator) fails.

#### 20.4.2 ENABLING AND DISABLING THE WDT

The Watchdog Timer can be "enabled" or "disabled" only through a Configuration bit (FWDTEN) in the Configuration register, FWDT.

Setting FWDTEN = 1 enables the Watchdog Timer. The enabling is done when programming the device. By default, after chip erase, FWDTEN bit = 1. Any device programmer capable of programming dsPIC30F devices allows programming of this and other Configuration bits.

If enabled, the WDT will increment until it overflows or "times out". A WDT time-out will force a device Reset (except during Sleep). To prevent a WDT time-out, the user must clear the Watchdog Timer using a CLRWDT instruction.

If a WDT times out during Sleep, the device will wakeup. The WDTO bit in the RCON register will be cleared to indicate a wake-up resulting from a WDT time-out.

Setting FWDTEN = 0 allows user software to enable/ disable the Watchdog Timer via the SWDTEN (RCON<5>) control bit.

# 20.5 Low-Voltage Detect

The Low-Voltage Detect (LVD) module is used to detect when the VDD of the device drops below a threshold value, VLVD, which is determined by the LVDL<3:0> bits (RCON<11:8>) and is thus user programmable. The internal voltage reference circuitry requires a nominal amount of time to stabilize, and the BGST bit (RCON<13>) indicates when the voltage reference has stabilized.

In some devices, the LVD threshold voltage may be applied externally on the LVDIN pin.

The LVD module is enabled by setting the LVDEN bit (RCON<12>).

# 20.6 Power Saving Modes

There are two power-saving states that can be entered through the execution of a special instruction, PWRSAV. These are Sleep and Idle.

The format of the PWRSAV instruction is as follows:

PWRSAV <parameter>, where 'parameter' defines
Idle or Sleep mode.

## 20.6.1 SLEEP MODE

In Sleep mode, the clock to the CPU and peripherals is shutdown. If an on-chip oscillator is being used, it is shutdown.

The Fail-Safe Clock Monitor is not functional during Sleep since there is no clock to monitor. However, LPRC clock remains active if WDT is operational during Sleep.

The brown-out protection circuit and the Low-Voltage Detect circuit, if enabled, will remain functional during Sleep.

The processor wakes up from Sleep if at least one of the following conditions has occurred:

- any interrupt that is individually enabled and meets the required priority level
- any Reset (POR, BOR and MCLR)
- WDT time-out

On waking up from Sleep mode, the processor will restart the same clock that was active prior to entry into Sleep mode. When clock switching is enabled, bits COSC<1:0> will determine the oscillator source that will be used on wake-up. If clock switch is disabled, then there is only one system clock.

**Note:** If a POR or BOR occurred, the selection of the oscillator is based on the FOS<1:0> and FPR<3:0> Configuration bits.

If the clock source is an oscillator, the clock to the device will be held off until OST times out (indicating a stable oscillator). If PLL is used, the system clock is held off until LOCK = 1 (indicating that the PLL is stable). In either case, TPOR, TLOCK and TPWRT delays are applied.

If EC, FRC, LPRC or EXTRC oscillators are used, then a delay of TPOR (~ 10  $\mu$ s) is applied. This is the smallest delay possible on wake-up from Sleep.

Moreover, if LP oscillator was active during Sleep and LP is the oscillator used on wake-up, then the start-up delay will be equal to TPOR. PWRT delay and OST timer delay are not applied. In order to have -the smallest possible start-up delay when waking up from Sleep, one of these faster wake-up options should be selected before entering Sleep. NOTES:

## TABLE 21-2: INSTRUCTION SET OVERVIEW

| Base<br>Instr<br># | Assembly<br>Mnemonic | Assembly Syntax |                | Description                              | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|--------------------|----------------------|-----------------|----------------|------------------------------------------|---------------|----------------|--------------------------|
| 1                  | ADD                  | ADD             | Acc            | Add Accumulators                         | 1             | 1              | OA,OB,SA,SB              |
|                    |                      | ADD             | f              | f = f + WREG                             | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD             | f,WREG         | WREG = f + WREG                          | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD             | #lit10,Wn      | Wd = lit10 + Wd                          | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD             | Wb,Ws,Wd       | Wd = Wb + Ws                             | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD             | Wb,#lit5,Wd    | Wd = Wb + lit5                           | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD             | Wso,#Slit4,Acc | 16-bit Signed Add to Accumulator         | 1             | 1              | OA,OB,SA,SB              |
| 2                  | ADDC                 | ADDC            | f              | f = f + WREG + (C)                       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADDC            | f,WREG         | WREG = f + WREG + (C)                    | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADDC            | #lit10,Wn      | Wd = lit10 + Wd + (C)                    | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADDC            | Wb,Ws,Wd       | Wd = Wb + Ws + (C)                       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADDC            | Wb,#lit5,Wd    | Wd = Wb + lit5 + (C)                     | 1             | 1              | C,DC,N,OV,Z              |
| 3                  | AND                  | AND             | f              | f = f .AND. WREG                         | 1             | 1              | N,Z                      |
|                    |                      | AND             | f,WREG         | WREG = f .AND. WREG                      | 1             | 1              | N,Z                      |
|                    |                      | AND             | #lit10,Wn      | Wd = lit10 .AND. Wd                      | 1             | 1              | N,Z                      |
|                    |                      | AND             | Wb,Ws,Wd       | Wd = Wb .AND. Ws                         | 1             | 1              | N,Z                      |
|                    |                      | AND             | Wb,#lit5,Wd    | Wd = Wb .AND. lit5                       | 1             | 1              | N,Z                      |
| 4                  | ASR                  | ASR             | f              | f = Arithmetic Right Shift f             | 1             | 1              | C,N,OV,Z                 |
|                    |                      | ASR             | f,WREG         | WREG = Arithmetic Right Shift f          | 1             | 1              | C,N,OV,Z                 |
|                    |                      | ASR             | Ws,Wd          | Wd = Arithmetic Right Shift Ws           | 1             | 1              | C,N,OV,Z                 |
|                    |                      | ASR             | Wb,Wns,Wnd     | Wnd = Arithmetic Right Shift Wb by Wns   | 1             | 1              | N,Z                      |
|                    |                      | ASR             | Wb,#lit5,Wnd   | Wnd = Arithmetic Right Shift Wb by lit5  | 1             | 1              | N,Z                      |
| 5                  | BCLR                 | BCLR            | f,#bit4        | Bit Clear f                              | 1             | 1              | None                     |
|                    |                      | BCLR            | Ws,#bit4       | Bit Clear Ws                             | 1             | 1              | None                     |
| 6                  | BRA                  | BRA             | C,Expr         | Branch if Carry                          | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | GE, Expr       | Branch if greater than or equal          | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | GEU, Expr      | Branch if unsigned greater than or equal | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | GT, Expr       | Branch if greater than                   | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | GTU, Expr      | Branch if unsigned greater than          | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | LE, Expr       | Branch if less than or equal             | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | LEU, Expr      | Branch if unsigned less than or equal    | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | LT, Expr       | Branch if less than                      | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | LTU. Expr      | Branch if unsigned less than             | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | N, Expr        | Branch if Negative                       | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | NC, Expr       | Branch if Not Carry                      | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | NN, Expr       | Branch if Not Negative                   | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | NOV, Expr      | Branch if Not Overflow                   | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | NZ, Expr       | Branch if Not Zero                       | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | OA, Expr       | Branch if Accumulator A overflow         | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | OB, Expr       | Branch if Accumulator B overflow         | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | OV.Expr        | Branch if Overflow                       | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | SA. Expr       | Branch if Accumulator A saturated        | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | SB.Expr        | Branch if Accumulator B saturated        | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | Expr           | Branch Unconditionally                   | 1             | 2              | None                     |
|                    |                      | BRA Z.Expr      |                | Branch if Zero                           | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | , <u>r</u> =   | Computed Branch                          | . 1           | 2              | None                     |
| 7                  | BSET                 | BSET            | f,#bit4        | Bit Set f                                | 1             | 1              | None                     |
|                    |                      | BSET            | Ws,#bit4       | Bit Set Ws                               | 1             | 1              | None                     |
| 8                  | BSW                  | BSW.C           | Ws,Wb          | Write C bit to Ws <wb></wb>              | 1             | 1              | None                     |
|                    |                      | BSW.Z           | Ws,Wb          | Write Z bit to Ws <wb></wb>              | 1             | 1              | None                     |

#### TABLE 23-2: THERMAL OPERATING CONDITIONS

| Rating                                                                                                                                                                                                                      | Symbol         | Min                                 | Тур                           | Max  | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------------|-------------------------------|------|------|
| dsPIC30F601x-30I                                                                                                                                                                                                            |                |                                     |                               |      |      |
| Operating Junction Temperature Range                                                                                                                                                                                        | TJ             | -40                                 |                               | +125 | °C   |
| Operating Ambient Temperature Range                                                                                                                                                                                         | T <sub>A</sub> | -40                                 |                               | +85  | °C   |
| dsPIC30F601x-20I                                                                                                                                                                                                            |                |                                     |                               |      |      |
| Operating Junction Temperature Range                                                                                                                                                                                        | TJ             | -40                                 |                               | +150 | °C   |
| Operating Ambient Temperature Range                                                                                                                                                                                         | T <sub>A</sub> | -40                                 |                               | +85  | °C   |
| dsPIC30F601x-20E                                                                                                                                                                                                            |                |                                     |                               |      |      |
| Operating Junction Temperature Range                                                                                                                                                                                        | TJ             | -40                                 |                               | +150 | °C   |
| Operating Ambient Temperature Range                                                                                                                                                                                         | T <sub>A</sub> | -40                                 |                               | +125 | °C   |
| Power Dissipation:<br>Internal chip power dissipation:<br>$P_{INT} = V_{DD} \times (I_{DD} - \sum I_{OH})$ I/O Pin power dissipation:<br>$P_{I/O} = \sum (\{V_{DD} - V_{OH}\} \times I_{OH}) + \sum (V_{OL} \times I_{OL})$ | P <sub>D</sub> | P <sub>INT</sub> + P <sub>I/O</sub> |                               |      | W    |
| Maximum Allowed Power Dissipation                                                                                                                                                                                           | PDMAX          | (]                                  | $(\Gamma_J - T_A) / \theta_A$ | JA   | W    |

#### TABLE 23-3: THERMAL PACKAGING CHARACTERISTICS

| Characteristic                                      | Symbol        | Тур | Max | Unit | Notes |
|-----------------------------------------------------|---------------|-----|-----|------|-------|
| Package Thermal Resistance, 80-pin TQFP (14x14x1mm) | $\theta_{JA}$ |     | 50  | °C/W | 1     |
| Package Thermal Resistance, 64-pin TQFP (14x14x1mm) | $\theta_{JA}$ |     | 50  | °C/W | 1     |
|                                                     |               |     |     |      |       |

**Note 1:** Junction to ambient thermal resistance, Theta-ja ( $\theta_{JA}$ ) numbers are achieved by package simulations.

#### TABLE 23-4: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS

| DC CHARACTERISTICS               |        |                                                                     | $ \begin{array}{l} \mbox{Standard Operating Conditions: 2.5V to 5.5V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array} $ |                    |     |       |                                  |  |
|----------------------------------|--------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|----------------------------------|--|
| Param<br>No.                     | Symbol | Characteristic                                                      | Min                                                                                                                                                                                                                                                                                       | Typ <sup>(1)</sup> | Max | Units | Conditions                       |  |
| Operating Voltage <sup>(2)</sup> |        |                                                                     |                                                                                                                                                                                                                                                                                           |                    |     |       |                                  |  |
| DC10                             | Vdd    | Supply Voltage                                                      | 2.5                                                                                                                                                                                                                                                                                       | —                  | 5.5 | V     | Industrial temperature           |  |
| DC11                             | Vdd    | Supply Voltage                                                      | 3.0                                                                                                                                                                                                                                                                                       | —                  | 5.5 | V     | Extended temperature             |  |
| DC12                             | Vdr    | RAM Data Retention Voltage <sup>(3)</sup>                           |                                                                                                                                                                                                                                                                                           | 1.5                | —   | V     |                                  |  |
| DC16                             | VPOR   | VDD Start Voltage<br>to ensure internal<br>Power-on Reset signal    |                                                                                                                                                                                                                                                                                           | Vss                | —   | V     |                                  |  |
| DC17                             | SVDD   | <b>VDD Rise Rate</b><br>to ensure internal<br>Power-on Reset signal | 0.05                                                                                                                                                                                                                                                                                      |                    |     | V/ms  | 0-5V in 0.1 sec<br>0-3V in 60 ms |  |

Note 1: Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: These parameters are characterized but not tested in manufacturing.

3: This is the limit to which VDD can be lowered without losing RAM data.

| DC CHARACTERISTICS |        |                                               | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.5V to 5.5V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^\circ C \leq TA \leq +85^\circ C \mbox{ for Industrial} \\ & -40^\circ C \leq TA \leq +125^\circ C \mbox{ for Extended} \end{array}$ |      |     |      |       |            |
|--------------------|--------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|------------|
| Param<br>No.       | Symbol | Characteristic                                | 1)                                                                                                                                                                                                                                                                                  | Min  | Тур | Max  | Units | Conditions |
| LV10               | Vplvd  | LVDL Voltage on VDD transition<br>high to low | LVDL = 0000 <sup>(2)</sup>                                                                                                                                                                                                                                                          |      |     |      | V     |            |
|                    |        |                                               | LVDL = 0001 <sup>(2)</sup>                                                                                                                                                                                                                                                          |      |     | _    | V     |            |
|                    |        |                                               | LVDL = 0010 <sup>(2)</sup>                                                                                                                                                                                                                                                          |      |     | _    | V     |            |
|                    |        |                                               | LVDL = 0011(2)                                                                                                                                                                                                                                                                      |      |     | _    | V     |            |
|                    |        |                                               | LVDL = 0100                                                                                                                                                                                                                                                                         | 2.50 |     | 2.65 | V     |            |
|                    |        |                                               | LVDL = 0101                                                                                                                                                                                                                                                                         | 2.70 | _   | 2.86 | V     |            |
|                    |        |                                               | LVDL = 0110                                                                                                                                                                                                                                                                         | 2.80 |     | 2.97 | V     |            |
|                    |        |                                               | LVDL = 0111                                                                                                                                                                                                                                                                         | 3.00 |     | 3.18 | V     |            |
|                    |        |                                               | LVDL = 1000                                                                                                                                                                                                                                                                         | 3.30 |     | 3.50 | V     |            |
|                    |        |                                               | LVDL = 1001                                                                                                                                                                                                                                                                         | 3.50 |     | 3.71 | V     |            |
|                    |        |                                               | LVDL = 1010                                                                                                                                                                                                                                                                         | 3.60 |     | 3.82 | V     |            |
|                    |        |                                               | LVDL = 1011                                                                                                                                                                                                                                                                         | 3.80 | _   | 4.03 | V     |            |
|                    |        |                                               | LVDL = 1100                                                                                                                                                                                                                                                                         | 4.00 |     | 4.24 | V     |            |
|                    |        |                                               | LVDL = 1101                                                                                                                                                                                                                                                                         | 4.20 | _   | 4.45 | V     |            |
|                    |        |                                               | LVDL = 1110                                                                                                                                                                                                                                                                         | 4.50 | _   | 4.77 | V     |            |
| LV15               | VLVDIN | External LVD input pin<br>threshold voltage   | LVDL = 1111                                                                                                                                                                                                                                                                         |      |     | —    | V     |            |

#### TABLE 23-10: ELECTRICAL CHARACTERISTICS: LVDL

**Note 1:** These parameters are characterized but not tested in manufacturing.

**2:** These values not in usable operating range.

### FIGURE 23-2: BROWN-OUT RESET CHARACTERISTICS



#### FIGURE 23-8: TYPE A, B AND C TIMER EXTERNAL CLOCK TIMING CHARACTERISTICS



# TABLE 23-23: TYPE A TIMER (TIMER1) EXTERNAL CLOCK TIMING REQUIREMENTS<sup>(1)</sup>

| AC CHARACTERISTICS |           |                                                                |                                                                  | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |              |     |            |                                          |                               |  |
|--------------------|-----------|----------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------|--------------|-----|------------|------------------------------------------|-------------------------------|--|
| Param<br>No.       | Symbol    | Charact                                                        | eristic                                                          |                                                       | Min          | Тур | Max        | Units                                    | Conditions                    |  |
| TA10               | ТтхН      | TxCK High Time                                                 | e Synchronous,<br>no prescaler<br>Synchronous,<br>with prescaler |                                                       | 0.5 TCY + 20 |     | —          | ns                                       | Must also meet parameter TA15 |  |
|                    |           |                                                                |                                                                  |                                                       | 10           |     | —          | ns                                       |                               |  |
|                    |           | Asyr                                                           |                                                                  | onous                                                 | 10           | _   | —          | ns                                       |                               |  |
| TA11               | ΤτxL      | TxCK Low Time                                                  | Synchronous,<br>no prescaler                                     |                                                       | 0.5 TCY + 20 |     | _          | ns                                       | Must also meet parameter TA15 |  |
|                    |           |                                                                | Synchronous,<br>with prescale                                    |                                                       | 10           |     | —          | ns                                       |                               |  |
|                    |           |                                                                | Asynchronous                                                     |                                                       | 10           |     | —          | ns                                       |                               |  |
| TA15               | ΤτχΡ      | TxCK Input Period Synchronous,<br>no prescaler                 |                                                                  | nous,<br>caler                                        | Tcy + 10     |     | —          | ns                                       |                               |  |
| Synchr<br>with pre |           | Synchronous, with prescaler                                    |                                                                  | Greater of:<br>20 ns or<br>(TCY + 40)/N               |              | _   | _          | N = prescale<br>value<br>(1, 8, 64, 256) |                               |  |
|                    |           |                                                                | Asynchr                                                          | onous                                                 | 20           |     | —          | ns                                       |                               |  |
| OS60               | Ft1       | SOSC1/T1CK oscil<br>frequency range (o<br>by setting bit TCS ( | illator input<br>oscillator enabled<br>(T1CON, bit 1))           |                                                       | DC           |     | 50         | kHz                                      |                               |  |
| TA20               | TCKEXTMRL | Delay from External TxCK Clock<br>Edge to Timer Increment      |                                                                  | lock                                                  | 0.5 TCY      |     | 1.5<br>TCY | _                                        |                               |  |

Note 1: Timer1 is a Type A.

| AC CHARACTERISTICS |                       |                                              | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.5V to 5.5V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^\circ C \leq TA \leq +85^\circ C \mbox{ for Industrial} \\ & -40^\circ C \leq TA \leq +125^\circ C \mbox{ for Extended} \end{array}$ |                    |     |       |                       |  |
|--------------------|-----------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|-----------------------|--|
| Param<br>No.       | Symbol                | Characteristic <sup>(1)</sup>                | Min                                                                                                                                                                                                                                                                                 | Тур <sup>(2)</sup> | Мах | Units | Conditions            |  |
| SP10               | TscL                  | SCKx output low time <sup>(3)</sup>          | Tcy/2                                                                                                                                                                                                                                                                               | _                  |     | ns    |                       |  |
| SP11               | TscH                  | SCKx output high time <sup>(3)</sup>         | Tcy/2                                                                                                                                                                                                                                                                               | —                  | _   | ns    | —                     |  |
| SP20               | TscF                  | SCKx output fall time <sup>(4)</sup>         | —                                                                                                                                                                                                                                                                                   | —                  | _   | ns    | See parameter<br>D032 |  |
| SP21               | TscR                  | SCKx output rise time <sup>(4)</sup>         | —                                                                                                                                                                                                                                                                                   | —                  | _   | ns    | See parameter<br>D031 |  |
| SP30               | TdoF                  | SDOx data output fall time <sup>(4)</sup>    | —                                                                                                                                                                                                                                                                                   | —                  | —   | ns    | See parameter<br>D032 |  |
| SP31               | TdoR                  | SDOx data output rise time <sup>(4)</sup>    | —                                                                                                                                                                                                                                                                                   | —                  | —   | ns    | See parameter<br>D031 |  |
| SP35               | TscH2doV,<br>TscL2doV | SDOx data output valid after SCKx edge       | —                                                                                                                                                                                                                                                                                   | —                  | 30  | ns    | —                     |  |
| SP36               | TdoV2sc,<br>TdoV2scL  | SDOx data output setup to<br>first SCKx edge | 30                                                                                                                                                                                                                                                                                  | —                  |     | ns    | —                     |  |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup time of SDIx data input to SCKx edge   | 20                                                                                                                                                                                                                                                                                  | _                  |     | ns    | —                     |  |
| SP41               | TscH2diL,<br>TscL2diL | Hold time of SDIx data input to SCKx edge    | 20                                                                                                                                                                                                                                                                                  | —                  | _   | ns    | —                     |  |

#### TABLE 23-32: SPI MODULE MASTER MODE (CKE = 1) TIMING REQUIREMENTS

**Note 1:** These parameters are characterized but not tested in manufacturing.

2: Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

**3:** The minimum clock period for SCK is 100 ns. Therefore, the clock generated in master mode must not violate this specification.

4: Assumes 50 pF load on all SPI pins.

#### FIGURE 23-16: SPI MODULE SLAVE MODE (CKE = 0) TIMING CHARACTERISTICS



| AC CHARACTERISTICS |                       |                                                    | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.5V to 5.5V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^\circ C \leq TA \leq +85^\circ C \mbox{ for Industrial} \\ & -40^\circ C \leq TA \leq +125^\circ C \mbox{ for Extended} \end{array}$ |                    |     |       |                       |  |
|--------------------|-----------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|-----------------------|--|
| Param<br>No.       | Symbol                | Characteristic <sup>(1)</sup>                      | Min                                                                                                                                                                                                                                                                                 | Тур <sup>(2)</sup> | Мах | Units | Conditions            |  |
| SP70               | TscL                  | SCKx Input Low Time                                | 30                                                                                                                                                                                                                                                                                  | —                  | —   | ns    | —                     |  |
| SP71               | TscH                  | SCKx Input High Time                               | 30                                                                                                                                                                                                                                                                                  | —                  | —   | ns    | —                     |  |
| SP72               | TscF                  | SCKx Input Fall Time <sup>(3)</sup>                | _                                                                                                                                                                                                                                                                                   | 10                 | 25  | ns    | _                     |  |
| SP73               | TscR                  | SCKx Input Rise Time <sup>(3)</sup>                | _                                                                                                                                                                                                                                                                                   | 10                 | 25  | ns    |                       |  |
| SP30               | TdoF                  | SDOx Data Output Fall Time <sup>(3)</sup>          | _                                                                                                                                                                                                                                                                                   | _                  | _   | ns    | See parameter<br>D032 |  |
| SP31               | TdoR                  | SDOx Data Output Rise Time <sup>(3)</sup>          | —                                                                                                                                                                                                                                                                                   | —                  | —   | ns    | See parameter<br>D031 |  |
| SP35               | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge          | _                                                                                                                                                                                                                                                                                   | _                  | 30  | ns    | —                     |  |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input to SCKx Edge         | 20                                                                                                                                                                                                                                                                                  | _                  | _   | ns    | _                     |  |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input<br>to SCKx Edge       | 20                                                                                                                                                                                                                                                                                  | —                  | _   | ns    | —                     |  |
| SP50               | TssL2scH,<br>TssL2scL | SSx↓ to SCKx↑ or SCKx↓ Input                       | 120                                                                                                                                                                                                                                                                                 | _                  | _   | ns    | —                     |  |
| SP51               | TssH2doZ              | SSx↑ to SDOx Output<br>Hi-Impedance <sup>(3)</sup> | 10                                                                                                                                                                                                                                                                                  | —                  | 50  | ns    | —                     |  |
| SP52               | TscH2ssH<br>TscL2ssH  | SSx after SCK Edge                                 | 1.5 TCY +<br>40                                                                                                                                                                                                                                                                     | —                  | —   | ns    | —                     |  |

# TABLE 23-33: SPI MODULE SLAVE MODE (CKE = 0) TIMING REQUIREMENTS

Note 1: These parameters are characterized but not tested in manufacturing.

2: Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

3: Assumes 50 pF load on all SPI pins.



#### FIGURE 23-17: SPI MODULE SLAVE MODE (CKE = 1) TIMING CHARACTERISTICS

#### TABLE 23-34: SPI MODULE SLAVE MODE (CKE = 1) TIMING REQUIREMENTS

| AC CHARACTERISTICS |                       |                                            | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.5V to 5.5V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^\circ C \leq TA \leq +85^\circ C \mbox{ for Industrial} \\ & -40^\circ C \leq TA \leq +125^\circ C \mbox{ for Extended} \end{array}$ |                    |     |       |                       |  |
|--------------------|-----------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|-----------------------|--|
| Param<br>No.       | Symbol                | Characteristic <sup>(1)</sup>              | Min                                                                                                                                                                                                                                                                                 | Тур <sup>(2)</sup> | Max | Units | Conditions            |  |
| SP70               | TscL                  | SCKx Input Low Time                        | 30                                                                                                                                                                                                                                                                                  | _                  |     | ns    | —                     |  |
| SP71               | TscH                  | SCKx Input High Time                       | 30                                                                                                                                                                                                                                                                                  | —                  | _   | ns    | —                     |  |
| SP72               | TscF                  | SCKx Input Fall Time <sup>(3)</sup>        |                                                                                                                                                                                                                                                                                     | 10                 | 25  | ns    | —                     |  |
| SP73               | TscR                  | SCKx Input Rise Time <sup>(3)</sup>        | _                                                                                                                                                                                                                                                                                   | 10                 | 25  | ns    | —                     |  |
| SP30               | TdoF                  | SDOx Data Output Fall Time <sup>(3)</sup>  | —                                                                                                                                                                                                                                                                                   | —                  |     | ns    | See parameter<br>D032 |  |
| SP31               | TdoR                  | SDOX Data Output Rise Time <sup>(3)</sup>  | _                                                                                                                                                                                                                                                                                   | —                  | _   | ns    | See parameter<br>D031 |  |
| SP35               | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge  |                                                                                                                                                                                                                                                                                     | _                  | 30  | ns    | —                     |  |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input to SCKx Edge | 20                                                                                                                                                                                                                                                                                  | _                  | _   | ns    | —                     |  |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge  | 20                                                                                                                                                                                                                                                                                  | —                  | _   | ns    | —                     |  |

Note 1: These parameters are characterized but not tested in manufacturing.

2: Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

**3:** The minimum clock period for SCK is 100 ns. Therefore, the clock generated in master mode must not violate this specification.

4: Assumes 50 pF load on all SPI pins.