



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 48MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 22                                                                          |
| Program Memory Size        | 128KB (64K x 16)                                                            |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 3.8K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.15V ~ 3.6V                                                                |
| Data Converters            | A/D 10x10b/12b                                                              |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                              |
| Supplier Device Package    | 28-SSOP                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f27j13t-i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 3.3 Clock Sources and Oscillator Switching

Like previous PIC18 enhanced devices, the PIC18F47J13 Family includes a feature that allows the device clock source to be switched from the main oscillator to an alternate, low-frequency clock source. PIC18F47J13 Family devices offer two alternate clock sources. When an alternate clock source is enabled, the various power-managed operating modes are available.

Essentially, there are three clock sources for these devices:

- Primary Oscillators
- Secondary Oscillators
- Internal Oscillator Block

The **Primary Oscillators** include the External Crystal and Resonator modes, the External Clock modes and the internal oscillator block. The particular mode is defined by the FOSC<2:0> Configuration bits. The details of these modes are covered earlier in this chapter.

The **Secondary Oscillators** are external sources that are not connected to the OSC1 or OSC2 pins. These sources may continue to operate even after the controller is placed in a power-managed mode.

PIC18F47J13 Family devices offer the Timer1 oscillator as a secondary oscillator. This oscillator, in all power-managed modes, is often the time base for functions such as a Real-Time Clock (RTC). Most often, a 32.768 kHz watch crystal is connected between the RC0/T1OSO/T1CKI/RP11 and RC1/CCP8/T1OSI/RP12 pins. Like the HS Oscillator mode circuits, loading capacitors are also connected from each pin to ground. The Timer1 oscillator is discussed in larger detail in Section 13.5 "Timer1 Oscillator".

In addition to being a primary clock source, the **postscaled internal clock** is available as a power-managed mode clock source. The INTRC source is also used as the clock source for several special features, such as the WDT and Fail-Safe Clock Monitor (FSCM).

## 3.3.1 OSCILLATOR CONTROL REGISTER

The OSCCON register (Register 3-2) controls several aspects of the device clock's operation, both in full-power operation and in power-managed modes.

The System Clock Select bits, SCS<1:0>, select the clock source. The available clock sources are the primary clock (defined by the FOSC<2:0> Configuration bits), the secondary clock (Timer1 oscillator) and the postscaled internal clock. The clock source changes immediately, after one or more of the bits is written to, following a brief clock transition interval. The SCS bits are cleared on all forms of Reset.

The Internal Oscillator Frequency Select bits, IRCF<2:0>, select the frequency output provided on the postscaled internal clock line. The choices are the INTRC source, the INTOSC source (8 MHz) or one of the frequencies derived from the INTOSC postscaler (31 kHz to 4 MHz). If the postscaled internal clock is supplying the device clock, changing the states of these bits will have an immediate change on the internal oscillator's output. On device Resets, the default output frequency of the INTOSC postscaler is set at 4 MHz.

When an output frequency of 31 kHz is selected (IRCF<2:0> = 000), users may choose the internal oscillator, which acts as the source. This is done with the INTSRC bit in the OSCTUNE register (OSCTUNE<7>). Setting this bit selects INTOSC as a 31.25 kHz clock source by enabling the divide-by-256 output of the INTOSC postscaler. Clearing INTSRC selects INTRC (nominally 31 kHz) as the clock source.

This option allows users to select the tunable and more precise INTOSC as a clock source, while maintaining power savings with a very low clock speed. Regardless of the setting of INTSRC, INTRC always remains the clock source for features such as the WDT and the FSCM.

The OSTS and SOSCRUN bits indicate which clock source is currently providing the device clock. The OSTS bit indicates that the Oscillator Start-up Timer (OST) has timed out and the primary clock is providing the device clock in primary clock modes. The SOSCRUN bit (OSC-CON2<6>) indicates when the Timer1 oscillator is providing the device clock in secondary clock modes. In power-managed modes, only one of these bits will be set at any time. If none of these bits are set, the INTRC is providing the clock or the internal oscillator block has just started and is not yet stable.

The IDLEN bit determines if the device goes into Sleep mode, or one of the Idle modes, when the SLEEP instruction is executed.

| Register | Applicable Devices |             | Power-on Reset,<br>Brown-out Reset,<br>Wake From Deep<br>Sleep | MCLR Resets<br>WDT Reset<br>RESET Instruction<br>Stack Resets<br>CM Resets | Wake-up via WDT<br>or Interrupt |
|----------|--------------------|-------------|----------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------|
| RPOR16   | PIC18F2XJ13        | PIC18F4XJ13 | 0 0000                                                         | 0 0000                                                                     | u uuuu                          |
| RPOR15   | PIC18F2XJ13        | PIC18F4XJ13 | 0 0000                                                         | 0 0000                                                                     | u uuuu                          |
| RPOR14   | PIC18F2XJ13        | PIC18F4XJ13 | 0 0000                                                         | 0 0000                                                                     | u uuuu                          |
| RPOR13   | PIC18F2XJ13        | PIC18F4XJ13 | 0 0000                                                         | 0 0000                                                                     | u uuuu                          |
| RPOR12   | PIC18F2XJ13        | PIC18F4XJ13 | 0 0000                                                         | 0 0000                                                                     | u uuuu                          |
| RPOR11   | PIC18F2XJ13        | PIC18F4XJ13 | 0 0000                                                         | 0 0000                                                                     | u uuuu                          |
| RPOR10   | PIC18F2XJ13        | PIC18F4XJ13 | 0 0000                                                         | 0 0000                                                                     | u uuuu                          |
| RPOR9    | PIC18F2XJ13        | PIC18F4XJ13 | 0 0000                                                         | 0 0000                                                                     | u uuuu                          |
| RPOR8    | PIC18F2XJ13        | PIC18F4XJ13 | 0 0000                                                         | 0 0000                                                                     | u uuuu                          |
| RPOR7    | PIC18F2XJ13        | PIC18F4XJ13 | 0 0000                                                         | 0 0000                                                                     | u uuuu                          |
| RPOR6    | PIC18F2XJ13        | PIC18F4XJ13 | 0 0000                                                         | 0 0000                                                                     | u uuuu                          |
| RPOR5    | PIC18F2XJ13        | PIC18F4XJ13 | 0 0000                                                         | 0 0000                                                                     | u uuuu                          |
| RPOR4    | PIC18F2XJ13        | PIC18F4XJ13 | 0 0000                                                         | 0 0000                                                                     | u uuuu                          |
| RPOR3    | PIC18F2XJ13        | PIC18F4XJ13 | 0 0000                                                         | 0 0000                                                                     | u uuuu                          |
| RPOR2    | PIC18F2XJ13        | PIC18F4XJ13 | 0 0000                                                         | 0 0000                                                                     | u uuuu                          |
| RPOR1    | PIC18F2XJ13        | PIC18F4XJ13 | 0 0000                                                         | 0 0000                                                                     | u uuuu                          |
| RPOR0    | PIC18F2XJ13        | PIC18F4XJ13 | 0 0000                                                         | 0 0000                                                                     | u uuuu                          |
| PPSCON   | PIC18F2XJ13        | PIC18F4XJ13 | 0                                                              | 0                                                                          | u                               |
| PMDIS3   | PIC18F2XJ13        | PIC18F4XJ13 | 0000 0000                                                      | 0000 0000                                                                  | uuuu uuuu                       |
| PMDIS2   | PIC18F2XJ13        | PIC18F4XJ13 | -0-0 0000                                                      | -0-0 0000                                                                  | -u-u uuuu                       |
| PMDIS1   | PIC18F2XJ13        | PIC18F4XJ13 | 0000 000-                                                      | 0000 000-                                                                  | uuuu uuu-                       |
| PMDIS0   | PIC18F2XJ13        | PIC18F4XJ13 | 0000 0000                                                      | 0000 0000                                                                  | นนนน นนนน                       |
| ADCTRIG  | PIC18F2XJ13        | PIC18F4XJ13 | 00                                                             | 00                                                                         | uu                              |

#### TABLE 5-2: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED)

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, read as '0', q = value depends on condition.

**Note 1:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack.

**2:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h).

- 3: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up).
- 4: See Table 5-1 for the Reset value for a specific condition.
- **5:** Not implemented on PIC18F2XJ13 devices.
- **6:** Not implemented on "LF" devices.

#### FIGURE 6-9: COMPARING ADDRESSING OPTIONS FOR BIT-ORIENTED AND BYTE-ORIENTED INSTRUCTIONS (EXTENDED INSTRUCTION SET ENABLED)

Example Instruction: ADDWF, f, d, a (Opcode: 0010 01da ffff ffff) 000h When a = 0 and  $f \ge 60h$ : The instruction executes in 060h Direct Forced mode. 'f' is Bank 0 interpreted as a location in the 100h Access RAM between 060h 00h Bank 1 and FFFh. This is the same as through Bank 14 60ŀ locations, F60h to FFFh Valid Range (Bank 15), of data memory. for 'f' Locations below 060h are not F00h Access RAM available in this addressing Bank 15 mode. F60h SFRs FFFh Data Memory When a = 0 and  $f \le 5Fh$ : 000h Bank 0 The instruction executes in 060h Indexed Literal Offset mode. 'f' is interpreted as an offset to the 100h ffffff 001001da address value in FSR2. The two are added together to Bank 1 Ŧ obtain the address of the target through Bank 14 register for the instruction. The FSR2L FSR2H address can be anywhere in the data memory space. F00h Note that in this mode, the Bank 15 correct syntax is: F60h ADDWF [k], d SFRs where 'k' is the same as 'f'. FFFh Data Memory BSR When a = 1 (all values of f): 000h 00000000 Bank 0 The instruction executes in 060h Direct mode (also known as Direct Long mode). 'f' is 100h interpreted as a location in one of the 16 banks of the data 001001da fffffff Bank 1 through memory space. The bank is Bank 14 designated by the Bank Select Register (BSR). The address can be in any implemented F00h bank in the data memory Bank 15 space. F60h SFRs FFFh Data Memory

## 7.0 FLASH PROGRAM MEMORY

The Flash program memory is readable, writable and erasable during normal operation over the entire  $\mathsf{V}\mathsf{D}\mathsf{D}$  range.

A read from program memory is executed on 1 byte at a time. A write to program memory is executed on blocks of 64 bytes at a time or 2 bytes at a time. Program memory is erased in blocks of 1024 bytes at a time. A bulk erase operation may not be issued from user code.

Writing or erasing program memory will cease instruction fetches until the operation is complete. The program memory cannot be accessed during the write or erase, therefore, code cannot execute. An internal programming timer terminates program memory writes and erases.

A value written to program memory does not need to be a valid instruction. Executing a program memory location that forms an invalid instruction results in a NOP.

## 7.1 Table Reads and Table Writes

In order to read and write program memory, there are two operations that allow the processor to move bytes between the program memory space and the data RAM:

- Table Read (TBLRD)
- Table Write (TBLWT)

The program memory space is 16 bits wide, while the data RAM space is 8 bits wide. Table reads and table writes move data between these two memory spaces through an 8-bit register (TABLAT).

Table read operations retrieve data from program memory and place it into the data RAM space. Figure 7-1 illustrates the operation of a table read with program memory and data RAM.

Table write operations store data from the data memory space into holding registers in program memory. The procedure to write the contents of the holding registers into program memory is detailed in **Section 7.5** "Writing **to Flash Program Memory**". Figure 7-2 illustrates the operation of a table write with program memory and data RAM.

Table operations work with byte entities. A table block containing data, rather than program instructions, is not required to be word-aligned. Therefore, a table block can start and end at any byte address. If a table write is being used to write executable code into program memory, program instructions will need to be word-aligned.

FIGURE 7-1:

#### TABLE READ OPERATION



| REGISTER '    | 10-1: ODC                                                                                                                         | ON1: PERIPH                                              | ERAL OPEN                             | I-DRAIN CON       | NTROL REGI       | STER 1 (BAN     | IKED F42h) |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------|-------------------|------------------|-----------------|------------|
| R/W-0         | R/W-0                                                                                                                             | R/W-0                                                    | R/W-0                                 | R/W-0             | R/W-0            | R/W-0           | R/W-0      |
| CCP8OD        | CCP7OD                                                                                                                            | CCP6OD                                                   | CCP5OD                                | CCP4OD            | ECCP3OD          | ECCP2OD         | ECCP10D    |
| bit 7         |                                                                                                                                   |                                                          |                                       |                   |                  |                 | bit 0      |
|               |                                                                                                                                   |                                                          |                                       |                   |                  |                 |            |
| Legend:       |                                                                                                                                   |                                                          |                                       |                   |                  |                 |            |
| R = Readable  | e bit                                                                                                                             | W = Writable                                             | bit                                   | U = Unimplen      | nented bit, read | d as '0'        |            |
| -n = Value at | POR                                                                                                                               | '1' = Bit is set                                         |                                       | '0' = Bit is clea | ared             | x = Bit is unkr | nown       |
| bit 7         | <b>CCP8OD:</b> CC<br>1 = Open-dra<br>0 = Open-dra                                                                                 | CP8 Open-Drair<br>ain capability is<br>ain capability is | n Output Enabl<br>enabled<br>disabled | e bit             |                  |                 |            |
| bit 6         | <b>CCP7OD:</b> CC<br>1 = Open-dra<br>0 = Open-dra                                                                                 | CP7 Open-Drair<br>ain capability is<br>ain capability is | n Output Enabl<br>enabled<br>disabled | e bit             |                  |                 |            |
| bit 5         | <b>CCP6OD:</b> CCP6 Open-Drain Output Enable bit<br>1 = Open-drain capability is enabled<br>0 = Open-drain capability is disabled |                                                          |                                       |                   |                  |                 |            |
| bit 4         | <b>CCP5OD:</b> CC<br>1 = Open-dra<br>0 = Open-dra                                                                                 | CP5 Open-Drair<br>ain capability is<br>ain capability is | n Output Enabl<br>enabled<br>disabled | e bit             |                  |                 |            |
| bit 3         | <b>CCP4OD:</b> CCP4 Open-Drain Output Enable bit<br>1 = Open-drain capability is enabled<br>0 = Open-drain capability is disabled |                                                          |                                       |                   |                  |                 |            |
| bit 2         | <b>ECCP3OD:</b> E<br>1 = Open-dra<br>0 = Open-dra                                                                                 | CCP3 Open-D<br>ain capability is<br>ain capability is    | rain Output En<br>enabled<br>disabled | able bit          |                  |                 |            |
| bit 1         | <b>ECCP2OD:</b> E<br>1 = Open-dra<br>0 = Open-dra                                                                                 | CCP2 Open-D<br>ain capability is<br>ain capability is    | rain Output En<br>enabled<br>disabled | able bit          |                  |                 |            |
| bit 0         | <b>ECCP1OD:</b> E<br>1 = Open-dra<br>0 = Open-dra                                                                                 | CCP1 Open-D<br>ain capability is<br>ain capability is    | rain Output En<br>enabled<br>disabled | able bit          |                  |                 |            |

#### 10.7.6 PERIPHERAL PIN SELECT REGISTERS

The PIC18F47J13 Family of devices implements a total of 37 registers for remappable peripheral configuration of 44-pin devices. The 28-pin devices have 31 registers for remappable peripheral configuration.

**Note:** Input and output register values can only be changed if IOLOCK (PPSCON<0>) = 0. See Example 10-7 for a specific command sequence.

## REGISTER 10-5: PPSCON: PERIPHERAL PIN SELECT INPUT REGISTER 0 (BANKED EBFh)<sup>(1)</sup>

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0  |
|-------|-----|-----|-----|-----|-----|-----|--------|
| —     | —   |     | —   | —   | —   | —   | IOLOCK |
| bit 7 |     |     |     |     |     |     | bit 0  |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

#### bit 7-1 Unimplemented: Read as '0'

bit 0

IOLOCK: I/O Lock Enable bit

1 = I/O lock is active, RPORx and RPINRx registers are write-protected
 0 = I/O lock is not active, pin configurations can be changed

**Note 1:** Register values can only be changed if IOLOCK (PPSCON<0>) = 0.

#### REGISTER 10-6: RPINR1: PERIPHERAL PIN SELECT INPUT REGISTER 1 (BANKED EE1h)

| U-0   | U-0 | U-0 | R/W-1   | R/W-1   | R/W-1   | R/W-1   | R/W-1   |
|-------|-----|-----|---------|---------|---------|---------|---------|
| —     | —   | —   | INTR1R4 | INTR1R3 | INTR1R2 | INTR1R1 | INTR1R0 |
| bit 7 |     |     |         |         |         |         | bit 0   |

| Legend:           | $R/\overline{W}$ = Readable bit, Writable bit if IOLOCK = 0 |                                    |                    |  |  |
|-------------------|-------------------------------------------------------------|------------------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit                                            | U = Unimplemented bit, read as '0' |                    |  |  |
| -n = Value at POR | '1' = Bit is set                                            | '0' = Bit is cleared               | x = Bit is unknown |  |  |

## bit 7-5Unimplemented: Read as '0'bit 4-0INTR1R<4:0>: Assign External Interrupt 1 (INT1) to the Corresponding RPn Pin bits

#### REGISTER 10-7: RPINR2: PERIPHERAL PIN SELECT INPUT REGISTER 2 (BANKED EE2h)

| U-0   | U-0 | U-0 | R/W-1   | R/W-1   | R/W-1   | R/W-1   | R/W-1   |
|-------|-----|-----|---------|---------|---------|---------|---------|
| —     | —   | —   | INTR2R4 | INTR2R3 | INTR2R2 | INTR2R1 | INTR2R0 |
| bit 7 |     |     |         |         |         |         | bit 0   |

| Legend:           | $R/\overline{W}$ = Readable bit, Writable bit if IOLOCK = 0 |                                    |                    |  |  |
|-------------------|-------------------------------------------------------------|------------------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit                                            | U = Unimplemented bit, read as '0' |                    |  |  |
| -n = Value at POR | '1' = Bit is set                                            | '0' = Bit is cleared               | x = Bit is unknown |  |  |

#### bit 7-5 **Unimplemented:** Read as '0'

bit 4-0 INTR2R<4:0>: Assign External Interrupt 2 (INT2) to the Corresponding RPn Pin bits

#### 11.1.2 DATA REGISTERS

The PMP module uses eight registers for transferring data into and out of the microcontroller. They are arranged as four pairs to allow the option of 16-bit data operations:

- PMDIN1H and PMDIN1L
- PMDIN2H and PMDIN2L
- PMADDRH/PMDOUT1H and PMADDRL/PMDOUT1L
- PMDOUT2H and PMDOUT2L

The PMDIN1 registers are used for incoming data in Slave modes, and both input and output data in Master modes. The PMDIN2 registers are used for buffering input data in select Slave modes.

The PMADDR/PMDOUT1 registers are actually a single register pair; the name and function are dictated by the module's operating mode. In Master modes, the registers function as the PMADDRH and PMADDRL registers, and contain the address of any incoming or outgoing data. In Slave modes, the registers function as PMDOUT1H and PMDOUT1L, and are used for outgoing data.

PMADDRH differs from PMADDRL in that it can also have limited PMP control functions. When the module is operating in select Master mode configurations, the upper two bits of the register can be used to determine the operation of chip select signals. If these are not used, PMADDR simply functions to hold the upper 8 bits of the address. Register 11-9 provides the function of the individual bits in PMADDRH.

The PMDOUT2H and PMDOUT2L registers are only used in Buffered Slave modes and serve as a buffer for outgoing data.

## 11.1.3 PAD CONFIGURATION CONTROL REGISTER

In addition to the module level configuration options, the PMP module can also be configured at the I/O pin for electrical operation. This option allows users to select either the normal Schmitt Trigger input buffer on digital I/O pins shared with the PMP, or use TTL level compatible buffers instead. Buffer configuration is controlled by the PMPTTL bit in the PADCFG1 register.

## 13.2 Timer1 Operation

The Timer1 module is an 8-bit or 16-bit incrementing counter, which is accessed through the TMR1H:TMR1L register pair.

When used with an internal clock source, the module is a timer and increments on every instruction cycle. When used with an external clock source, the module can be used as either a timer or counter and increments on every selected edge of the external source.

Timer1 is enabled by configuring the TMR1ON and TMR1GE bits in the T1CON and T1GCON registers, respectively.

When Timer1 is enabled, the RC1/CCP8/T1OSI/RP12 and RC0/T1OSO/T1CKI/RP11 pins become inputs. This means the values of TRISC<1:0> are ignored and the pins are read as '0'.

## 13.3 Clock Source Selection

The TMR1CS<1:0> and T1OSCEN bits of the T1CON register are used to select the clock source for Timer1. Register 13-1 displays the clock source selections.

#### 13.3.1 INTERNAL CLOCK SOURCE

When the internal clock source is selected, the TMR1H:TMR1L register pair will increment on multiples of Fosc as determined by the Timer1 prescaler.

## 13.3.2 EXTERNAL CLOCK SOURCE

When the external clock source is selected, the Timer1 module may work as a timer or a counter.

When enabled to count, Timer1 is incremented on the rising edge of the external clock input, T1CKI, or the capacitive sensing oscillator signal. Either of these external clock sources can be synchronized to the microcontroller system clock or they can run asynchronously.

When used as a timer with a clock oscillator, an external 32.768 kHz crystal can be used in conjunction with the dedicated internal oscillator circuit.

**Note:** In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge after any one or more of the following conditions:

- Timer1 enabled after POR Reset
- Write to TMR1H or TMR1L
- Timer1 is disabled
- Timer1 is disabled (TMR1ON = 0)

when T1CKI is high, then Timer1 is enabled (TMR1ON = 1) when T1CKI is low.

| TMR1CS1 | TMR1CS0 | T10SCEN | Clock Source                          |
|---------|---------|---------|---------------------------------------|
| 0       | 1       | X       | Clock Source (Fosc)                   |
| 0       | 0       | Х       | Instruction Clock (Fosc/4)            |
| 1       | 0       | 0       | External Clock on T1CKI Pin           |
| 1       | 0       | 1       | Oscillator Circuit on T1OSI/T1OSO Pin |

#### TABLE 13-1: TIMER1 CLOCK SOURCE SELECTION

## 17.0 REAL-TIME CLOCK AND CALENDAR (RTCC)

The key features of the Real-Time Clock and Calendar (RTCC) module are:

- Time: hours, minutes and seconds
- 24-hour format (military time)
- Calendar: weekday, date, month and year
- · Alarm configurable
- Year range: 2000 to 2099
- · Leap year correction
- BCD format for compact firmware
- · Optimized for low-power operation
- · User calibration with auto-adjust
- Calibration range: ±2.64 seconds error per month
- Requirements: external 32.768 kHz clock crystal
- Alarm pulse or seconds clock output on RTCC pin

The RTCC module is intended for applications where accurate time must be maintained for an extended period with minimum to no intervention from the CPU. The module is optimized for low-power usage in order to provide extended battery life while keeping track of time.

The module is a 100-year clock and calendar with automatic leap year detection. The range of the clock is from 00:00:00 (midnight) on January 1, 2000 to 23:59:59 on December 31, 2099. Hours are measured in 24-hour (military time) format. The clock provides a granularity of one second with half second visibility to the user.



#### FIGURE 17-1: RTCC BLOCK DIAGRAM

## REGISTER 17-9: DAY: DAY VALUE REGISTER<sup>(1)</sup>

| U-0   | U-0 | R/W-x   | R/W-x   | R/W-x   | R/W-x   | R/W-x   | R/W-x   |
|-------|-----|---------|---------|---------|---------|---------|---------|
| —     | —   | DAYTEN1 | DAYTEN0 | DAYONE3 | DAYONE2 | DAYONE1 | DAYONE0 |
| bit 7 |     |         |         |         |         |         | bit 0   |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

| bit 7-6 | Unimplemented: Read as '0'                                                                                  |
|---------|-------------------------------------------------------------------------------------------------------------|
| bit 5-4 | <b>DAYTEN&lt;1:0&gt;:</b> Binary Coded Decimal value of Day's Tens Digit bits Contains a value from 0 to 3. |
| bit 3-0 | <b>DAYONE&lt;3:0&gt;:</b> Binary Coded Decimal Value of Day's Ones Digit bits Contains a value from 0 to 9. |

**Note 1:** A write to this register is only allowed when RTCWREN = 1.

### **REGISTER 17-10: WKDY: WEEKDAY VALUE REGISTER<sup>(1)</sup>**

| U-0   | U-0 | U-0 | U-0 | U-0 | R/W-x | R/W-x | R/W-x |
|-------|-----|-----|-----|-----|-------|-------|-------|
| —     | —   | —   | —   | —   | WDAY2 | WDAY1 | WDAY0 |
| bit 7 |     |     |     |     |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-3 Unimplemented: Read as '0'

bit 2-0 **WDAY<2:0>:** Binary Coded Decimal Value of Weekday Digit bits Contains a value from 0 to 6.

**Note 1:** A write to this register is only allowed when RTCWREN = 1.

### **REGISTER 17-11: HOURS: HOURS VALUE REGISTER<sup>(1)</sup>**

| U-0   | U-0 | R/W-x  | R/W-x  | R/W-x  | R/W-x  | R/W-x  | R/W-x  |
|-------|-----|--------|--------|--------|--------|--------|--------|
| —     | —   | HRTEN1 | HRTEN0 | HRONE3 | HRONE2 | HRONE1 | HRONE0 |
| bit 7 |     |        |        |        |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7-6 | Unimplemented: Read as '0'                                                                                  |
|---------|-------------------------------------------------------------------------------------------------------------|
| bit 5-4 | <b>HRTEN&lt;1:0&gt;:</b> Binary Coded Decimal Value of Hour's Tens Digit bits Contains a value from 0 to 2. |
| bit 3-0 | <b>HRONE&lt;3:0&gt;:</b> Binary Coded Decimal Value of Hour's Ones Digit bits Contains a value from 0 to 9. |

**Note 1:** A write to this register is only allowed when RTCWREN = 1.

#### **REGISTER 17-12: MINUTES: MINUTES VALUE REGISTER**

| U-0   | R/W-x   |
|-------|---------|---------|---------|---------|---------|---------|---------|
| —     | MINTEN2 | MINTEN1 | MINTEN0 | MINONE3 | MINONE2 | MINONE1 | MINONE0 |
| bit 7 |         |         |         |         |         |         | bit 0   |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7   | Unimplemented: Read as '0'                                                                                     |
|---------|----------------------------------------------------------------------------------------------------------------|
| bit 6-4 | <b>MINTEN&lt;2:0&gt;:</b> Binary Coded Decimal Value of Minute's Tens Digit bits Contains a value from 0 to 5. |
| bit 3-0 | <b>MINONE&lt;3:0&gt;:</b> Binary Coded Decimal Value of Minute's Ones Digit bits Contains a value from 0 to 9. |

#### REGISTER 17-13: SECONDS: SECONDS VALUE REGISTER

| U-0   | R/W-x   |
|-------|---------|---------|---------|---------|---------|---------|---------|
| —     | SECTEN2 | SECTEN1 | SECTEN0 | SECONE3 | SECONE2 | SECONE1 | SECONE0 |
| bit 7 |         |         |         |         |         |         | bit 0   |

| Legend:                                                                     |         |                     |                        |                    |  |
|-----------------------------------------------------------------------------|---------|---------------------|------------------------|--------------------|--|
| R = Reada                                                                   | ble bit | W = Writable bit    | U = Unimplemented bit, | , read as '0'      |  |
| -n = Value                                                                  | at POR  | '1' = Bit is set    | '0' = Bit is cleared   | x = Bit is unknown |  |
|                                                                             |         |                     |                        |                    |  |
| bit 7                                                                       | Unimple | mented: Read as '0' |                        |                    |  |
| bit 6-4 SECTEN<2:0>: Binary Coded Decimal Value of Second's Tens Digit bits |         |                     |                        |                    |  |
| Contains a value from 0 to 5.                                               |         |                     |                        |                    |  |
| L:1 0 0                                                                     | 05001   |                     |                        |                    |  |

bit 3-0 SECONE<3:0>: Binary Coded Decimal Value of Second's Ones Digit bits Contains a value from 0 to 9.





#### 19.4.3 START-UP CONSIDERATIONS

When any PWM mode is used, the application hardware must use the proper external pull-up and/or pull-down resistors on the PWM output pins.

| Note: | When the microcontroller is released from |
|-------|-------------------------------------------|
|       | Reset, all of the I/O pins are in the     |
|       | high-impedance state. The external        |
|       | circuits must keep the power switch       |
|       | devices in the OFF state until the micro- |
|       | controller drives the I/O pins with the   |
|       | proper signal levels or activates the PWM |
|       | output(s).                                |

The CCPxM<1:0> bits of the CCPxCON register allow the user to choose whether the PWM output signals are active-high or active-low for each pair of PWM output pins (PxA/PxC and PxB/PxD). The PWM output polarities must be selected before the PWM pin output drivers are enabled. Changing the polarity configuration while the PWM pin output drivers are enabled is not recommended, since it may result in damage to the application circuits.

The PxA, PxB, PxC and PxD output latches may not be in the proper states when the PWM module is initialized. Enabling the PWM pin output drivers at the same time as the Enhanced PWM modes may cause damage to the application circuit. The Enhanced PWM modes must be enabled in the proper Output mode and complete a full PWM cycle before enabling the PWM pin output drivers. The completion of a full PWM cycle is indicated by the TMR2IF or TMR4IF bit of the PIR1 or PIR3 register being set as the second PWM period begins.

### 19.4.4 ENHANCED PWM AUTO-SHUTDOWN MODE

The PWM mode supports an Auto-Shutdown mode that will disable the PWM outputs when an external shutdown event occurs. Auto-Shutdown mode places the PWM output pins into a predetermined state. This mode is used to help prevent the PWM from damaging the application.

The auto-shutdown sources are selected using the ECCPxAS<2:0> bits (ECCPxAS<6:4>). A shutdown event may be generated by:

- A logic '0' on the pin that is assigned to the FLT0 input function
- Comparator C1
- Comparator C2
- · Setting the ECCPxASE bit in firmware

A shutdown condition is indicated by the ECCPxASE (Auto-Shutdown Event Status) bit (ECCPxAS<7>). If the bit is a '0', the PWM pins are operating normally. If the bit is a '1', the PWM outputs are in the shutdown state.

The ANCON0 and ANCON1 registers are used to configure the operation of the I/O pin associated with each analog channel. Setting any one of the PCFG bits configures the corresponding pin to operate as a digital only I/O. Clearing a bit configures the pin to operate as an analog input for either the A/D Converter or the comparator module. All digital peripherals are disabled and digital inputs read as '0'. As a rule, I/O pins that are multiplexed with analog inputs default to analog operation on device Resets.

In order to correctly perform A/D conversions on the VBG band gap reference (ADCON0<5:2> = 1111), the reference circuit must be powered on first. The VBGEN bit in the ANCON1 register allows the firmware to manually

request that the band gap reference circuit should be enabled. For best accuracy, firmware should allow a settling time of at least 10 ms prior to performing the first acquisition on this channel after enabling the band gap reference.

The reference circuit may already have been turned on if some other hardware module (such as the on-chip voltage regulator, comparators or HLVD) has already requested it. In this case, the initial turn-on settling time may have already elapsed and firmware does not need to wait as long before measuring VBG. Once the acquisition is complete, firmware may clear the VBGEN bit, which will save a small amount of power if no other modules are still requesting the VBG reference.

| REGISTER 22-4: | ANCON0: A/D PORT CONFIGURATION REGISTER 0 (BANKED F48h) | ) |
|----------------|---------------------------------------------------------|---|
|                |                                                         | / |

| R/W-0                | R/W-0                | R/W-0                | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|----------------------|----------------------|----------------------|-------|-------|-------|-------|-------|
| PCFG7 <sup>(1)</sup> | PCFG6 <sup>(1)</sup> | PCFG5 <sup>(1)</sup> | PCFG4 | PCFG3 | PCFG2 | PCFG1 | PCFG0 |
| bit 7                |                      |                      |       |       |       |       | bit 0 |
|                      |                      |                      |       |       |       |       |       |
| Legend:              |                      |                      |       |       |       |       |       |

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | 1 as '0'           |
|-------------------|------------------|-----------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-0 **PCFG<7:0>:** Analog Port Configuration bits (AN7-AN0) 1 = Pin configured as a digital port

0 = Pin configured as an analog channel – digital input disabled and reads '0'

**Note 1:** These bits are only available only on 44-pin devices.

## REGISTER 22-5: ANCON1: A/D PORT CONFIGURATION REGISTER 1 (BANKED F49h)

| R/W-0 | R | U-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0 | R/W-0 |
|-------|---|-----|--------|--------|--------|-------|-------|
| VBGEN | r | —   | PCFG12 | PCFG11 | PCFG10 | PCFG9 | PCFG8 |
| bit 7 |   |     |        |        |        |       | bit 0 |

| Legend:           | r = Reserved bit |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7   | VBGEN: 1.2V Band Gap Reference Enable bit                                                                                                                           |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <ul><li>1 = 1.2V band gap reference is powered on</li><li>0 = 1.2V band gap reference is turned off to save power (if no other modules are requesting it)</li></ul> |
| bit 6   | Reserved: Always maintain as '0' for lowest power consumption                                                                                                       |
| bit 5   | Unimplemented: Read as '0'                                                                                                                                          |
| bit 4-0 | PCFG<12:8>: Analog Port Configuration bits (AN12-AN8)                                                                                                               |
|         | <ul> <li>1 = Pin configured as a digital port</li> <li>0 = Pin configured as an analog channel – digital input disabled and reads '0'</li> </ul>                    |

#### TABLE 28-1: OPCODE FIELD DESCRIPTIONS

| Field           | Description                                                                                                   |
|-----------------|---------------------------------------------------------------------------------------------------------------|
| a               | RAM Access bit:                                                                                               |
|                 | a = 0: RAM location in Access RAM (BSR register is ignored)                                                   |
|                 | a = 1: RAM bank is specified by BSR register                                                                  |
| bbb             | Bit address within an 8-bit file register (0 to 7).                                                           |
| BSR             | Bank Select Register. Used to select the current RAM bank.                                                    |
| C, DC, Z, OV, N | ALU Status bits: Carry, Digit Carry, Zero, Overflow, Negative.                                                |
| d               | Destination Select bit:                                                                                       |
|                 | d = 0: store result in title register f                                                                       |
| dest            | Destination: either the WREG register or the specified register file location                                 |
| f               | 8-bit Register file address (00h to FEh) or 2-bit FSR designator (0h to 3h)                                   |
| f               | 12-bit Register file address (000h to FFFh). This is the source address                                       |
| f,              | 12-bit Register file address (000h to FEFh). This is the destination address                                  |
| GIE             | Global Interrupt Enable bit                                                                                   |
| k               | Literal field, constant data or label (may be either an 8-bit, 12-bit or a 20-bit value).                     |
| label           |                                                                                                               |
| mm              | The mode of the TBLPTR register for the table read and table write instructions.                              |
|                 | Only used with table read and table write instructions:                                                       |
| *               | No change to register (such as TBLPTR with table reads and writes)                                            |
| *+              | Post-Increment register (such as TBLPTR with table reads and writes)                                          |
| *_              | Post-Decrement register (such as TBLPTR with table reads and writes)                                          |
| +*              | Pre-Increment register (such as TBLPTR with table reads and writes)                                           |
| n               | The relative address (2's complement number) for relative branch instructions or the direct address for       |
|                 | Call/Branch and Return instructions.                                                                          |
| PC              | Program Counter.                                                                                              |
| PCL             | Program Counter Low Byte.                                                                                     |
| PCH             | Program Counter High Byte.                                                                                    |
| PCLATH          | Program Counter High Byte Latch.                                                                              |
| PCLATU          | Program Counter Upper Byte Latch.                                                                             |
| PD              | Power-Down bit.                                                                                               |
| PRODH           | Product of Multiply High Byte.                                                                                |
| PRODL           | Product of Multiply Low Byte.                                                                                 |
| S               | Fast Call/Return Mode Select bit:                                                                             |
|                 | s = 0: do not update into/from shadow registers                                                               |
| משת זמש         | $S = \pm$ . Certain registers loaded into non shadow registers (r as mode)                                    |
|                 | 8-bit Table Latch                                                                                             |
|                 |                                                                                                               |
| TO              | Ton-of-Stack                                                                                                  |
| 100             |                                                                                                               |
| WDT             | Watchdog Timer                                                                                                |
| WREG            | Working register (accumulator)                                                                                |
| x               | Don't care ('0' or '1') The assembler will generate code with $x = 0$ . It is the recommended form of use for |
|                 | compatibility with all Microchip software tools.                                                              |
| Zs              | 7-bit offset value for Indirect Addressing of register files (source).                                        |
| Zd              | 7-bit offset value for Indirect Addressing of register files (destination).                                   |
| { }             | Optional argument.                                                                                            |
| [text]          | Indicates an Indexed Address.                                                                                 |
| (text)          | The contents of text.                                                                                         |
| [expr] <n></n>  | Specifies bit n of the register indicated by the pointer expr.                                                |
| $\rightarrow$   | Assigned to.                                                                                                  |
| < >             | Register bit field.                                                                                           |
| E               | In the set of.                                                                                                |
| italics         | User-defined term (font is Courier New).                                                                      |

| MOVLW        |                       | Move Lite          | ral to W                                |     |          |      |  |  |  |
|--------------|-----------------------|--------------------|-----------------------------------------|-----|----------|------|--|--|--|
| Syntax:      |                       | MOVLW              | MOVLW k                                 |     |          |      |  |  |  |
| Oper         | ands:                 | $0 \le k \le 25$   | 5                                       |     |          |      |  |  |  |
| Oper         | ation:                | $k\toW$            |                                         |     |          |      |  |  |  |
| Statu        | is Affected:          | None               |                                         |     |          |      |  |  |  |
| Enco         | oding:                | 0000               | 1110                                    | kkł | ck       | kkkk |  |  |  |
| Description: |                       | The 8-bit I        | The 8-bit literal 'k' is loaded into W. |     |          |      |  |  |  |
| Word         | ls:                   | 1                  | 1                                       |     |          |      |  |  |  |
| Cycle        | es:                   | 1                  | 1                                       |     |          |      |  |  |  |
| QC           | ycle Activity:        |                    |                                         |     |          |      |  |  |  |
|              | Q1                    | Q2                 | Q3                                      | 3   |          | Q4   |  |  |  |
|              | Decode                | ecode Read Process |                                         | V   | /rite to |      |  |  |  |
|              |                       |                    | Date                                    | a   |          | VV   |  |  |  |
| Exan         | nple:                 | MOVLW              | 5Ah                                     |     |          |      |  |  |  |
|              | After Instructio<br>W | on<br>= 5Ah        |                                         |     |          |      |  |  |  |

| MOV         | WF               | Move W t                                                                                        | o f                                                                                          |                                                                              |                                                                                                         |
|-------------|------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| Synta       | ax:              | MOVWF                                                                                           | f {,a}                                                                                       |                                                                              |                                                                                                         |
| Oper        | ands:            | 0 ≤ f ≤ 255<br>a ∈ [0,1]                                                                        | 5                                                                                            |                                                                              |                                                                                                         |
| Operation:  |                  | $(W) \to f$                                                                                     |                                                                                              |                                                                              |                                                                                                         |
| Statu       | is Affected:     | None                                                                                            |                                                                                              |                                                                              |                                                                                                         |
| Enco        | oding:           | 0110                                                                                            | 111a                                                                                         | ffff                                                                         | ffff                                                                                                    |
| Desc        | cription:        | Move data<br>Location 'f<br>256-byte b                                                          | i from W t<br>" can be a<br>bank.                                                            | o regist<br>inywher                                                          | er 'f'.<br>re in the                                                                                    |
|             |                  | lf 'a' is '0',<br>If 'a' is '1',<br>GPR bank                                                    | the Acces<br>the BSR i<br>(default).                                                         | s Bank<br>s used                                                             | to selected.                                                                                            |
|             |                  | If 'a' is '0'<br>set is enal<br>in Indexed<br>mode whe<br>Section 2<br>Bit-Orient<br>Literal Of | and the ex<br>bled, this i<br>Literal O<br>never f ≤<br>8.2.3 "By<br>red Instru<br>fset Mode | ktended<br>nstructi<br>ffset Ad<br>95 (5Fh<br>te-Orie<br>ctions<br>9" for de | d instruction<br>on operates<br>Idressing<br>n). See<br><b>nted and</b><br><b>in Indexed</b><br>etails. |
| Word        | ds:              | 1                                                                                               |                                                                                              |                                                                              |                                                                                                         |
| Cycle       | es:              | 1                                                                                               |                                                                                              |                                                                              |                                                                                                         |
| QC          | ycle Activity:   |                                                                                                 |                                                                                              |                                                                              |                                                                                                         |
|             | Q1               | Q2                                                                                              | Q3                                                                                           |                                                                              | Q4                                                                                                      |
|             | Decode           | Read                                                                                            | Proce                                                                                        | ss                                                                           | Write                                                                                                   |
|             |                  | register i                                                                                      | Dala                                                                                         | 1                                                                            | register i                                                                                              |
| <u>Exan</u> | nple:            | MOVWF                                                                                           | REG, 0                                                                                       |                                                                              |                                                                                                         |
|             | Before Instruc   | tion                                                                                            |                                                                                              |                                                                              |                                                                                                         |
|             | W<br>REG         | = 4Fh<br>= FFh                                                                                  |                                                                                              |                                                                              |                                                                                                         |
|             | After Instructio | n                                                                                               |                                                                                              |                                                                              |                                                                                                         |
|             | W<br>REG         | = 4Fh<br>= 4Fh                                                                                  |                                                                                              |                                                                              |                                                                                                         |

| ADDWF                                                                                                            | ADD W to I<br>(Indexed L                                         | Indexed<br>iteral Off                    | fset n                     | node                 | e)                    |  |
|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------|----------------------------|----------------------|-----------------------|--|
| Syntax:                                                                                                          | ADDWF                                                            | [k] {,d}                                 |                            |                      |                       |  |
| Operands:                                                                                                        | $\begin{array}{l} 0 \leq k \leq 95 \\ d  \in  [0,1] \end{array}$ |                                          |                            |                      |                       |  |
| Operation:                                                                                                       | (W) + ((FSR2) + k) $\rightarrow$ dest                            |                                          |                            |                      |                       |  |
| Status Affected:                                                                                                 | N, OV, C, D                                                      | C, Z                                     |                            |                      |                       |  |
| Encoding:                                                                                                        | 0010                                                             | 01d0                                     | kkk                        | k                    | kkkk                  |  |
| Description:                                                                                                     | The content<br>contents of<br>FSR2, offse                        | ts of W a<br>the regis<br>et by the      | re ade<br>ter ine<br>value | ded<br>dicat<br>'k'. | to the<br>ted by      |  |
|                                                                                                                  | If 'd' is '0', th<br>is '1', the re<br>register 'f' (            | he result<br>sult is sto<br>default).    | is sto<br>ored t           | red i<br>back        | n W. If 'd'<br>in     |  |
| Words:                                                                                                           | 1                                                                |                                          |                            |                      |                       |  |
| Cycles:                                                                                                          | 1                                                                |                                          |                            |                      |                       |  |
| Q Cycle Activity:                                                                                                |                                                                  |                                          |                            |                      |                       |  |
| Q1                                                                                                               | Q2                                                               | Q3                                       |                            |                      | Q4                    |  |
| Decode                                                                                                           | Read 'k'                                                         | Proces<br>Data                           | ss<br>I                    | V<br>des             | /rite to<br>stination |  |
| Example:                                                                                                         | ADDWF                                                            | [OFST],                                  | , 0                        |                      |                       |  |
| Before Instructio<br>W<br>OFST<br>FSR2<br>Contents<br>of 0A2Ch<br>After Instruction<br>W<br>Contents<br>of 0A2Ch | n<br>=<br>=<br>=<br>=<br>=                                       | 17h<br>2Ch<br>0A00h<br>20h<br>37h<br>20h |                            |                      |                       |  |

| BSF                                                                                                                                                                                                  | Bit Set Inde<br>(Indexed L                                                                                                                                                                                                                   | exed<br>iteral Offset n                                                                                                                                  | node)                                                               |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--|--|--|--|--|
| Syntax:                                                                                                                                                                                              | BSF [k], b                                                                                                                                                                                                                                   |                                                                                                                                                          |                                                                     |  |  |  |  |  |
| Operands:                                                                                                                                                                                            | $\begin{array}{l} 0 \leq f \leq 95 \\ 0 \leq b \leq 7 \end{array}$                                                                                                                                                                           | $\begin{array}{l} 0 \leq f \leq 95 \\ 0 \leq b \leq 7 \end{array}$                                                                                       |                                                                     |  |  |  |  |  |
| Operation:                                                                                                                                                                                           | $1 \rightarrow ((FSR2))$                                                                                                                                                                                                                     | $1 \rightarrow ((FSR2) + k) < b >$                                                                                                                       |                                                                     |  |  |  |  |  |
| Status Affected:                                                                                                                                                                                     | None                                                                                                                                                                                                                                         | None                                                                                                                                                     |                                                                     |  |  |  |  |  |
| Encoding:                                                                                                                                                                                            | 1000                                                                                                                                                                                                                                         | 1000 bbb0 kkkk kkkk                                                                                                                                      |                                                                     |  |  |  |  |  |
| Description:                                                                                                                                                                                         | Bit 'b' of the offset by the                                                                                                                                                                                                                 | Bit 'b' of the register indicated by FSR2, offset by the value 'k', is set.                                                                              |                                                                     |  |  |  |  |  |
| Words:                                                                                                                                                                                               | 1                                                                                                                                                                                                                                            |                                                                                                                                                          |                                                                     |  |  |  |  |  |
| Cycles:                                                                                                                                                                                              | 1                                                                                                                                                                                                                                            |                                                                                                                                                          |                                                                     |  |  |  |  |  |
| Q Cycle Activity:                                                                                                                                                                                    |                                                                                                                                                                                                                                              |                                                                                                                                                          |                                                                     |  |  |  |  |  |
| Q1                                                                                                                                                                                                   | Q2                                                                                                                                                                                                                                           | Q3                                                                                                                                                       | Q4                                                                  |  |  |  |  |  |
| Decode                                                                                                                                                                                               | Read<br>register 'f'                                                                                                                                                                                                                         | Process<br>Data                                                                                                                                          | Write to destination                                                |  |  |  |  |  |
| Example:                                                                                                                                                                                             | BSF [                                                                                                                                                                                                                                        | FLAG_OFST]                                                                                                                                               | <b>,</b> 7                                                          |  |  |  |  |  |
| Before Instruct<br>FLAG_OF                                                                                                                                                                           | ion<br><sup>-</sup> ST =                                                                                                                                                                                                                     | 0Ah                                                                                                                                                      |                                                                     |  |  |  |  |  |
| Contents                                                                                                                                                                                             | -                                                                                                                                                                                                                                            |                                                                                                                                                          |                                                                     |  |  |  |  |  |
| of 0A0Ah<br>After Instruction                                                                                                                                                                        | n =                                                                                                                                                                                                                                          | 55h                                                                                                                                                      |                                                                     |  |  |  |  |  |
| Contents<br>of 0A0Ah                                                                                                                                                                                 | =                                                                                                                                                                                                                                            | D5h                                                                                                                                                      |                                                                     |  |  |  |  |  |
|                                                                                                                                                                                                      |                                                                                                                                                                                                                                              |                                                                                                                                                          |                                                                     |  |  |  |  |  |
|                                                                                                                                                                                                      |                                                                                                                                                                                                                                              |                                                                                                                                                          |                                                                     |  |  |  |  |  |
| SETF                                                                                                                                                                                                 | Set Indexe<br>(Indexed L                                                                                                                                                                                                                     | d<br>iteral Offset n                                                                                                                                     | node)                                                               |  |  |  |  |  |
| SETF<br>Syntax:                                                                                                                                                                                      | Set Indexe<br>(Indexed L<br>SETF [k]                                                                                                                                                                                                         | d<br>iteral Offset r                                                                                                                                     | node)                                                               |  |  |  |  |  |
| SETF<br>Syntax:<br>Operands:                                                                                                                                                                         | $\begin{array}{l} \mbox{Set Indexe} \\ \mbox{(Indexed L} \\ \mbox{SETF}  [k] \\ \mbox{0} \leq k \leq 95 \end{array}$                                                                                                                         | d<br>iteral Offset n                                                                                                                                     | node)                                                               |  |  |  |  |  |
| SETF<br>Syntax:<br>Operands:<br>Operation:                                                                                                                                                           | Set Indexed L<br>SETF [k]<br>$0 \le k \le 95$<br>FFh $\rightarrow$ ((FS                                                                                                                                                                      | d<br>iteral Offset n<br>6R2) + k)                                                                                                                        | node)                                                               |  |  |  |  |  |
| SETF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:                                                                                                                                       | Set Indexed L<br>SETF [k]<br>$0 \le k \le 95$<br>FFh $\rightarrow$ ((FS<br>None                                                                                                                                                              | d<br>iteral Offset n<br>SR2) + k)                                                                                                                        | node)                                                               |  |  |  |  |  |
| SETF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:                                                                                                                          | Set Indexed L<br>SETF [k]<br>$0 \le k \le 95$<br>FFh $\rightarrow$ ((FS<br>None<br>0110                                                                                                                                                      | d<br>iteral Offset n<br>SR2) + k)                                                                                                                        | node)<br>kk kkkk                                                    |  |  |  |  |  |
| SETF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:                                                                                                          | Set Indexed L<br>SETF [k]<br>$0 \le k \le 95$<br>FFh $\rightarrow$ ((FS<br>None<br>0110<br>The content<br>FSR2, offset                                                                                                                       | d<br>iteral Offset n<br>SR2) + k)<br>1000 kk1<br>ts of the registe<br>et by 'k', are se                                                                  | node)<br>kk kkkk<br>er indicated by<br>et to FFh.                   |  |  |  |  |  |
| SETF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:                                                                                                | Set Indexed L<br>SETF [k]<br>$0 \le k \le 95$<br>FFh $\rightarrow$ ((FS<br>None<br>0110<br>The content<br>FSR2, offset<br>1                                                                                                                  | d<br>iteral Offset n<br>GR2) + k)<br>1000 kki<br>ts of the registe<br>et by 'k', are se                                                                  | node)<br>kk kkk<br>er indicated by<br>et to FFh.                    |  |  |  |  |  |
| SETF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:                                                                                     | Set Indexed L<br>SETF [k]<br>$0 \le k \le 95$<br>FFh $\rightarrow$ ((FS<br>None<br>0110<br>The content<br>FSR2, offset<br>1<br>1                                                                                                             | d<br>iteral Offset n<br>SR2) + k)<br>1000 kkl<br>ts of the registe<br>et by 'k', are se                                                                  | node)<br>kk kkkk<br>er indicated by<br>et to FFh.                   |  |  |  |  |  |
| SETF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:<br>Q Cycle Activity:                                                                | Set Indexed L<br>SETF [k]<br>$0 \le k \le 95$<br>FFh $\rightarrow$ ((FS<br>None<br>0110<br>The content<br>FSR2, offset<br>1<br>1<br>02                                                                                                       | d<br>iteral Offset n<br>SR2) + k)<br>1000 kk1<br>ts of the registe<br>et by 'k', are se                                                                  | node)<br>kk kkkk<br>er indicated by<br>et to FFh.                   |  |  |  |  |  |
| SETF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:<br>Q Cycle Activity:<br>Q1<br>Decode                                                | Set Indexed L<br>SETF $[k]$<br>$0 \le k \le 95$<br>FFh $\rightarrow$ ((FS<br>None<br>0110<br>The content<br>FSR2, offset<br>1<br>1<br>Q2<br>Read 'k'                                                                                         | d<br>iteral Offset n<br>SR2) + k)<br>1000 kk1<br>ts of the registe<br>tby 'k', are se<br>Q3<br>Process                                                   | kk kkkk<br>er indicated by<br>et to FFh.<br>Q4                      |  |  |  |  |  |
| SETF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:<br>Q Cycle Activity:<br>Q1<br>Decode                                                | Set Indexed L<br>SETF [k]<br>$0 \le k \le 95$<br>FFh $\rightarrow$ ((FS<br>None<br>0110<br>The content<br>FSR2, offset<br>1<br>1<br>Q2<br>Read 'k'                                                                                           | d<br>iteral Offset n<br>SR2) + k)<br>1000 kk1<br>ts of the registe<br>et by 'k', are se<br>Q3<br>Process<br>Data                                         | kk kkkk<br>er indicated by<br>et to FFh.<br>Q4<br>Write<br>register |  |  |  |  |  |
| SETF Syntax: Operands: Operation: Status Affected: Encoding: Description: Words: Cycles: Q Cycle Activity: Q1 Decode Example:                                                                        | Set Indexed L<br>SETF [k]<br>$0 \le k \le 95$<br>FFh $\rightarrow$ ((FS<br>None<br>0110<br>The content<br>FSR2, offset<br>1<br>1<br>Q2<br>Read 'k'<br>SETF                                                                                   | d<br>iteral Offset n<br>SR2) + k)<br>1000 kk1<br>ts of the registe<br>tby 'k', are se<br>Q3<br>Process<br>Data                                           | kk kkkk<br>er indicated by<br>et to FFh.<br>Q4<br>Write<br>register |  |  |  |  |  |
| SETF Syntax: Operands: Operation: Status Affected: Encoding: Description: Words: Cycles: Q Cycle Activity: Q1 Decode Example: Before Instruct                                                        | Set Indexed L<br>SETF [k]<br>$0 \le k \le 95$<br>FFh $\rightarrow$ ((FS<br>None<br>0110<br>The content<br>FSR2, offset<br>1<br>1<br>Q2<br>Read 'k'<br>SETF [                                                                                 | d<br>iteral Offset n<br>SR2) + k)<br>1000 kkl<br>ts of the registe<br>tby 'k', are se<br>Q3<br>Process<br>Data<br>OFST]                                  | kk kkk<br>er indicated by<br>et to FFh.<br>Q4<br>Write<br>register  |  |  |  |  |  |
| SETF Syntax: Operands: Operation: Status Affected: Encoding: Description: Words: Cycles: Q Cycle Activity: Q1 Decode Example: Before Instruct OFST ESP2                                              | Set Indexed L<br>SETF $[k]$<br>$0 \le k \le 95$<br>FFh $\rightarrow$ ((FS<br>None<br>0110<br>The content<br>FSR2, offset<br>1<br>1<br>Q2<br>Read 'k'<br>SETF [<br>ion<br>= 2C<br>C                                                           | d<br>iteral Offset m<br>SR2) + k)<br>1000 kk]<br>ts of the registe<br>at by 'k', are se<br>Q3<br>Process<br>Data<br>OFST]<br>h                           | kk kkk<br>er indicated by<br>et to FFh.<br>Q4<br>Write<br>register  |  |  |  |  |  |
| SETF Syntax: Operands: Operation: Status Affected: Encoding: Description: Words: Cycles: Q Cycle Activity: Q1 Decode Example: Before Instruct OFST FSR2 Contents                                     | Set Indexed L<br>SETF [k]<br>$0 \le k \le 95$<br>FFh $\rightarrow$ ((FS<br>None<br>0110<br>The content<br>FSR2, offset<br>1<br>1<br>Q2<br>Read 'k'<br>SETF [<br>ion<br>= 2C<br>= 0A                                                          | d<br>iteral Offset n<br>SR2) + k)<br>1000 kk1<br>ts of the registe<br>ts of the registe<br>tby 'k', are se<br>Q3<br>Process<br>Data<br>OFST]<br>h<br>00h | Anode)                                                              |  |  |  |  |  |
| SETF Syntax: Operands: Operation: Status Affected: Encoding: Description: Words: Cycles: Q Cycle Activity: Q1 Decode Example: Before Instruct OFST FSR2 Contents of 0A2Ch After Instruction          | Set Indexed L<br>SETF [k]<br>$0 \le k \le 95$<br>FFh $\rightarrow$ ((FS)<br>None<br>0110<br>The content<br>FSR2, offset<br>1<br>1<br>Q2<br>Read 'k'<br>SETF [<br>ion<br>= 2C<br>= 0A<br>= 00                                                 | d<br>iteral Offset n<br>(R2) + k)<br>1000 kkl<br>ts of the registe<br>of the registe<br>Q3<br>Process<br>Data<br>OFST]<br>h<br>00h<br>h                  | kk kkk<br>er indicated by<br>et to FFh.<br>Q4<br>Write<br>register  |  |  |  |  |  |
| SETF Syntax: Operands: Operation: Status Affected: Encoding: Description: Words: Cycles: Q Cycle Activity: Q1 Decode Example: Before Instruct OFST FSR2 Contents of 0A2Ch After Instruction Contents | Set Indexed L<br>SETF [k]<br>$0 \le k \le 95$<br>FFh $\rightarrow$ ((FS<br>None<br>0110<br>The content<br>FSR2, offset<br>1<br>1<br>Q2<br>Read 'k'<br>SETF [<br>a Q2<br>Read 'k'<br>SETF [<br>a Q2<br>Read 'k'<br>SETF [<br>a Q2<br>Read 'k' | d<br>iteral Offset n<br>SR2) + k)<br>1000 kk]<br>ts of the registe<br>et by 'k', are se<br>Q3<br>Process<br>Data<br>OFST]<br>h<br>00h<br>h               | kk kkk<br>er indicated by<br>et to FFh.<br>Q4<br>Write<br>register  |  |  |  |  |  |





## 31.0 PACKAGING INFORMATION

## 31.1 Package Marking Information

28-Lead QFN



28-Lead SOIC (.300")

18F27J13

Example

## Example

/ML@3

1010017



# 

0

#### 28-Lead SPDIP





#### 28-Lead SSOP



Example



| Legend: | XXX         | Customer-specific information                                           |
|---------|-------------|-------------------------------------------------------------------------|
|         | Y           | Year code (last digit of calendar year)                                 |
|         | YY          | Year code (last 2 digits of calendar year)                              |
|         | WW          | Week code (week of January 1 is week '01')                              |
|         | NNN         | Alphanumeric traceability code                                          |
|         |             | Pb-free JEDEC designator for Matte Tin (Sn)                             |
|         | *           | This package is Pb-free. The Pb-free JEDEC designator ((e3))            |
|         |             | can be found on the outer packaging for this package.                   |
| Note:   | In the ever | nt the full Microchip part number cannot be marked on one line, it will |
|         | be carried  | d over to the next line, thus limiting the number of available          |
|         | characters  | o for customer-specific information.                                    |

## Package Marking Information (Continued)

44-Lead QFN



Example



44-Lead TQFP



Example



## 44-Lead Plastic Thin Quad Flatpack (PT) - 10x10x1.0 mm Body [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                    |    | MILLIMETERS |      |      |
|--------------------------|----|-------------|------|------|
| Dimension Limits         |    | MIN         | NOM  | MAX  |
| Number of Leads          | Ν  | 44          |      |      |
| Lead Pitch               | е  | 0.80 BSC    |      |      |
| Overall Height           | Α  | -           | -    | 1.20 |
| Standoff                 | A1 | 0.05        | -    | 0.15 |
| Molded Package Thickness | A2 | 0.95        | 1.00 | 1.05 |
| Overall Width            | E  | 12.00 BSC   |      |      |
| Molded Package Width     | E1 | 10.00 BSC   |      |      |
| Overall Length           | D  | 12.00 BSC   |      |      |
| Molded Package Length    | D1 | 10.00 BSC   |      |      |
| Lead Width               | b  | 0.30        | 0.37 | 0.45 |
| Lead Thickness           | С  | 0.09        | -    | 0.20 |
| Lead Length              | L  | 0.45        | 0.60 | 0.75 |
| Footprint                | L1 | 1.00 REF    |      |      |
| Foot Angle               | θ  | 0°          | 3.5° | 7°   |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Exact shape of each corner is optional.

Dimensioning and tolerancing per ASME Y14.5M
 BSC: Basic Dimension. Theoretically exact value shown without tolerances.
 REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-076C Sheet 2 of 2