Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------------| | Product Status | Not For New Designs | | Core Processor | ARM® Cortex®-M4 | | Core Size | 32-Bit Single-Core | | Speed | 100MHz | | Connectivity | EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, SD, SPI, UART/USART, USB, USB OTG | | Peripherals | DMA, I <sup>2</sup> S, LCD, LVD, POR, PWM, WDT | | Number of I/O | 94 | | Program Memory Size | 512KB (512K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 128K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V | | Data Converters | A/D 41x16b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 144-LQFP | | Supplier Device Package | 144-LQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk53dn512zclq10 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong - Communication interfaces - Ethernet controller with MII and RMII interface to external PHY and hardware IEEE 1588 capability - USB full-/low-speed On-the-Go controller with on-chip transceiver - Three SPI modules - Two I2C modules - Six UART modules - Secure Digital host controller (SDHC) - I2S module | 6.9 | Human | -machine interfaces (HMI) | 70 | |-------|---------|--------------------------------|----| | | 6.9.1 | TSI electrical specifications | 70 | | | 6.9.2 | LCD electrical characteristics | 71 | | 7 Dim | ensions | | 72 | | 7 1 | Ohtaini | ng package dimensions | 72 | | 8 Pinout | 12 | |-------------------------------------------------|----| | 8.1 K53 Signal Multiplexing and Pin Assignments | 72 | | 8.2 K53 Pinouts | 78 | | 9 Revision History | 80 | ## 3.6 Relationship between ratings and operating requirements # 3.7 Guidelines for ratings and operating requirements Follow these guidelines for ratings and operating requirements: - Never exceed any of the chip's ratings. - During normal operation, don't exceed any of the chip's operating requirements. - If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible. # 3.8 Definition: Typical value A typical value is a specified value for a technical characteristic that: - Lies within the range of values specified by the operating behavior - Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions Typical values are provided as design guidelines and are neither tested nor guaranteed. ## 3.8.1 Example 1 This is an example of an operating behavior that includes a typical value: | Symbol | Description | Min. | Тур. | Max. | Unit | |-----------------|------------------------------------------|------|------|------|------| | I <sub>WP</sub> | Digital I/O weak pullup/pulldown current | 10 | 70 | 130 | μΑ | ## 3.8.2 Example 2 This is an example of a chart that shows typical values for various voltage and temperature conditions: # 3.9 Typical value conditions Typical values assume you meet the following conditions (or other conditions as specified): | Symbol | Description | Value | Unit | |----------------|----------------------|-------|------| | T <sub>A</sub> | Ambient temperature | 25 | °C | | $V_{DD}$ | 3.3 V supply voltage | 3.3 | V | # 5.2.2 LVD and POR operating requirements Table 2. V<sub>DD</sub> supply LVD and POR operating requirements | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------|-------------------------------------------------------------|------|------|------|------|-------| | V <sub>POR</sub> | Falling VDD POR detect voltage | 0.8 | 1.1 | 1.5 | V | | | $V_{LVDH}$ | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V | | | | Low-voltage warning thresholds — high range | | | | | 1 | | $V_{LVW1H}$ | Level 1 falling (LVWV=00) | 2.62 | 2.70 | 2.78 | V | | | $V_{LVW2H}$ | Level 2 falling (LVWV=01) | 2.72 | 2.80 | 2.88 | V | | | $V_{LVW3H}$ | Level 3 falling (LVWV=10) | 2.82 | 2.90 | 2.98 | V | | | $V_{\text{LVW4H}}$ | Level 4 falling (LVWV=11) | 2.92 | 3.00 | 3.08 | V | | | V <sub>HYSH</sub> | Low-voltage inhibit reset/recover hysteresis — high range | _ | ±80 | _ | mV | | | $V_{LVDL}$ | Falling low-voltage detect threshold — low range (LVDV=00) | 1.54 | 1.60 | 1.66 | V | | | | Low-voltage warning thresholds — low range | | | | | 1 | | $V_{LVW1L}$ | Level 1 falling (LVWV=00) | 1.74 | 1.80 | 1.86 | V | | | $V_{LVW2L}$ | Level 2 falling (LVWV=01) | 1.84 | 1.90 | 1.96 | V | | | $V_{LVW3L}$ | Level 3 falling (LVWV=10) | 1.94 | 2.00 | 2.06 | V | | | $V_{LVW4L}$ | Level 4 falling (LVWV=11) | 2.04 | 2.10 | 2.16 | V | | | $V_{HYSL}$ | Low-voltage inhibit reset/recover hysteresis — low range | _ | ±60 | _ | mV | | | $V_{BG}$ | Bandgap voltage reference | 0.97 | 1.00 | 1.03 | V | | | t <sub>LPO</sub> | Internal low power oscillator period — factory trimmed | 900 | 1000 | 1100 | μs | | <sup>1.</sup> Rising thresholds are falling threshold + hysteresis voltage Table 3. VBAT power operating requirements | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|----------------------------------------|------|------|------|------|-------| | V <sub>POR_VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8 | 1.1 | 1.5 | V | | # 5.2.3 Voltage and current operating behaviors ## Table 4. Voltage and current operating behaviors | Symbol | Description | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |------------------|------------------------------------------------------------------------------------|-----------------------|-------------------|------|------|---------| | V <sub>OH</sub> | Output high voltage — high drive strength | | | | | | | l | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V, I <sub>OH</sub> = -9mA | V <sub>DD</sub> – 0.5 | _ | _ | V | | | l | • 1.71 V ≤ V <sub>DD</sub> ≤ 2.7 V, I <sub>OH</sub> = -3mA | V <sub>DD</sub> - 0.5 | _ | _ | V | | | ı | Output high voltage — low drive strength | | | | | | | l | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -2\text{mA}$ | V <sub>DD</sub> – 0.5 | _ | _ | V | | | l | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -0.6mA | V <sub>DD</sub> – 0.5 | _ | _ | V | | | I <sub>OHT</sub> | Output high current total for all ports | _ | _ | 100 | mA | | | V <sub>OL</sub> | Output low voltage — high drive strength | | | | | 2 | | | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 9\text{mA}$ | _ | _ | 0.5 | V | | | | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 3mA | _ | _ | 0.5 | V | | | | Output low voltage — low drive strength | | | | | | | | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 2\text{mA}$ | _ | _ | 0.5 | V | | | | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 0.6mA | _ | _ | 0.5 | V | | | I <sub>OLT</sub> | Output low current total for all ports | _ | _ | 100 | mA | | | I <sub>INA</sub> | Input leakage current, analog pins and digital pins configured as analog inputs | | | | | 3, 4 | | l | <ul> <li>V<sub>SS</sub> ≤ V<sub>IN</sub> ≤ V<sub>DD</sub></li> </ul> | | | | | | | | All pins except EXTAL32, XTAL32, EXTAL, XTAL | _ | 0.002 | 0.5 | μΑ | | | ı | EXTAL (PTA18) and XTAL (PTA19) | _ | 0.004 | 1.5 | μA | | | | • EXTAL32, XTAL32 | _ | 0.075 | 10 | μΑ | | | I <sub>IND</sub> | Input leakage current, digital pins | | | | | 4, 5 | | | <ul> <li>V<sub>SS</sub> ≤ V<sub>IN</sub> ≤ V<sub>IL</sub></li> </ul> | | | | | | | l | All digital pins | _ | 0.002 | 0.5 | μΑ | | | | • V <sub>IN</sub> = V <sub>DD</sub> | | | | | | | ı | All digital pins except PTD7 | _ | 0.002 | 0.5 | μΑ | | | | • PTD7 | _ | 0.004 | 1 | μΑ | | | I <sub>IND</sub> | Input leakage current, digital pins | | | | | 4, 5, 6 | | | • V <sub>IL</sub> < V <sub>IN</sub> < V <sub>DD</sub> | | | | | | | | • V <sub>DD</sub> = 3.6 V | | 18 | 26 | μA | | | | • V <sub>DD</sub> = 3.0 V | | 12 | 49 | μA | | | | • V <sub>DD</sub> = 2.5 V | _ | 8 | 13 | μA | | | | • V <sub>DD</sub> = 1.7 V | _ | 3 | 6 | μA | | - 2. $V_{DD} = 3.3 \text{ V}$ , $T_A = 25 \,^{\circ}\text{C}$ , $f_{OSC} = 12 \,^{\circ}\text{MHz}$ (crystal), $f_{SYS} = 96 \,^{\circ}\text{MHz}$ , $f_{BUS} = 48 \,^{\circ}\text{MHz}$ - 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method ## 5.2.7 Designing with radiated emissions in mind To find application notes that provide guidance on designing your system to minimize interference from radiated emissions: - 1. Go to www.freescale.com. - 2. Perform a keyword search for "EMC design." ### 5.2.8 Capacitance attributes Table 8. Capacitance attributes | Symbol | Description | Min. | Max. | Unit | |-------------------|---------------------------------|------|------|------| | C <sub>IN_A</sub> | Input capacitance: analog pins | _ | 7 | pF | | C <sub>IN_D</sub> | Input capacitance: digital pins | _ | 7 | pF | # 5.3 Switching specifications ## 5.3.1 Device clock specifications Table 9. Device clock specifications | Symbol | Description | Min. | Max. | Unit | Notes | |----------------------|--------------------------------------------------------|------|------|------|-------| | | Normal run mode | e | | | | | f <sub>SYS</sub> | System and core clock | _ | 100 | MHz | | | f <sub>SYS_USB</sub> | System and core clock when Full Speed USB in operation | 20 | _ | MHz | | | f <sub>ENET</sub> | System and core clock when ethernet in operation | | | MHz | | | | • 10 Mbps | 5 | _ | | | | | • 100 Mbps | 50 | _ | | | | f <sub>BUS</sub> | Bus clock | _ | 50 | MHz | | | FB_CLK | FlexBus clock | _ | 50 | MHz | | | f <sub>FLASH</sub> | Flash clock | _ | 25 | MHz | | | f <sub>LPTMR</sub> | LPTMR clock | _ | 25 | MHz | | # 5.4.1 Thermal operating requirements Table 11. Thermal operating requirements | Symbol | Description | Min. | Max. | Unit | |----------------|--------------------------|------|------|------| | TJ | Die junction temperature | -40 | 125 | °C | | T <sub>A</sub> | Ambient temperature | -40 | 85 | °C | ### 5.4.2 Thermal attributes | Board type | Symbol | Description | 144 LQFP | 144<br>MAPBGA | Unit | Notes | |----------------------|-------------------|-------------------------------------------------------------------------------------------------|----------|---------------|------|-------| | Single-layer<br>(1s) | R <sub>eJA</sub> | Thermal resistance, junction to ambient (natural convection) | 45 | 48 | °C/W | 1 | | Four-layer<br>(2s2p) | R <sub>eJA</sub> | Thermal resistance, junction to ambient (natural convection) | 36 | 29 | °C/W | 1 | | Single-layer<br>(1s) | R <sub>eJMA</sub> | Thermal resistance, junction to ambient (200 ft./ min. air speed) | 36 | 38 | °C/W | 1 | | Four-layer<br>(2s2p) | R <sub>eJMA</sub> | Thermal resistance, junction to ambient (200 ft./ min. air speed) | 30 | 25 | °C/W | 1 | | _ | R <sub>θJB</sub> | Thermal resistance, junction to board | 24 | 16 | °C/W | 2 | | _ | R <sub>eJC</sub> | Thermal resistance, junction to case | 9 | 9 | °C/W | 3 | | | Ψ <sub>ЈТ</sub> | Thermal characterization parameter, junction to package top outside center (natural convection) | 2 | 2 | °C/W | 4 | <sup>1.</sup> Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air), or EIA/JEDEC Standard JESD51-6, Integrated Circuit Thermal Test Method Environmental Conditions—Forced Convection (Moving Air). ## 6.1.2 JTAG electricals Table 13. JTAG limited voltage range electricals | Symbol | Description | Min. | Max. | Unit | |--------|----------------------------------------------------|------|------|------| | | Operating voltage | 2.7 | 3.6 | V | | J1 | TCLK frequency of operation | | | MHz | | | Boundary Scan | 0 | 10 | | | | JTAG and CJTAG | 0 | 25 | | | | Serial Wire Debug | 0 | 50 | | | J2 | TCLK cycle period | 1/J1 | _ | ns | | J3 | TCLK clock pulse width | | | | | | Boundary Scan | 50 | _ | ns | | | JTAG and CJTAG | 20 | _ | ns | | | Serial Wire Debug | 10 | _ | ns | | J4 | TCLK rise and fall times | _ | 3 | ns | | J5 | Boundary scan input data setup time to TCLK rise | 20 | _ | ns | | J6 | Boundary scan input data hold time after TCLK rise | 0 | _ | ns | | J7 | TCLK low to boundary scan output data valid | _ | 25 | ns | | J8 | TCLK low to boundary scan output high-Z | _ | 25 | ns | | J9 | TMS, TDI input data setup time to TCLK rise | 8 | 1 | ns | | J10 | TMS, TDI input data hold time after TCLK rise | 1 | _ | ns | | J11 | TCLK low to TDO data valid | | 17 | ns | | J12 | TCLK low to TDO high-Z | _ | 17 | ns | | J13 | TRST assert time | 100 | _ | ns | | J14 | TRST setup time (negation) to TCLK high | 8 | _ | ns | Table 14. JTAG full voltage range electricals | Symbol | Description | Min. | Max. | Unit | |--------|-----------------------------|------|------|------| | | Operating voltage | 1.71 | 3.6 | V | | J1 | TCLK frequency of operation | | | MHz | | | Boundary Scan | 0 | 10 | | | | JTAG and CJTAG | 0 | 20 | | | | Serial Wire Debug | 0 | 40 | | | J2 | TCLK cycle period | 1/J1 | _ | ns | ### Peripheral operating requirements and behaviors - This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode). - 2. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0. - The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco t</sub>) over voltage and temperature should be considered. - 4. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1. - 5. The resulting clock frequency must not exceed the maximum specified clock frequency of the device. - 6. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running. - 7. Excludes any oscillator currents that are also consuming power while PLL is in operation. - 8. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary. - This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running. ## 6.3.2 Oscillator electrical specifications This section provides the electrical characteristics of the module. # 6.3.2.1 Oscillator DC electrical specifications Table 16. Oscillator DC electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------|-----------------------------------------|------|------|------|------|-------| | $V_{DD}$ | Supply voltage | 1.71 | _ | 3.6 | V | | | I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0) | | | | | 1 | | | • 32 kHz | _ | 500 | _ | nA | | | | • 4 MHz | _ | 200 | _ | μΑ | | | | • 8 MHz (RANGE=01) | _ | 300 | _ | μΑ | | | | • 16 MHz | _ | 950 | _ | μA | | | | • 24 MHz | _ | 1.2 | _ | mA | | | | • 32 MHz | _ | 1.5 | _ | mA | | | I <sub>DDOSC</sub> | Supply current — high gain mode (HGO=1) | | | | | 1 | | | • 32 kHz | _ | 25 | _ | μA | | | | • 4 MHz | _ | 400 | _ | μA | | | | • 8 MHz (RANGE=01) | _ | 500 | _ | μA | | | | • 16 MHz | _ | 2.5 | _ | mA | | | | • 24 MHz | _ | 3 | _ | mA | | | | • 32 MHz | _ | 4 | _ | mA | | | C <sub>x</sub> | EXTAL load capacitance | _ | _ | _ | | 2, 3 | | C <sub>y</sub> | XTAL load capacitance | _ | _ | _ | | 2, 3 | Table 16. Oscillator DC electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------------------|--------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------| | R <sub>F</sub> | Feedback resistor — low-frequency, low-power mode (HGO=0) | _ | _ | _ | ΜΩ | 2, 4 | | | Feedback resistor — low-frequency, high-gain mode (HGO=1) | _ | 10 | _ | ΜΩ | | | | Feedback resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | ΜΩ | | | | Feedback resistor — high-frequency, high-gain mode (HGO=1) | _ | 1 | _ | ΜΩ | _ | | $R_S$ | Series resistor — low-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — low-frequency, high-gain mode (HGO=1) | _ | 200 | _ | kΩ | | | | Series resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — high-frequency, high-gain mode (HGO=1) | | | | | | | | | _ | 0 | _ | kΩ | | | V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | - 1. $V_{DD}$ =3.3 V, Temperature =25 °C - 2. See crystal or resonator manufacturer's recommendation - 3. $C_x$ , $C_y$ can be provided by using either the integrated capacitors or by using external components. - 4. When low power mode is selected, R<sub>F</sub> is integrated and must not be attached externally. - The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices. # 6.3.2.2 Oscillator frequency specifications Table 17. Oscillator frequency specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|------------------------------------------------------------------------------------------------|------|------|------|------|-------| | f <sub>osc_lo</sub> | Oscillator crystal or resonator frequency — low frequency mode (MCG_C2[RANGE]=00) | 32 | | 40 | kHz | | | f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high frequency mode (low range) (MCG_C2[RANGE]=01) | 3 | _ | 8 | MHz | | Table continues on the next page... K53 Sub-Family Data Sheet Data Sheet, Rev. 7, 02/2013. Table 21. Flash command timing specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------------|----------------------------------------------------------|------------|--------------|------|------|-------| | t <sub>eewr16bers</sub> | Word-write to erased FlexRAM location execution time | _ | 175 | 260 | μs | | | | Word-write to FlexRAM execution time: | | | | | | | t <sub>eewr16b32k</sub> | 32 KB EEPROM backup | _ | 385 | 1800 | μs | | | t <sub>eewr16b64k</sub> | 64 KB EEPROM backup | _ | 475 | 2000 | μs | | | t <sub>eewr16b128k</sub> | 128 KB EEPROM backup | _ | 650 | 2400 | μs | | | t <sub>eewr16b256k</sub> | 256 KB EEPROM backup | _ | 1000 | 3200 | μs | | | | Longword-write to FlexRA | M for EEPR | OM operation | 1 | | | | t <sub>eewr32bers</sub> | Longword-write to erased FlexRAM location execution time | _ | 360 | 540 | μs | | | | Longword-write to FlexRAM execution time: | | | | | | | t <sub>eewr32b32k</sub> | 32 KB EEPROM backup | _ | 630 | 2050 | μs | | | t <sub>eewr32b64k</sub> | 64 KB EEPROM backup | _ | 810 | 2250 | μs | | | t <sub>eewr32b128k</sub> | 128 KB EEPROM backup | _ | 1200 | 2675 | μs | | | t <sub>eewr32b256k</sub> | 256 KB EEPROM backup | _ | 1900 | 3500 | μs | | - 1. Assumes 25 MHz flash clock frequency. - 2. Maximum times for erase parameters based on expectations at cycling end-of-life. - 3. For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased. # 6.4.1.3 Flash high voltage current behaviors Table 22. Flash high voltage current behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------------------------------------------------|------|------|------|------| | I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | _ | 2.5 | 6.0 | mA | | I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation | _ | 1.5 | 4.0 | mA | ### 6.4.1.4 Reliability specifications Table 23. NVM reliability specifications | Symbol | Description | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | | |-------------------------|----------------------------------------|---------|-------------------|------|--------|-------|--| | | Prograi | m Flash | | | | | | | t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5 | 50 | _ | years | | | | t <sub>nvmretp1k</sub> | Data retention after up to 1 K cycles | 20 | 100 | _ | years | | | | n <sub>nvmcycp</sub> | Cycling endurance | 10 K | 50 K | _ | cycles | 2 | | | | Data Flash | | | | | | | | t <sub>nvmretd10k</sub> | Data retention after up to 10 K cycles | 5 | 50 | _ | years | | | Table 28. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued) | Symbol | Description | Conditions <sup>1</sup> | Min. | Typ. <sup>2</sup> | Max. | Unit | Notes | |--------------------|---------------------------|------------------------------|--------------|-------------------|--------------|------------------|-------------------------| | | ADC | • ADLPC = 1, ADHSC = 0 | 1.2 | 2.4 | 3.9 | MHz | t <sub>ADACK</sub> = 1/ | | | asynchronous clock source | • ADLPC = 1, ADHSC = 1 | 2.4 | 4.0 | 6.1 | MHz | f <sub>ADACK</sub> | | f <sub>ADACK</sub> | S.C.S.N. C.G.M. C.G. | • ADLPC = 0, ADHSC = 0 | 3.0 | 5.2 | 7.3 | MHz | | | | | • ADLPC = 0, ADHSC = 1 | 4.4 | 6.2 | 9.5 | MHz | | | | Sample Time | See Reference Manual chapter | for sample t | imes | | | | | TUE | Total unadjusted | 12-bit modes | _ | ±4 | ±6.8 | LSB <sup>4</sup> | 5 | | | error | <12-bit modes | _ | ±1.4 | ±2.1 | | | | DNL | Differential non- | 12-bit modes | _ | ±0.7 | -1.1 to +1.9 | LSB <sup>4</sup> | 5 | | | linearity | | | | -0.3 to 0.5 | | | | | | <12-bit modes | _ | ±0.2 | | | | | INL | Integral non- | 12-bit modes | _ | ±1.0 | -2.7 to +1.9 | LSB <sup>4</sup> | 5 | | | linearity | | | | -0.7 to +0.5 | | | | | | <12-bit modes | _ | ±0.5 | | | | | $E_{FS}$ | Full-scale error | 12-bit modes | _ | -4 | -5.4 | LSB <sup>4</sup> | V <sub>ADIN</sub> = | | | | • <12-bit modes | _ | -1.4 | -1.8 | | V <sub>DDA</sub> | | E <sub>Q</sub> | Quantization | 16-bit modes | <u> </u> | -1 to 0 | _ | LSB <sup>4</sup> | | | | error | • ≤13-bit modes | _ | _ | ±0.5 | | | | ENOB | Effective number | 16-bit differential mode | | | | | 6 | | | of bits | • Avg = 32 | 12.8 | 14.5 | _ | bits | | | | | • Avg = 4 | 11.9 | 13.8 | _ | bits | | | | | 16-bit single-ended mode | | | | | | | | | • Avg = 32 | 10.0 | 10.0 | | la i ka | | | | | • Avg = 4 | 12.2 | 13.9 | _ | bits | | | | Signal-to-noise | See ENOB | 11.4 | 13.1 | _ | bits | | | SINAD | plus distortion | See ENOB | 6.02 | 2 × ENOB + | 1.76 | dB | | | THD | Total harmonic | 16-bit differential mode | | | | | 7 | | | distortion | • Avg = 32 | _ | -94 | _ | dB | | | | | 16-bit single-ended mode | | 0.5 | | ٦D | | | | | • Avg = 32 | _ | -85 | _ | dB | | | SFDR | Spurious free | 16-bit differential mode | | | | | 7 | | | dynamic range | • Avg = 32 | 82 | 95 | | dB | | | | | 16-bit single-ended mode | | | | | | | | | • Avg = 32 | 78 | 90 | _ | dB | | Table 31. Comparator and 6-bit DAC electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------------------------------|------|------|------|------------------| | t <sub>DLS</sub> | Propagation delay, low-speed mode (EN=1, PMODE=0) | 80 | 250 | 600 | ns | | | Analog comparator initialization delay <sup>2</sup> | _ | _ | 40 | μs | | I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled) | _ | 7 | _ | μΑ | | INL | 6-bit DAC integral non-linearity | -0.5 | _ | 0.5 | LSB <sup>3</sup> | | DNL | 6-bit DAC differential non-linearity | -0.3 | _ | 0.3 | LSB | - 1. Typical hysteresis is measured with input voltage range limited to 0.6 to $V_{DD}$ -0.6 V. - 2. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level. - 3. $1 LSB = V_{reference}/64$ Figure 16. Typical hysteresis vs. Vin level (VDD=3.3V, PMODE=0) # 6.6.3.2 12-bit DAC operating behaviors Table 33. 12-bit DAC operating behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |----------------------------|-----------------------------------------------------------------------------------|---------------------------|----------|-------------------|--------|-------| | I <sub>DDA_DACL</sub><br>P | Supply current — low-power mode | _ | _ | 150 | μΑ | | | I <sub>DDA_DACH</sub> | Supply current — high-speed mode | _ | _ | 700 | μΑ | | | t <sub>DACLP</sub> | Full-scale settling time (0x080 to 0xF7F) — low-power mode | _ | 100 | 200 | μs | 1 | | t <sub>DACHP</sub> | Full-scale settling time (0x080 to 0xF7F) — high-power mode | _ | 15 | 30 | μs | 1 | | t <sub>CCDACLP</sub> | Code-to-code settling time (0xBF8 to 0xC08) — low-power mode and high-speed mode | _ | 0.7 | 1 | μs | 1 | | V <sub>dacoutl</sub> | DAC output voltage range low — high-speed mode, no load, DAC set to 0x000 | _ | _ | 100 | mV | | | V <sub>dacouth</sub> | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF | V <sub>DACR</sub><br>-100 | _ | V <sub>DACR</sub> | mV | | | INL | Integral non-linearity error — high speed mode | _ | _ | ±8 | LSB | 2 | | DNL | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V | _ | _ | ±1 | LSB | 3 | | DNL | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT | _ | _ | ±1 | LSB | 4 | | V <sub>OFFSET</sub> | Offset error | _ | ±0.4 | ±0.8 | %FSR | 5 | | E <sub>G</sub> | Gain error | _ | ±0.1 | ±0.6 | %FSR | 5 | | PSRR | Power supply rejection ratio, V <sub>DDA</sub> ≥ 2.4 V | 60 | _ | 90 | dB | | | T <sub>CO</sub> | Temperature coefficient offset voltage | _ | 3.7 | _ | μV/C | 6 | | T <sub>GE</sub> | Temperature coefficient gain error | _ | 0.000421 | _ | %FSR/C | | | Rop | Output resistance load = $3 \text{ k}\Omega$ | _ | _ | 250 | Ω | | | SR | Slew rate -80h→ F7Fh→ 80h | | | | V/µs | | | | High power (SP <sub>HP</sub> ) | 1.2 | 1.7 | _ | | | | | Low power (SP <sub>LP</sub> ) | 0.05 | 0.12 | _ | | | | CT | Channel to channel cross talk | _ | _ | -80 | dB | | | BW | 3dB bandwidth | | | | kHz | | | | High power (SP <sub>HP</sub> ) | 550 | _ | _ | | | | | Low power (SP <sub>LP</sub> ) | 40 | | - | | | - 1. Settling within ±1 LSB - 2. The INL is measured for 0 + 100 mV to $V_{DACR}$ –100 mV - 3. The DNL is measured for 0 + 100 mV to $V_{DACR}$ –100 mV - 4. The DNL is measured for 0 + 100 mV to $V_{DACR}$ –100 mV with $V_{DDA}$ > 2.4 V - 5. Calculated by a best fit curve from $V_{SS}$ + 100 mV to $V_{DACR}$ 100 mV - 6. V<sub>DDA</sub> = 3.0 V, reference select set for V<sub>DDA</sub> (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device Table 38. TRIAMP limited range operating behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------|-------------------------------------------------------|------|------|------|------|---------------------------------| | V <sub>OS</sub> | Input offset voltage | _ | ±3 | ±5 | mV | | | α <sub>VOS</sub> | Input offset voltage temperature coefficient | _ | 4.8 | _ | μV/C | | | I <sub>OS</sub> | Input offset current | _ | ±300 | ±600 | рА | | | I <sub>BIAS</sub> | Input bias current | _ | ±300 | ±600 | рА | | | R <sub>OUT</sub> | Output AC impedance | _ | _ | 1500 | Ω | @ 100kHz,<br>High speed<br>mode | | IX <sub>IN</sub> I | AC input impedance (f <sub>IN</sub> =100kHz) | _ | 159 | _ | kΩ | | | CMRR | Input common mode rejection ratio | _ | 70 | _ | dB | | | PSRR | Power supply rejection ratio | _ | 70 | _ | dB | | | SR | Slew rate (ΔV <sub>IN</sub> =500mV) — Low-power mode | 0.1 | _ | _ | V/µs | | | SR | Slew rate (ΔV <sub>IN</sub> =500mV) — High speed mode | 1.5 | 3.5 | _ | V/µs | | | GBW | Unity gain bandwidth — Low-power mode 50pF | 0.15 | _ | _ | MHz | | | GBW | Unity gain bandwidth — High speed mode 50pF | 1 | _ | _ | MHz | | | A <sub>V</sub> | DC open-loop voltage gain | 80 | _ | _ | dB | | | GM | Gain margin | _ | 20 | _ | dB | | | PM | Phase margin | 60 | 69 | _ | deg | | ## 6.6.7 Voltage reference electrical specifications Table 39. VREF full-range operating requirements | Symbol | Description | Min. | Max. | Unit | Notes | |----------------|-------------------------|------|--------------------------|------|-------| | $V_{DDA}$ | Supply voltage | 1.71 | 1.71 3.6 | | | | T <sub>A</sub> | Temperature | | emperature<br>the device | °C | | | C <sub>L</sub> | Output load capacitance | 10 | 00 | nF | 1, 2 | C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference. Table 40. VREF full-range operating behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------|--------------------------------------------------------------------------------------------|--------|-------|--------|------|-------| | V <sub>out</sub> | Voltage reference output with factory trim at nominal V <sub>DDA</sub> and temperature=25C | 1.1915 | 1.195 | 1.1977 | V | | | V <sub>out</sub> | Voltage reference output — factory trim | 1.1584 | | 1.2376 | V | | | V <sub>step</sub> | Voltage reference trim step | _ | 0.5 | _ | mV | | <sup>2.</sup> The load capacitance should not exceed +/-25% of the nominal specified C<sub>L</sub> value over the operating temperature range of the device. Table 40. VREF full-range operating behaviors (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |---------------------|------------------------------------------------------------------|------|------|------|------|-------| | V <sub>tdrift</sub> | Temperature drift (Vmax -Vmin across the full temperature range) | _ | _ | 80 | mV | | | I <sub>bg</sub> | Bandgap only current | _ | _ | 80 | μΑ | 1 | | I <sub>lp</sub> | Low-power buffer current | _ | _ | 360 | uA | 1 | | I <sub>hp</sub> | High-power buffer current | _ | _ | 1 | mA | 1 | | $\Delta V_{LOAD}$ | Load regulation | | | | mV | 1, 2 | | | • current = + 1.0 mA | _ | 2 | _ | | | | | • current = - 1.0 mA | _ | 5 | _ | | | | T <sub>stup</sub> | Buffer startup time | _ | _ | 100 | μs | | | $V_{vdrift}$ | Voltage drift (Vmax -Vmin across the full voltage range) | _ | 2 | _ | mV | 1 | - 1. See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register. - 2. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load Table 41. VREF limited-range operating requirements | Symbo | Description | Min. | Max. | Unit | Notes | |----------------|-------------|------|------|------|-------| | T <sub>A</sub> | Temperature | 0 | 50 | °C | | Table 42. VREF limited-range operating behaviors | | Symbol | Description | Min. | Max. | Unit | Notes | |---|-----------|--------------------------------------------|-------|-------|------|-------| | Ī | $V_{out}$ | Voltage reference output with factory trim | 1.173 | 1.225 | V | | ### 6.7 Timers See General switching specifications. ## 6.8 Communication interfaces ## 6.8.1 Ethernet switching specifications The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface. ### Peripheral operating requirements and behaviors Figure 28. I<sup>2</sup>S timing — master mode Table 54. I<sup>2</sup>S slave mode timing (limited voltage range) | Num | Description | Min. | Max. | Unit | |-----|-------------------------------------------|----------------------|------|-------------| | | Operating voltage | 2.7 | 3.6 | V | | S11 | I2S_BCLK cycle time (input) | 8 x t <sub>SYS</sub> | _ | ns | | S12 | I2S_BCLK pulse width high/low (input) | 45% | 55% | MCLK period | | S13 | I2S_FS input setup before I2S_BCLK | 10 | _ | ns | | S14 | I2S_FS input hold after I2S_BCLK | 3 | _ | ns | | S15 | I2S_BCLK to I2S_TXD/I2S_FS output valid | _ | 20 | ns | | S16 | I2S_BCLK to I2S_TXD/I2S_FS output invalid | 0 | _ | ns | | S17 | I2S_RXD setup before I2S_BCLK | 10 | _ | ns | | S18 | I2S_RXD hold after I2S_BCLK | 2 | _ | ns | | 144<br>LQFP | 144<br>MAP<br>BGA | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort | |-------------|-------------------|-----------------------------------|-----------------------------------|-----------------------------------|-------|-----------|-----------------|------------------|----------------------------------------|------------|------|--------| | 8 | E2 | PTE5 | DISABLED | | PTE5 | SPI1_PCS2 | UART3_RX | SDHC0_D2 | FB_TBST_b/<br>FB_CS2_b/<br>FB_BE15_8_b | | | | | 9 | E1 | PTE6 | DISABLED | | PTE6 | SPI1_PCS3 | UART3_CTS_<br>b | I2S0_MCLK | FB_ALE/<br>FB_CS1_b/<br>FB_TS_b | I2SO_CLKIN | | | | 10 | F4 | PTE7 | DISABLED | | PTE7 | | UART3_RTS_<br>b | 12S0_RXD | FB_CS0_b | | | | | 11 | F3 | PTE8 | DISABLED | | PTE8 | | UART5_TX | 12S0_RX_FS | FB_AD4 | | | | | 12 | F2 | PTE9 | DISABLED | | PTE9 | | UART5_RX | I2S0_RX_<br>BCLK | FB_AD3 | | | | | 13 | F1 | PTE10 | DISABLED | | PTE10 | | UART5_CTS_<br>b | 12S0_TXD | FB_AD2 | | | | | 14 | G4 | PTE11 | DISABLED | | PTE11 | | UART5_RTS_<br>b | I2SO_TX_FS | FB_AD1 | | | | | 15 | G3 | PTE12 | DISABLED | | PTE12 | | | I2S0_TX_<br>BCLK | FB_AD0 | | | | | 16 | E6 | VDD | VDD | VDD | | | | | | | | | | 17 | F7 | VSS | VSS | VSS | | | | | | | | | | 18 | НЗ | VSS | VSS | VSS | | | | | | | | | | 19 | H1 | USB0_DP | USB0_DP | USB0_DP | | | | | | | | | | 20 | H2 | USB0_DM | USB0_DM | USB0_DM | | | | | | | | | | 21 | G1 | VOUT33 | VOUT33 | VOUT33 | | | | | | | | | | 22 | G2 | VREGIN | VREGIN | VREGIN | | | | | | | | | | 23 | J1 | ADC0_DP1/<br>OP0_DP0 | ADC0_DP1/<br>OP0_DP0 | ADC0_DP1/<br>OP0_DP0 | | | | | | | | | | 24 | J2 | ADC0_DM1/<br>OP0_DM0 | ADC0_DM1/<br>OP0_DM0 | ADC0_DM1/<br>OP0_DM0 | | | | | | | | | | 25 | K1 | ADC1_DP1/<br>OP1_DP0/<br>OP1_DM1 | ADC1_DP1/<br>OP1_DP0/<br>OP1_DM1 | ADC1_DP1/<br>OP1_DP0/<br>OP1_DM1 | | | | | | | | | | 26 | K2 | ADC1_DM1/<br>OP1_DM0 | ADC1_DM1/<br>OP1_DM0 | ADC1_DM1/<br>OP1_DM0 | | | | | | | | | | 27 | L1 | PGA0_DP/<br>ADC0_DP0/<br>ADC1_DP3 | PGA0_DP/<br>ADC0_DP0/<br>ADC1_DP3 | PGA0_DP/<br>ADC0_DP0/<br>ADC1_DP3 | | | | | | | | | | 28 | L2 | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3 | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3 | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3 | | | | | | | | | | 29 | M1 | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3 | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3 | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3 | | | | | | | | | | 30 | M2 | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3 | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3 | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3 | | | | | | | | | | 31 | H5 | VDDA | VDDA | VDDA | | | | | | | | | | 32 | G5 | VREFH | VREFH | VREFH | | | | | | | | | #### How to Reach Us: ### **Home Page:** www.freescale.com ### Web Support: http://www.freescale.com/support #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support ### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com ### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductors products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims alleges that Freescale Semiconductor was negligent regarding the design or manufacture of RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-complaint and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp. Freescale<sup>TM</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © 2011-2013 Freescale Semiconductor, Inc. Document Number: K53P144M100SF2 Rev. 7, 02/2013