

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

E·XFI

| Detuils                    |                                                                              |
|----------------------------|------------------------------------------------------------------------------|
| Product Status             | Active                                                                       |
| Core Processor             | PIC                                                                          |
| Core Size                  | 16-Bit                                                                       |
| Speed                      | 32MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                                      |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                        |
| Number of I/O              | 18                                                                           |
| Program Memory Size        | 16KB (5.5K x 24)                                                             |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | 512 x 8                                                                      |
| RAM Size                   | 1.5K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                  |
| Data Converters            | A/D 9x10b                                                                    |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                                               |
| Supplier Device Package    | 20-SOIC                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24f16ka101-e-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Pin Diagrams**



The internal oscillator block also provides a stable reference source for the Fail-Safe Clock Monitor (FSCM). This option constantly monitors the main clock source against a reference signal provided by the internal oscillator and enables the controller to switch to the internal oscillator, allowing for continued low-speed operation or a safe application shutdown.

### 1.1.4 EASY MIGRATION

Regardless of the memory size, all the devices share the same rich set of peripherals, allowing for a smooth migration path as applications grow and evolve.

The consistent pinout scheme used throughout the entire family also helps in migrating to the next larger device. This is true when moving between devices with the same pin count, or even jumping from 20-pin to 28-pin devices.

The PIC24F family is pin compatible with devices in the dsPIC33 family, and shares some compatibility with the pinout schema for PIC18 and dsPIC30. This extends the ability of applications to grow from the relatively simple, to the powerful and complex.

## 1.2 Other Special Features

- Communications: The PIC24F16KA102 family incorporates a range of serial communication peripherals to handle a range of application requirements. There is an I<sup>2</sup>C<sup>™</sup> module that supports both the Master and Slave modes of operation. It also comprises UARTs with built-in IrDA<sup>®</sup> encoders/decoders and an SPI module.
- Real-Time Clock/Calendar: This module implements a full-featured clock and calendar with alarm functions in hardware, freeing up timer resources and program memory space for use of the core application.
- **10-Bit A/D Converter:** This module incorporates programmable acquisition time, allowing for a channel to be selected and a conversion to be initiated without waiting for a sampling period, and faster sampling speed. The 16-deep result buffer can be used either in Sleep to reduce power, or in Active mode to improve throughput.
- Charge Time Measurement Unit (CTMU) Interface: The PIC24F16KA102 family includes the new CTMU interface module, which can be used for capacitive touch sensing, proximity sensing and also for precision time measurement and pulse generation.

### 1.3 Details on Individual Family Members

Devices in the PIC24F16KA102 family are available in 20-pin and 28-pin packages. The general block diagram for all devices is displayed in Figure 1-1.

The devices are different from each other in two ways:

- 1. Flash program memory (8 Kbytes for PIC24F08KA devices, 16 Kbytes for PIC24F16KA devices).
- 2. Available I/O pins and ports (18 pins on two ports for 20-pin devices and 24 pins on two ports for 28-pin devices).
- 3. Alternate SCLx and SDAx pins are available only in 28-pin devices and not in 20-pin devices.

All other features for devices in this family are identical; these are summarized in Table 1-1.

A list of the pin features available on the PIC24F16KA102 family devices, sorted by function, is provided in Table 1-2.

Note: Table 1-1 provides the pin location of individual peripheral features and not how they are multiplexed on the same pin. This information is provided in the pinout diagrams on pages 4, 5 and 6 of the data sheet. Multiplexed features are sorted by the priority given to a feature, with the highest priority peripheral being listed first.



### FIGURE 1-1: PIC24F16KA102 FAMILY GENERAL BLOCK DIAGRAM



|          | Pin Number                   |               |                               |               |     |                 |                                                |
|----------|------------------------------|---------------|-------------------------------|---------------|-----|-----------------|------------------------------------------------|
| Function | 20-Pin<br>PDIP/SSOP/<br>SOIC | 20-Pin<br>QFN | 28-Pin<br>SPDIP/<br>SSOP/SOIC | 28-Pin<br>QFN | I/O | Input<br>Buffer | Description                                    |
| AN0      | 2                            | 19            | 2                             | 27            | I   | ANA             | A/D Analog Inputs                              |
| AN1      | 3                            | 20            | 3                             | 28            | I   | ANA             |                                                |
| AN2      | 4                            | 1             | 4                             | 1             | I   | ANA             |                                                |
| AN3      | 5                            | 2             | 5                             | 2             | I   | ANA             |                                                |
| AN4      | 7                            | 4             | 6                             | 3             | I   | ANA             |                                                |
| AN5      | 8                            | 5             | 7                             | 4             | I   | ANA             |                                                |
| AN10     | 17                           | 14            | 25                            | 22            | I   | ANA             |                                                |
| AN11     | 16                           | 13            | 24                            | 21            | I   | ANA             |                                                |
| AN12     | 15                           | 12            | 23                            | 20            | I   | ANA             |                                                |
| U1BCLK   | 13                           | 10            | 18                            | 15            | 0   | _               | UART1 IrDA <sup>®</sup> Baud Clock             |
| U2BCLK   | 9                            | 6             | 11                            | 8             | 0   | _               | UART2 IrDA Baud Clock                          |
| C1INA    | 8                            | 5             | 7                             | 4             | I   | ANA             | Comparator 1 Input A (Positive Input)          |
| C1INB    | 7                            | 4             | 6                             | 3             | I   | ANA             | Comparator 1 Input B (Negative Input Option 1) |
| C1INC    | 5                            | 2             | 5                             | 2             | I   | ANA             | Comparator Input C (Negative Input Option 2)   |
| C1IND    | 4                            | 1             | 4                             | 1             | I   | ANA             | Comparator Input D (Negative Input Option 3)   |
| C1OUT    | 17                           | 14            | 25                            | 22            | 0   | _               | Comparator 1 Output                            |
| C2INA    | 5                            | 2             | 5                             | 2             | I   | ANA             | Comparator 2 Input A (Positive Input)          |
| C2INB    | 4                            | 1             | 4                             | 1             | I   | ANA             | Comparator 2 Input B (Negative Input Option 1) |
| C2INC    | 8                            | 5             | 7                             | 4             | I   | ANA             | Comparator 2 Input C (Negative Input Option 2) |
| C2IND    | 7                            | 4             | 6                             | 3             | I   | ANA             | Comparator 2 Input D (Negative Input Option 3) |
| C2OUT    | 14                           | 11            | 20                            | 17            | 0   | —               | Comparator 2 Output                            |
| CLKI     | 7                            | 4             | 9                             | 6             | Ι   | ANA             | Main Clock Input Connection                    |
| CLKO     | 8                            | 5             | 10                            | 7             | 0   | _               | System Clock Output                            |

**Legend:** ST = Schmitt Trigger input buffer, ANA = Analog level input/output,  $I^2C^{TM} = I^2C/SMBus$  input buffer

**Note 1:** Alternative multiplexing when the I2C1SEL Configuration bit is cleared.

### 2.6 External Oscillator Pins

Many microcontrollers have options for at least two oscillators: a high-frequency primary oscillator and a low-frequency secondary oscillator (refer to **Section 9.0 "Oscillator Configuration**" for details).

The oscillator circuit should be placed on the same side of the board as the device. Place the oscillator circuit close to the respective oscillator pins with no more than 0.5 inch (12 mm) between the circuit components and the pins. The load capacitors should be placed next to the oscillator itself, on the same side of the board.

Use a grounded copper pour around the oscillator circuit to isolate it from surrounding circuits. The grounded copper pour should be routed directly to the MCU ground. Do not run any signal traces or power traces inside the ground pour. Also, if using a two-sided board, avoid any traces on the other side of the board where the crystal is placed.

Layout suggestions are shown in Figure 2-5. In-line packages may be handled with a single-sided layout that completely encompasses the oscillator pins. With fine-pitch packages, it is not always possible to completely surround the pins and components. A suitable solution is to tie the broken guard sections to a mirrored ground layer. In all cases, the guard trace(s) must be returned to ground.

In planning the application's routing and I/O assignments, ensure that adjacent port pins and other signals, in close proximity to the oscillator, are benign (i.e., free of high frequencies, short rise and fall times, and other similar noise).

For additional information and design guidance on oscillator circuits, please refer to these Microchip Application Notes, available at the corporate web site (www.microchip.com):

- AN826, "Crystal Oscillator Basics and Crystal Selection for rfPIC<sup>™</sup> and PICmicro<sup>®</sup> Devices"
- AN849, "Basic PICmicro<sup>®</sup> Oscillator Design"
- AN943, "Practical PICmicro<sup>®</sup> Oscillator Analysis and Design"
- AN949, "Making Your Oscillator Work"

## 2.7 Unused I/Os

Unused I/O pins should be configured as outputs and driven to a logic low state. Alternatively, connect a 1 k $\Omega$  to 10 k $\Omega$  resistor to Vss on unused pins and drive the output to logic low.

## FIGURE 2-5:

### SUGGESTED PLACEMENT OF THE OSCILLATOR CIRCUIT



### TABLE 4-20: CLOCK CONTROL REGISTER MAP

| File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7   | Bit 6 | Bit 5  | Bit 4 | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-----------|------|--------|--------|--------|--------|--------|--------|--------|--------|---------|-------|--------|-------|--------|--------|--------|--------|---------------|
| RCON      | 0740 | TRAPR  | IOPUWR | SBOREN | _      | _      | DPSLP  | _      | PMSLP  | EXTR    | SWR   | SWDTEN | WDTO  | SLEEP  | IDLE   | BOR    | POR    | (Note 1)      |
| OSCCON    | 0742 | -      | COSC2  | COSC1  | COSC0  | _      | NOSC2  | NOSC1  | NOSC0  | CLKLOCK | _     | LOCK   | —     | CF     | _      | SOSCEN | OSWEN  | (Note 2)      |
| CLKDIV    | 0744 | ROI    | DOZE2  | DOZE1  | DOZE0  | DOZEN  | RCDIV2 | RCDIV1 | RCDIV0 | _       | _     | _      | _     | _      | _      | —      | _      | 3140          |
| OSCTUN    | 0748 | —      |        | _      |        | _      | _      |        | —      | _       | -     | TUN5   | TUN4  | TUN3   | TUN2   | TUN1   | TUN0   | 0000          |
| REFOCON   | 074E | ROEN   |        | ROSSLP | ROSEL  | RODIV3 | RODIV2 | RODIV1 | RODIV0 | _       | _     | _      | _     | _      | _      | —      | _      | 0000          |
| HLVDCON   | 0756 | HLVDEN | _      | HLSIDL | _      | _      | _      | _      | _      | VDIR    | BGVST | IRVST  | _     | HLVDL3 | HLVDL2 | HLVDL1 | HLVDL0 | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: RCON register Reset values are dependent on the type of Reset.

2: OSCCON register Reset values are dependent on configuration fuses and by type of Reset.

### TABLE 4-21: DEEP SLEEP REGISTER MAP

| File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8       | Bit 7        | Bit 6      | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0   | All<br>Resets <sup>(1)</sup> |
|-----------|------|--------|--------|--------|--------|--------|--------|--------|-------------|--------------|------------|-------|-------|--------|--------|-------|---------|------------------------------|
| DSCON     | 0758 | DSEN   | _      | _      | _      | _      | —      | _      | _           | —            |            |       |       | _      | _      | DSBOR | RELEASE | 0000                         |
| DSWAKE    | 075A | _      | _      | _      |        |        | _      | _      | DSINT0      | DSFLT        | _          | _     | DSWDT | DSRTCC | DSMCLR | _     | DSPOR   | 0000                         |
| DSGPR0    | 075C |        |        |        |        |        |        | Deep S | leep Genera | al Purpose I | Register 0 |       |       |        |        |       |         | 0000                         |
| DSGPR1    | 075E |        |        |        |        |        |        | Deep S | leep Genera | al Purpose I | Register 1 |       |       |        |        |       |         | 0000                         |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: The Deep Sleep registers are only reset on a VDD POR event.

### TABLE 4-22: NVM REGISTER MAP

| File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12  | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0   | All<br>Resets   |
|-----------|------|--------|--------|--------|---------|--------|--------|-------|-------|---------|---------|---------|---------|---------|---------|---------|---------|-----------------|
| NVMCON    | 0760 | WR     | WREN   | WRERR  | PGMONLY | _      | _      | _     | _     | —       | ERASE   | NVMOP5  | NVMOP4  | NVMOP3  | NVMOP2  | NVMOP1  | NVMOP0  | 0000 <b>(1)</b> |
| NVMKEY    | 0766 | —      | —      | -      | —       | —      |        | -     |       | NVMKEY7 | NVMKEY6 | NVMKEY5 | NVMKEY4 | NVMKEY3 | NVMKEY2 | NVMKEY1 | NVMKEY0 | 0000            |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: Reset value shown is for POR only. Value on other Reset states is dependent on the state of memory write or erase operations at the time of Reset.

### TABLE 4-23: PMD REGISTER MAP

| File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8 | Bit 7  | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All Resets |
|-----------|------|--------|--------|--------|--------|--------|--------|--------|-------|--------|-------|-------|-------|--------|--------|--------|--------|------------|
| PMD1      | 0770 | —      | _      | T3MD   | T2MD   | T1MD   | _      | _      | —     | I2C1MD | U2MD  | U1MD  |       | SPI1MD | _      | _      | ADC1MD | 0000       |
| PMD2      | 0772 | _      | -      |        | —      | —      |        | _      | IC1MD | _      |       | _     | _     | _      | _      | _      | OC1MD  | 0000       |
| PMD3      | 0774 | _      | -      |        | —      | —      | CMPMD  | RTCCMD | _     | CRCPMD |       | _     | _     | _      | _      | _      | _      | 0000       |
| PMD4      | 0776 | —      | Ι      | _      |        | _      | _      | —      | —     | _      | _     | _     | EEMD  | REFOMD | CTMUMD | HLVDMD |        | 0000       |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## 5.0 FLASH PROGRAM MEMORY

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information on Flash Programming, refer to the "PIC24F Family Reference Manual", Section 4. "Program Memory" (DS39715).

The PIC24FJ64GA family of devices contains internal Flash program memory for storing and executing application code. The memory is readable, writable and erasable when operating with VDD over 1.8V.

Flash memory can be programmed in three ways:

- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)
- Run-Time Self-Programming (RTSP)
- Enhanced In-Circuit Serial Programming (Enhanced ICSP)

ICSP allows a PIC24F16KA102 device to be serially programmed while in the end application circuit. This is simply done with two lines for the programming clock and programming data (which are named PGCx and PGDx, respectively), and three other lines for power (VDD), ground (VSS) and Master Clear/Program Mode Entry Voltage (MCLR/VPP). This allows customers to manufacture boards with unprogrammed devices and then program the microcontroller just before shipping the product. This also allows the most recent firmware or custom firmware to be programmed. Real-Time Self-Programming (RTSP) is accomplished using TBLRD (table read) and TBLWT (table write) instructions. With RTSP, the user may write program memory data in blocks of 32 instructions (96 bytes) at a time, and erase program memory in blocks of 32, 64 and 128 instructions (96,192 and 384 bytes) at a time.

The NVMOP<1:0> (NVMCON<1:0>) bits decide the erase block size.

## 5.1 Table Instructions and Flash Programming

Regardless of the method used, Flash memory programming is done with the table read and write instructions. These allow direct read and write access to the program memory space from the data memory while the device is in normal operating mode. The 24-bit target address in the program memory is formed using the TBLPAG<7:0> bits and the Effective Address (EA) from a W register, specified in the table instruction, as depicted in Figure 5-1.

The TBLRDL and the TBLWTL instructions are used to read or write to bits<15:0> of program memory. TBLRDL and TBLWTL can access program memory in both Word and Byte modes.

The TBLRDH and TBLWTH instructions are used to read or write to bits<23:16> of program memory. TBLRDH and TBLWTH can also access program memory in Word or Byte mode.



### FIGURE 5-1: ADDRESSING FOR TABLE REGISTERS

### 7.1 Clock Source Selection at Reset

If clock switching is enabled, the system clock source at device Reset is chosen, as shown in Table 7-2. If clock switching is disabled, the system clock source is always selected according to the oscillator Configuration bits. Refer to **Section 9.0 "Oscillator Configuration"** for further details.

### TABLE 7-2: OSCILLATOR SELECTION vs. TYPE OF RESET (CLOCK SWITCHING ENABLED)

| Reset Type | Clock Source Determinant |
|------------|--------------------------|
| POR        | FNOSC Configuration bits |
| BOR        | (FNOSC<10:8>)            |
| MCLR       | COSC Control bits        |
| WDTO       | (OSCCON<14:12>)          |
| SWR        |                          |

### 7.2 Device Reset Times

The Reset times for various types of device Reset are summarized in Table 7-3. Note that the system Reset signal, SYSRST, is released after the POR and PWRT delay times expire.

The time at which the device actually begins to execute code will also depend on the system oscillator delays, which include the Oscillator Start-up Timer (OST) and the PLL lock time. The OST and PLL lock times occur in parallel with the applicable SYSRST delay times.

The FSCM delay determines the time at which the FSCM begins to monitor the system clock source after the SYSRST signal is released.

| Reset Type         | Clock Source | SYSRST Delay | System Clock<br>Delay | Notes      |
|--------------------|--------------|--------------|-----------------------|------------|
| POR <sup>(6)</sup> | EC           | TPOR + TPWRT | _                     | 1, 2       |
|                    | FRC, FRCDIV  | TPOR + TPWRT | TFRC                  | 1, 2, 3    |
|                    | LPRC         | TPOR + TPWRT | TLPRC                 | 1, 2, 3    |
|                    | ECPLL        | TPOR + TPWRT | Тьоск                 | 1, 2, 4    |
|                    | FRCPLL       | TPOR + TPWRT | TFRC + TLOCK          | 1, 2, 3, 4 |
|                    | XT, HS, SOSC | TPOR+ TPWRT  | Tost                  | 1, 2, 5    |
|                    | XTPLL, HSPLL | TPOR + TPWRT | Tost + Tlock          | 1, 2, 4, 5 |
| BOR                | EC           | TPWRT        | —                     | 2          |
|                    | FRC, FRCDIV  | TPWRT        | TFRC                  | 2, 3       |
|                    | LPRC         | TPWRT        | TLPRC                 | 2, 3       |
|                    | ECPLL        | TPWRT        | Тьоск                 | 2, 4       |
|                    | FRCPLL       | TPWRT        | TFRC + TLOCK          | 2, 3, 4    |
|                    | XT, HS, SOSC | TPWRT        | Тоѕт                  | 2, 5       |
|                    | XTPLL, HSPLL | TPWRT        | TFRC + TLOCK          | 2, 3, 4    |
| All Others         | Any Clock    | _            | _                     | None       |

### TABLE 7-3: RESET DELAY TIMES FOR VARIOUS DEVICE RESETS

**Note 1:** TPOR = Power-on Reset (POR) delay.

- 2: TPWRT = 64 ms nominal if the Power-up Timer (PWRT) is enabled; otherwise, it is zero.
- **3:** TFRC and TLPRC = RC oscillator start-up times.
- **4:** TLOCK = PLL lock time.
- 5: TOST = Oscillator Start-up Timer (OST). A 10-bit counter waits 1024 oscillator periods before releasing the oscillator clock to the system.
- **6:** If Two-Speed Start-up is enabled, regardless of the primary oscillator selected, the device starts with FRC, and in such cases, FRC start-up time is valid.

Note: For detailed operating frequency and timing specifications, see Section 29.0 "Electrical Characteristics".

| U-0                                  |                                                                                                                                                      |                                                                                                                                                                         |                                                                                               |                     |                  |                 |         |  |  |  |  |  |  |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------|------------------|-----------------|---------|--|--|--|--|--|--|
|                                      | R/W-1                                                                                                                                                | R/W-0                                                                                                                                                                   | R/W-0                                                                                         | U-0                 | R/W-1            | R/W-0           | R/W-0   |  |  |  |  |  |  |
|                                      | T1IP2                                                                                                                                                | T1IP1                                                                                                                                                                   | T1IP0                                                                                         | —                   | OC1IP2           | OC1IP1          | OC1IP0  |  |  |  |  |  |  |
| bit 15                               |                                                                                                                                                      |                                                                                                                                                                         |                                                                                               |                     |                  |                 | bit     |  |  |  |  |  |  |
| U-0                                  | R/W-1                                                                                                                                                | R/W-0                                                                                                                                                                   | R/W-0                                                                                         | U-0                 | R/W-1            | R/W-0           | R/W-0   |  |  |  |  |  |  |
| _                                    | IC1IP2                                                                                                                                               | IC1IP1                                                                                                                                                                  | IC1IP0                                                                                        | _                   | INT0IP2          | INT0IP1         | INT0IP0 |  |  |  |  |  |  |
| bit 7                                |                                                                                                                                                      |                                                                                                                                                                         |                                                                                               |                     |                  |                 | bit     |  |  |  |  |  |  |
| Legend:                              |                                                                                                                                                      |                                                                                                                                                                         |                                                                                               |                     |                  |                 |         |  |  |  |  |  |  |
| R = Readat                           | ole bit                                                                                                                                              | W = Writable b                                                                                                                                                          | bit                                                                                           | U = Unimpler        | mented bit, read | d as '0'        |         |  |  |  |  |  |  |
| -n = Value a                         |                                                                                                                                                      | '1' = Bit is set                                                                                                                                                        |                                                                                               | '0' = Bit is cle    |                  | x = Bit is unkr | nown    |  |  |  |  |  |  |
|                                      |                                                                                                                                                      |                                                                                                                                                                         |                                                                                               |                     |                  |                 | -       |  |  |  |  |  |  |
| bit 15                               | Unimpleme                                                                                                                                            | nted: Read as '0                                                                                                                                                        | ,                                                                                             |                     |                  |                 |         |  |  |  |  |  |  |
| bit 14-12                            | T1IP<2:0>:                                                                                                                                           | Timer1 Interrupt I                                                                                                                                                      | Priority bits                                                                                 |                     |                  |                 |         |  |  |  |  |  |  |
|                                      | 111 = Interro                                                                                                                                        | upt is Priority 7 (h                                                                                                                                                    | nighest priority                                                                              | interrupt)          |                  |                 |         |  |  |  |  |  |  |
|                                      | •                                                                                                                                                    |                                                                                                                                                                         |                                                                                               |                     |                  |                 |         |  |  |  |  |  |  |
|                                      | •                                                                                                                                                    |                                                                                                                                                                         |                                                                                               |                     |                  |                 |         |  |  |  |  |  |  |
|                                      | •<br>001 - Interr                                                                                                                                    | upt is Priority 1                                                                                                                                                       |                                                                                               |                     |                  |                 |         |  |  |  |  |  |  |
|                                      |                                                                                                                                                      | upt source is disa                                                                                                                                                      | abled                                                                                         |                     |                  |                 |         |  |  |  |  |  |  |
| bit 11                               |                                                                                                                                                      | nted: Read as '0                                                                                                                                                        |                                                                                               |                     |                  |                 |         |  |  |  |  |  |  |
| bit 10-8                             | OC1IP<2:0>: Output Compare Channel 1 Interrupt Priority bits                                                                                         |                                                                                                                                                                         |                                                                                               |                     |                  |                 |         |  |  |  |  |  |  |
|                                      |                                                                                                                                                      | upt is Priority 7 (h                                                                                                                                                    |                                                                                               | -                   |                  |                 |         |  |  |  |  |  |  |
|                                      | 111 Intony                                                                                                                                           |                                                                                                                                                                         | inghoot phone;                                                                                | internapt)          |                  |                 |         |  |  |  |  |  |  |
|                                      | •                                                                                                                                                    |                                                                                                                                                                         |                                                                                               |                     |                  |                 |         |  |  |  |  |  |  |
|                                      | •                                                                                                                                                    |                                                                                                                                                                         |                                                                                               |                     |                  |                 |         |  |  |  |  |  |  |
|                                      | •                                                                                                                                                    |                                                                                                                                                                         |                                                                                               |                     |                  |                 |         |  |  |  |  |  |  |
|                                      |                                                                                                                                                      | upt is Priority 1                                                                                                                                                       | bled                                                                                          |                     |                  |                 |         |  |  |  |  |  |  |
| hit 7                                | 000 = Interre                                                                                                                                        | upt source is disa                                                                                                                                                      |                                                                                               |                     |                  |                 |         |  |  |  |  |  |  |
|                                      | 000 = Interro<br>Unimpleme                                                                                                                           | upt source is disa<br>nted: Read as '0                                                                                                                                  | 3                                                                                             | runt Drineit, / bit | -                |                 |         |  |  |  |  |  |  |
|                                      | 000 = Interr<br>Unimpleme<br>IC1IP<2:0>:                                                                                                             | upt source is disa<br>nted: Read as '0<br>Input Capture Cl                                                                                                              | ,<br>hannel 1 Inter                                                                           |                     | S                |                 |         |  |  |  |  |  |  |
|                                      | 000 = Interr<br>Unimpleme<br>IC1IP<2:0>:                                                                                                             | upt source is disa<br>nted: Read as '0                                                                                                                                  | ,<br>hannel 1 Inter                                                                           |                     | s                |                 |         |  |  |  |  |  |  |
|                                      | 000 = Interr<br>Unimpleme<br>IC1IP<2:0>:                                                                                                             | upt source is disa<br>nted: Read as '0<br>Input Capture Cl                                                                                                              | ,<br>hannel 1 Inter                                                                           |                     | S                |                 |         |  |  |  |  |  |  |
|                                      | 000 = Intern<br>Unimpleme<br>IC1IP<2:0>:<br>111 = Intern<br>•<br>•                                                                                   | upt source is disa<br>nted: Read as '0<br>Input Capture Cl<br>upt is Priority 7 (h                                                                                      | ,<br>hannel 1 Inter                                                                           |                     | S                |                 |         |  |  |  |  |  |  |
|                                      | 000 = Intern<br>Unimpleme<br>IC1IP<2:0>:<br>111 = Intern<br>•<br>•<br>•<br>001 = Intern                                                              | upt source is disa<br>nted: Read as '0<br>Input Capture Cl<br>upt is Priority 7 (h<br>upt is Priority 1                                                                 | ,<br>hannel 1 Inter<br>nighest priority                                                       |                     | s                |                 |         |  |  |  |  |  |  |
| bit 6-4                              | 000 = Intern<br>Unimpleme<br>IC1IP<2:0>:<br>111 = Intern<br>•<br>•<br>001 = Intern<br>000 = Intern                                                   | upt source is disa<br>nted: Read as '0<br>Input Capture Cl<br>upt is Priority 7 (h<br>upt is Priority 1<br>upt source is disa                                           | ,<br>hannel 1 Inter<br>nighest priority<br>abled                                              |                     | s                |                 |         |  |  |  |  |  |  |
| bit 6-4<br>bit 3                     | 000 = Intern<br>Unimpleme<br>IC1IP<2:0>:<br>111 = Intern<br>•<br>•<br>001 = Intern<br>000 = Intern<br>Unimpleme                                      | upt source is disa<br>nted: Read as '0<br>Input Capture Cl<br>upt is Priority 7 (h<br>upt is Priority 1<br>upt source is disa<br>nted: Read as '0                       | ,<br>hannel 1 Inter<br>nighest priority<br>abled                                              | r interrupt)        | S                |                 |         |  |  |  |  |  |  |
| bit 6-4<br>bit 3                     | 000 = Intern<br>Unimpleme<br>IC1IP<2:0>:<br>111 = Intern<br>•<br>•<br>001 = Intern<br>000 = Intern<br>Unimpleme<br>INT0IP<2:0>                       | upt source is disa<br>nted: Read as '0<br>Input Capture Cl<br>upt is Priority 7 (h<br>upt is Priority 1<br>upt source is disa<br>nted: Read as '0<br>>: External Interr | ,<br>hannel 1 Inter<br>highest priority<br>abled<br>,<br>upt 0 Priority b                     | v interrupt)        | S                |                 |         |  |  |  |  |  |  |
| bit 6-4<br>bit 3                     | 000 = Intern<br>Unimpleme<br>IC1IP<2:0>:<br>111 = Intern<br>•<br>•<br>001 = Intern<br>000 = Intern<br>Unimpleme<br>INT0IP<2:0>                       | upt source is disa<br>nted: Read as '0<br>Input Capture Cl<br>upt is Priority 7 (h<br>upt is Priority 1<br>upt source is disa<br>nted: Read as '0                       | ,<br>hannel 1 Inter<br>highest priority<br>abled<br>,<br>upt 0 Priority b                     | v interrupt)        | S                |                 |         |  |  |  |  |  |  |
| bit 6-4<br>bit 3                     | 000 = Intern<br>Unimpleme<br>IC1IP<2:0>:<br>111 = Intern<br>•<br>•<br>001 = Intern<br>000 = Intern<br>Unimpleme<br>INT0IP<2:0>                       | upt source is disa<br>nted: Read as '0<br>Input Capture Cl<br>upt is Priority 7 (h<br>upt is Priority 1<br>upt source is disa<br>nted: Read as '0<br>>: External Interr | ,<br>hannel 1 Inter<br>highest priority<br>abled<br>,<br>upt 0 Priority b                     | v interrupt)        | S                |                 |         |  |  |  |  |  |  |
| bit 7<br>bit 6-4<br>bit 3<br>bit 2-0 | 000 = Intern<br>Unimpleme<br>IC1IP<2:0>:<br>111 = Intern<br>•<br>•<br>001 = Intern<br>000 = Intern<br>Unimpleme<br>INT0IP<2:0>                       | upt source is disa<br>nted: Read as '0<br>Input Capture Cl<br>upt is Priority 7 (h<br>upt is Priority 1<br>upt source is disa<br>nted: Read as '0<br>>: External Interr | ,<br>hannel 1 Inter<br>highest priority<br>abled<br>,<br>upt 0 Priority b                     | v interrupt)        | S                |                 |         |  |  |  |  |  |  |
| bit 6-4<br>bit 3                     | 000 = Intern<br>Unimpleme<br>IC1IP<2:0>:<br>111 = Intern<br>001 = Intern<br>000 = Intern<br>Unimpleme<br>INT0IP<2:0><br>111 = Intern<br>001 = Intern | upt source is disa<br>nted: Read as '0<br>Input Capture Cl<br>upt is Priority 7 (h<br>upt is Priority 1<br>upt source is disa<br>nted: Read as '0<br>>: External Interr | ,<br>hannel 1 Inter<br>highest priority<br>abled<br>,<br>upt 0 Priority b<br>highest priority | v interrupt)        | S                |                 |         |  |  |  |  |  |  |

## 13.0 TIMER2/3

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information on Timers, refer to the "PIC24F Family Reference Manual", Section 14. "Timers" (DS39704).

The Timer2/3 module is a 32-bit timer, which can also be configured as two independent 16-bit timers with selectable operating modes.

As a 32-bit timer, Timer2/3 operates in three modes:

- Two independent 16-bit timers (Timer2 and Timer3) with all 16-bit operating modes (except Asynchronous Counter mode)
- Single 32-bit timer
- Single 32-bit synchronous counter

They also support these features:

- · Timer gate operation
- Selectable prescaler settings
- Timer operation during Idle and Sleep modes
- · Interrupt on a 32-bit Period register match
- A/D Event Trigger

Individually, both of the 16-bit timers can function as synchronous timers or counters. They also offer the features listed above, except for the A/D event trigger (this is implemented only with Timer3). The operating modes and enabled features are determined by setting the appropriate bit(s) in the T2CON and T3CON registers. T2CON and T3CON are provided in generic form in Register 13-1 and Register 13-2, respectively.

For 32-bit timer/counter operation, Timer2 is the least significant word (lsw) and Timer3 is the most significant word (msw) of the 32-bit timer.

| Note: | For 32-bit operation, T3CON control bits    |
|-------|---------------------------------------------|
|       | are ignored. Only T2CON control bits are    |
|       | used for setup and control. Timer2 clock    |
|       | and gate inputs are utilized for the 32-bit |
|       | timer modules, but an interrupt is          |
|       | generated with the Timer3 interrupt flags.  |

To configure Timer2/3 for 32-bit operation:

- 1. Set the T32 bit (T2CON<3> = 1).
- 2. Select the prescaler ratio for Timer2 using the TCKPS<1:0> bits.
- 3. Set the Clock and Gating modes using the TCS and TGATE bits.
- 4. Load the timer period value. PR3 will contain the msw of the value while PR2 contains the lsw.
- 5. If interrupts are required, set the interrupt enable bit, T3IE. Use the priority bits, T3IP<2:0>, to set the interrupt priority.

While Timer2 controls the timer, the interrupt appears as a Timer3 interrupt.

6. Set the TON bit (= 1).

The timer value, at any point, is stored in the register pair, TMR<3:2>. TMR3 always contains the msw of the count, while TMR2 contains the lsw.

To configure any of the timers for individual 16-bit operation:

- 1. Clear the T32 bit in T2CON<3>.
- 2. Select the timer prescaler ratio using the TCKPS<1:0> bits.
- 3. Set the Clock and Gating modes using the TCS and TGATE bits.
- 4. Load the timer period value into the PRx register.
- 5. If interrupts are required, set the interrupt enable bit, TxIE; use the priority bits, TxIP<2:0>, to set the interrupt priority.
- 6. Set the TON bit (TxCON<15> = 1).





| Alarm Mask Setti<br>(AMASK<3:0>)<br>0000 - Every half se<br>0001 - Every second<br>0010 - Every 10 sec<br>0011 - Every minute | ng<br>cond          | Day of<br>the<br>Week | Month C     | Day | Hours | Minutes | Seconds |
|-------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|-------------|-----|-------|---------|---------|
| 0001 - Every second                                                                                                           | ł                   |                       |             |     |       |         |         |
|                                                                                                                               | onds                |                       |             |     |       |         |         |
| 0011 - Every minute                                                                                                           |                     |                       |             |     |       |         | s       |
|                                                                                                                               |                     |                       |             |     |       |         | SS      |
| 0100 - Every 10 min                                                                                                           | utes                |                       |             |     |       | m :     | S S     |
| 0101 - Every hour                                                                                                             |                     |                       |             |     |       | m m :   | S S     |
| 0110 - Every day                                                                                                              |                     |                       |             |     | h h : | m m :   | S S     |
| 0111 - Every week                                                                                                             |                     | d                     |             |     | h h : | m m :   | s s     |
| 1000 - Every month                                                                                                            |                     |                       | / d         | d   | h h : | m m :   | s s     |
| 1001 - Every year <sup>(1)</sup>                                                                                              |                     |                       | d           | d   | h h : | m m :   | s s     |
| Note 1: Annually, e                                                                                                           | except when configu | red for F             | ebruary 29. |     |       |         |         |



## 23.0 COMPARATOR MODULE

| Note: | This data sheet summarizes the features<br>of this group of PIC24F devices. It is not |
|-------|---------------------------------------------------------------------------------------|
|       |                                                                                       |
|       | intended to be a comprehensive refer-                                                 |
|       | ence source. For more information on the                                              |
|       | Comparator module, refer to the "PIC24F                                               |
|       | Family Reference Manual", Section 46.                                                 |
|       | "Scalable Comparator Module"                                                          |
|       | (DS39734).                                                                            |

The comparator module provides two dual input comparators. The inputs to the comparator can be configured to use any one of four external analog inputs, as well as a voltage reference input from either the internal band gap reference, divided by 2 (VBG/2), or the comparator voltage reference generator.

The comparator outputs may be directly connected to the CxOUT pins. When the respective COE equals '1', the I/O pad logic makes the unsynchronized output of the comparator available on the pin.

A simplified block diagram of the module is displayed in Figure 23-1. Diagrams of the possible individual comparator configurations are displayed in Figure 23-2.

Each comparator has its own control register, CMxCON (Register 23-1), for enabling and configuring its operation. The output and event status of all three comparators is provided in the CMSTAT register (Register 23-2).

### FIGURE 23-1: COMPARATOR MODULE BLOCK DIAGRAM



## 25.0 CHARGE TIME MEASUREMENT UNIT (CTMU)

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information on the Charge Measurement Unit, refer to the "PIC24F Family Reference Manual", Section 11. "Charge Time Measurement Unit (CTMU)" (DS39724).

The Charge Time Measurement Unit (CTMU) is a flexible analog module that provides charge measurement, accurate differential time measurement between pulse sources and asynchronous pulse generation. Its key features include:

- Four-edge input trigger sources
- Polarity control for each edge source
- Control of edge sequence
- Control of response to edges
- Time measurement resolution of one nanosecond
- Accurate current source suitable for capacitive measurement

Together with other on-chip analog modules, the CTMU can be used to precisely measure time, measure capacitance, measure relative changes in capacitance, or generate output pulses that are independent of the system clock. The CTMU module is ideal for interfacing with capacitive-based touch sensors.

The CTMU is controlled through two registers: CTMUCON and CTMUICON. CTMUCON enables the module, and controls edge source selection, edge source polarity selection, and edge sequencing. The CTMUICON register selects the current range of current source and trims the current.

### 25.1 Measuring Capacitance

The CTMU module measures capacitance by generating an output pulse with a width equal to the time between edge events on two separate input channels. The pulse edge events to both input channels can be selected from four sources: two internal peripheral modules (OC1 and Timer1) and two external pins (CTED1 and CTED2). This pulse is used with the module's precision current source to calculate capacitance according to the relationship:

$$I = C \bullet \frac{dV}{dT}$$

For capacitance measurements, the A/D Converter samples an external capacitor (CAPP) on one of its input channels, after the CTMU output's pulse. A precision resistor (RPR) provides current source calibration on a second A/D channel. After the pulse ends, the converter determines the voltage on the capacitor. The actual calculation of capacitance is performed in software by the application.

Figure 25-1 displays the external connections used for capacitance measurements, and how the CTMU and A/D modules are related in this application. This example also shows the edge events coming from Timer1, but other configurations using external edge sources are possible. A detailed discussion on measuring capacitance and time with the CTMU module is provided in the *"PIC24F Family Reference Manual"*.

## FIGURE 25-1: TYPICAL CONNECTIONS AND INTERNAL CONFIGURATION FOR CAPACITANCE MEASUREMENT



### 29.1 DC Characteristics





### FIGURE 29-2: PIC24F16KA102 FAMILY VOLTAGE-FREQUENCY GRAPH (INDUSTRIAL, EXTENDED)



### TABLE 29-13: COMPARATOR DC SPECIFICATIONS

| Operating Conditions: $2.0V < V_{DD} < 3.6V$ Operating temperature $-40^{\circ}C \le T_A \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le T_A \le +125^{\circ}C$ for Extended |                                                  |                            |   |    |     |    |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------|---|----|-----|----|--|--|--|--|
| Param<br>No.                                                                                                                                                                    | Symbol Characteristic Min Typ Max Units Comments |                            |   |    |     |    |  |  |  |  |
| D300                                                                                                                                                                            | VIOFF                                            | Input Offset Voltage*      | _ | 20 | 40  | mV |  |  |  |  |
| D301                                                                                                                                                                            | VICM                                             | Input Common Mode Voltage* | 0 | _  | Vdd | V  |  |  |  |  |
| D302                                                                                                                                                                            |                                                  |                            |   |    |     |    |  |  |  |  |

\* Parameters are characterized but not tested.

### TABLE 29-14: COMPARATOR VOLTAGE REFERENCE DC SPECIFICATIONS

| -            | Operating Conditions: $2.0V < VDD < 3.6V$ Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                         |        |    |            |     |  |  |  |  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------|----|------------|-----|--|--|--|--|
| Param<br>No. | Symbol Characteristic Min Ivn Max Units Comments                                                                                                                           |                         |        |    |            |     |  |  |  |  |
| VRD310       | CVRES                                                                                                                                                                      | Resolution              | VDD/24 |    | Vdd/32     | LSb |  |  |  |  |
| VRD311       | CVRAA                                                                                                                                                                      | Absolute Accuracy       |        | —  | AVDD - 1.5 | LSb |  |  |  |  |
| VRD312       | CVRur                                                                                                                                                                      | Unit Resistor Value (R) |        | 2k |            | Ω   |  |  |  |  |

### TABLE 29-15: INTERNAL VOLTAGE REFERENCES

| Operating Conditions: $2.0V < VDD < 3.6V$ Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                                                  |                                       |      |     |      |    |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------|------|-----|------|----|--|--|--|
| Param<br>No.                                                                                                                                                               | Symbol Characteristic Min Typ Max Units Comments |                                       |      |     |      |    |  |  |  |
|                                                                                                                                                                            | Vbg                                              | Internal Band Gap Reference           | 1.14 | 1.2 | 1.26 | V  |  |  |  |
|                                                                                                                                                                            | TIRVST                                           | Internal Reference Stabilization Time | —    | 200 | 250  | μS |  |  |  |

### TABLE 29-16: CTMU CURRENT SOURCE SPECIFICATIONS

| DC CHARACTERISTICS              |       |                                    | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |                    |     |       |                    |  |  |
|---------------------------------|-------|------------------------------------|------------------------------------------------------|--------------------|-----|-------|--------------------|--|--|
| Param<br>No. Sym Characteristic |       |                                    | Min                                                  | Typ <sup>(1)</sup> | Max | Units | Conditions         |  |  |
|                                 | IOUT1 | CTMU Current Source,<br>Base Range |                                                      | 550                | Ι   | nA    | CTMUICON<1:0> = 01 |  |  |
|                                 | IOUT2 | CTMU Current Source,<br>10x Range  | —                                                    | 5.5                | —   | μA    | CTMUICON<1:0> = 10 |  |  |
|                                 | IOUT3 | CTMU Current Source,<br>100x Range | _                                                    | 55                 | _   | μA    | CTMUICON<1:0> = 11 |  |  |

**Note 1:** Nominal value at the center point of the current trim range (CTMUICON<7:2> = 000000).

## TABLE 29-28:RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER<br/>AND BROWN-OUT RESET TIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                                                             | (unless | rd Opera<br>otherwing tempe | ise stat | pnditions: 1.8V to 3.6V<br>ed)<br>$-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial<br>$-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                 |  |
|--------------------|--------|-------------------------------------------------------------|---------|-----------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|
| Param<br>No.       | Symbol | Characteristic                                              | Min.    | Typ <sup>(1)</sup>          | Max.     | Units                                                                                                                                           | Conditions      |  |
| SY10               | TmcL   | MCLR Pulse Width (low)                                      | 2       | _                           | _        | μS                                                                                                                                              |                 |  |
| SY11               | TPWRT  | Power-up Timer Period                                       | 50      | 64                          | 90       | ms                                                                                                                                              |                 |  |
| SY12               | TPOR   | Power-on Reset Delay                                        | 1       | 5                           | 10       | μS                                                                                                                                              |                 |  |
| SY13               | Tioz   | I/O High-Impedance from MCLR<br>Low or Watchdog Timer Reset | —       | —                           | 100      | ns                                                                                                                                              |                 |  |
| SY20               | TWDT   | Watchdog Timer Time-out Period                              | 0.85    | 1.0                         | 1.15     | ms                                                                                                                                              | 1.32 prescaler  |  |
|                    |        |                                                             | 3.4     | 4.0                         | 4.6      | ms                                                                                                                                              | 1:128 prescaler |  |
| SY25               | TBOR   | Brown-out Reset Pulse Width                                 | 1       |                             | _        | μS                                                                                                                                              |                 |  |
| SY35               | TFSCM  | Fail-Safe Clock Monitor Delay                               | —       | 2                           | 2.3      | μS                                                                                                                                              |                 |  |
| SY45               | TRST   | Configuration Update Time                                   | —       | 20                          |          | μS                                                                                                                                              |                 |  |
| SY55               | TLOCK  | PLL Start-up Time                                           | _       | 1                           |          | ms                                                                                                                                              |                 |  |
| SY65               | Tost   | Oscillator Start-up Time                                    | —       | 1024                        |          | Tosc                                                                                                                                            |                 |  |
| SY75               | TFRC   | Fast RC Oscillator Start-up Time                            |         | 1                           | 1.5      | μS                                                                                                                                              |                 |  |
| SY85               | TLPRC  | Low-Power Oscillator Start-up<br>Time                       | _       | _                           | 100      | μS                                                                                                                                              |                 |  |

Note 1: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

### FIGURE 29-8: BAUD RATE GENERATOR OUTPUT TIMING





### TABLE 29-37: SPIX MODULE MASTER MODE TIMING REQUIREMENTS (CKE = 1)

|              |                       |                                              | $\begin{array}{ll} \mbox{Standard Operating Conditions: 2.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |                    |     |       |            |
|--------------|-----------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|------------|
| Param<br>No. | Symbol                | Characteristic                               | Min                                                                                                                                                                                                                                                                                      | Typ <sup>(1)</sup> | Max | Units | Conditions |
| SP10         | TscL                  | SCKx Output Low Time <sup>(2)</sup>          | Tcy/2                                                                                                                                                                                                                                                                                    | _                  | _   | ns    |            |
| SP11         | TscH                  | SCKx Output High Time <sup>(2)</sup>         | Tcy/2                                                                                                                                                                                                                                                                                    | —                  | _   | ns    |            |
| SP20         | TscF                  | SCKx Output Fall Time <sup>(3)</sup>         | —                                                                                                                                                                                                                                                                                        | 10                 | 25  | ns    |            |
| SP21         | TscR                  | SCKx Output Rise Time <sup>(3)</sup>         | —                                                                                                                                                                                                                                                                                        | 10                 | 25  | ns    |            |
| SP30         | TdoF                  | SDOx Data Output Fall Time <sup>(3)</sup>    | —                                                                                                                                                                                                                                                                                        | 10                 | 25  | ns    |            |
| SP31         | TdoR                  | SDOx Data Output Rise Time <sup>(3)</sup>    | —                                                                                                                                                                                                                                                                                        | 10                 | 25  | ns    |            |
| SP35         | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge    | —                                                                                                                                                                                                                                                                                        | -                  | 30  | ns    |            |
| SP36         | TdoV2sc,<br>TdoV2scL  | SDOx Data Output Setup to<br>First SCKx Edge | 30                                                                                                                                                                                                                                                                                       | _                  | —   | ns    |            |
| SP40         | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input to SCKx Edge   | 20                                                                                                                                                                                                                                                                                       | _                  | _   | ns    |            |
| SP41         | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge    | 20                                                                                                                                                                                                                                                                                       | —                  | —   | ns    |            |

**Note 1:** Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

**2:** The minimum clock period for SCKx is 100 ns. Therefore, the clock generated in Master mode must not violate this specification.

3: Assumes 50 pF load on all SPIx pins.

# 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length





|                             | MILLIMETERS     |      |          |      |  |  |
|-----------------------------|-----------------|------|----------|------|--|--|
| Dimension                   | MIN             | NOM  | MAX      |      |  |  |
| Contact Pitch               | Contact Pitch E |      | 0.65 BSC |      |  |  |
| Optional Center Pad Width   | W2              |      |          | 4.25 |  |  |
| Optional Center Pad Length  | T2              |      |          | 4.25 |  |  |
| Contact Pad Spacing         |                 |      | 5.70     |      |  |  |
| Contact Pad Spacing         | C2              |      | 5.70     |      |  |  |
| Contact Pad Width (X28)     | X1              |      |          | 0.37 |  |  |
| Contact Pad Length (X28) Y1 |                 |      |          | 1.00 |  |  |
| Distance Between Pads       |                 | 0.20 |          |      |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2105A