

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                       |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                          |
| Core Size                  | 16-Bit                                                                       |
| Speed                      | 32MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                                      |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                        |
| Number of I/O              | 18                                                                           |
| Program Memory Size        | 16KB (5.5K x 24)                                                             |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | 512 x 8                                                                      |
| RAM Size                   | 1.5K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                  |
| Data Converters            | A/D 9x10b                                                                    |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                               |
| Supplier Device Package    | 20-SSOP                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24f16ka101-i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|          |                              | Pin I         | Number                        |               |     |                 |                                                              |
|----------|------------------------------|---------------|-------------------------------|---------------|-----|-----------------|--------------------------------------------------------------|
| Function | 20-Pin<br>PDIP/SSOP/<br>SOIC | 20-Pin<br>QFN | 28-Pin<br>SPDIP/<br>SSOP/SOIC | 28-Pin<br>QFN | I/O | Input<br>Buffer | Description                                                  |
| T1CK     | 10                           | 7             | 12                            | 9             | Ι   | ST              | Timer1 Clock                                                 |
| T2CK     | 18                           | 15            | 26                            | 23            | I   | ST              | Timer2 Clock                                                 |
| T3CK     | 18                           | 15            | 26                            | 23            | I   | ST              | Timer3 Clock                                                 |
| U1CTS    | 12                           | 9             | 17                            | 14            | I   | ST              | UART1 Clear to Send Input                                    |
| U1RTS    | 13                           | 10            | 18                            | 15            | 0   | _               | UART1 Request to Send Output                                 |
| U1RX     | 6                            | 3             | 6                             | 3             | I   | ST              | UART1 Receive                                                |
| U1TX     | 11                           | 8             | 16                            | 13            | 0   | _               | UART1 Transmit Output                                        |
| Vdd      | 20                           | 17            | 13, 28                        | 10, 25        | Р   | —               | Positive Supply for Peripheral Digital Logic and<br>I/O Pins |
| VPP      | 1                            | 18            | 1                             | 26            | Р   | _               | Programming Mode Entry Voltage                               |
| VREF-    | 3                            | 20            | 3                             | 28            | I   | ANA             | A/D and Comparator Reference Voltage (low)<br>Input          |
| VREF+    | 2                            | 19            | 2                             | 27            | I   | ANA             | A/D and Comparator Reference Voltage (high)<br>Input         |
| Vss      | 19                           | 16            | 8, 27                         | 5, 24         | Р   | _               | Ground Reference for Logic and I/O Pin                       |

#### TABLE 1-2: PIC24F16KA102 FAMILY PINOUT DESCRIPTIONS (CONTINUED)

**Legend:** ST = Schmitt Trigger input buffer, ANA = Analog level input/output,  $I^2C^{TM} = I^2C/SMB$ us input buffer

Note 1: Alternative multiplexing when the I2C1SEL Configuration bit is cleared.

# 2.4.1 CONSIDERATIONS FOR CERAMIC CAPACITORS

In recent years, large value, low-voltage, surface-mount ceramic capacitors have become very cost effective in sizes up to a few tens of microfarad. The low-ESR, small physical size and other properties make ceramic capacitors very attractive in many types of applications.

Ceramic capacitors are suitable for use with the internal voltage regulator of this microcontroller. However, some care is needed in selecting the capacitor to ensure that it maintains sufficient capacitance over the intended operating range of the application.

Typical low-cost, 10  $\mu$ F ceramic capacitors are available in X5R, X7R and Y5V dielectric ratings (other types are also available, but are less common). The initial tolerance specifications for these types of capacitors are often specified as ±10% to ±20% (X5R and X7R), or -20%/+80% (Y5V). However, the effective capacitance that these capacitors provide in an application circuit will also vary based on additional factors, such as the applied DC bias voltage and the temperature. The total in-circuit tolerance is, therefore, much wider than the initial tolerance specification.

The X5R and X7R capacitors typically exhibit satisfactory temperature stability (ex:  $\pm 15\%$  over a wide temperature range, but consult the manufacturer's data sheets for exact specifications). However, Y5V capacitors typically have extreme temperature tolerance specifications of  $\pm 22\%$ . Due to the extreme temperature tolerance, a 10  $\mu$ F nominal rated Y5V type capacitor may not deliver enough total capacitance to meet minimum internal voltage regulator stability and transient response requirements. Therefore, Y5V capacitors are not recommended for use with the internal regulator if the application must operate over a wide temperature range.

In addition to temperature tolerance, the effective capacitance of large value ceramic capacitors can vary substantially, based on the amount of DC voltage applied to the capacitor. This effect can be very significant, but is often overlooked or is not always documented.

A typical DC bias voltage vs. capacitance graph for X7R type capacitors is shown in Figure 2-4.

#### FIGURE 2-4: DC BIAS VOLTAGE vs. CAPACITANCE **CHARACTERISTICS** Change (%) 0 -10 6V Capacitor -20 -30 pacitance -40 10V Capacitor -50 -60 -70 6.3V Capacitor 10 11 12 2 8 9 13 16 DC Bias Voltage (VDC)

When selecting a ceramic capacitor to be used with the internal voltage regulator, it is suggested to select a high-voltage rating, so that the operating voltage is a small percentage of the maximum rated capacitor voltage. For example, choose a ceramic capacitor rated at 16V for the 3.3V or 2.5V core voltage. Suggested capacitors are shown in Table 2-1.

## 2.5 ICSP Pins

The PGC and PGD pins are used for In-Circuit Serial Programming<sup>TM</sup> (ICSP<sup>TM</sup>) and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of ohms, not to exceed 100 $\Omega$ .

Pull-up resistors, series diodes and capacitors on the PGC and PGD pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits, and pin input voltage high (VIH) and input low (VIL) requirements.

For device emulation, ensure that the "Communication Channel Select" (i.e., PGCx/PGDx pins), programmed into the device, matches the physical connections for the ICSP to the Microchip debugger/emulator tool.

For more information on available Microchip development tools connection requirements, refer to

### 2.6 External Oscillator Pins

Many microcontrollers have options for at least two oscillators: a high-frequency primary oscillator and a low-frequency secondary oscillator (refer to **Section 9.0 "Oscillator Configuration**" for details).

The oscillator circuit should be placed on the same side of the board as the device. Place the oscillator circuit close to the respective oscillator pins with no more than 0.5 inch (12 mm) between the circuit components and the pins. The load capacitors should be placed next to the oscillator itself, on the same side of the board.

Use a grounded copper pour around the oscillator circuit to isolate it from surrounding circuits. The grounded copper pour should be routed directly to the MCU ground. Do not run any signal traces or power traces inside the ground pour. Also, if using a two-sided board, avoid any traces on the other side of the board where the crystal is placed.

Layout suggestions are shown in Figure 2-5. In-line packages may be handled with a single-sided layout that completely encompasses the oscillator pins. With fine-pitch packages, it is not always possible to completely surround the pins and components. A suitable solution is to tie the broken guard sections to a mirrored ground layer. In all cases, the guard trace(s) must be returned to ground.

In planning the application's routing and I/O assignments, ensure that adjacent port pins and other signals, in close proximity to the oscillator, are benign (i.e., free of high frequencies, short rise and fall times, and other similar noise).

For additional information and design guidance on oscillator circuits, please refer to these Microchip Application Notes, available at the corporate web site (www.microchip.com):

- AN826, "Crystal Oscillator Basics and Crystal Selection for rfPIC<sup>™</sup> and PICmicro<sup>®</sup> Devices"
- AN849, "Basic PICmicro<sup>®</sup> Oscillator Design"
- AN943, "Practical PICmicro<sup>®</sup> Oscillator Analysis and Design"
- AN949, "Making Your Oscillator Work"

## 2.7 Unused I/Os

Unused I/O pins should be configured as outputs and driven to a logic low state. Alternatively, connect a 1 k $\Omega$  to 10 k $\Omega$  resistor to Vss on unused pins and drive the output to logic low.

# FIGURE 2-5:

#### SUGGESTED PLACEMENT OF THE OSCILLATOR CIRCUIT



# 3.2 CPU Control Registers

### REGISTER 3-1: SR: ALU STATUS REGISTER

| U-0          | U-0          | U-0          | U-0     | U-0       | U-0       | U-0       | R/W-0, HSC |
|--------------|--------------|--------------|---------|-----------|-----------|-----------|------------|
| —            | —            | —            | _       | —         | —         | —         | DC         |
| bit 15       |              |              |         |           |           |           | bit 8      |
|              |              |              |         |           |           |           |            |
| R/W-0 HSC(1) | R/W-0 HSC(1) | R/W-0 HSC(1) | R-0 HSC | R/W-0 HSC | R/W-0 HSC | R/W-0 HSC | R/W-0 HSC  |

| R/W-0, HSC <sup>(1)</sup> | R/W-0, HSC <sup>(1)</sup> | R/W-0, HSC <sup>(1)</sup> | R-0, HSC | R/W-0, HSC | R/W-0, HSC | R/W-0, HSC | R/W-0, HSC |
|---------------------------|---------------------------|---------------------------|----------|------------|------------|------------|------------|
| IPL2 <sup>(2)</sup>       | IPL1 <sup>(2)</sup>       | IPL0 <sup>(2)</sup>       | RA       | N          | OV         | Z          | С          |
| bit 7                     |                           |                           |          |            |            |            | bit 0      |

| Legend:           | HSC = Hardware Settable/Clearable bit |                                    |                    |  |  |  |  |  |
|-------------------|---------------------------------------|------------------------------------|--------------------|--|--|--|--|--|
| R = Readable bit  | W = Writable bit                      | U = Unimplemented bit, read as '0' |                    |  |  |  |  |  |
| -n = Value at POR | '1' = Bit is set                      | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |  |  |

| bit 15-9 | Unimplemented: Read as '0'                                                                                                                                                                                   |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 8    | DC: ALU Half Carry/Borrow bit                                                                                                                                                                                |
|          | <ul> <li>1 = A carry-out from the 4<sup>th</sup> low-order bit (for byte-sized data) or 8<sup>th</sup> low-order bit (for word-sized data) of the result occurred</li> </ul>                                 |
|          | 0 = No carry-out from the 4 <sup>th</sup> or 8 <sup>th</sup> low-order bit of the result has occurred                                                                                                        |
| bit 7-5  | IPL<2:0>: CPU Interrupt Priority Level Status bits <sup>(1,2)</sup>                                                                                                                                          |
|          | 111 = CPU interrupt priority level is 7 (15); user interrupts disabled                                                                                                                                       |
|          | 110 = CPU interrupt priority level is 5 (14)<br>101 = CPU Interrupt priority level is 5 (13)                                                                                                                 |
|          | 100 = CPU interrupt priority level is 4 (12)                                                                                                                                                                 |
|          | 011 = CPU interrupt priority level is 3 (11)                                                                                                                                                                 |
|          | 010 = CPU interrupt priority level is 2 (10)                                                                                                                                                                 |
|          | 001 = CPU interrupt priority level is 1 (9)                                                                                                                                                                  |
|          | 000 = CPU interrupt priority level is 0 (8)                                                                                                                                                                  |
| bit 4    | RA: REPEAT Loop Active bit                                                                                                                                                                                   |
|          | 1 = REPEAT loop in progress                                                                                                                                                                                  |
|          | 0 = REPEAT loop not in progress                                                                                                                                                                              |
| bit 3    | N: ALU Negative bit                                                                                                                                                                                          |
|          | 1 = Result was negative                                                                                                                                                                                      |
|          | 0 = Result was non-negative (zero or positive)                                                                                                                                                               |
| bit 2    | OV: ALU Overflow bit                                                                                                                                                                                         |
|          | <ul> <li>1 = Overflow occurred for signed (2's complement) arithmetic in this arithmetic operation</li> <li>0 = No overflow has occurred</li> </ul>                                                          |
| bit 1    | Z: ALU Zero bit                                                                                                                                                                                              |
|          | <ul> <li>1 = An operation, which effects the Z bit, has set it at some time in the past</li> <li>0 = The most recent operation, which effects the Z bit, has cleared it (i.e., a non-zero result)</li> </ul> |
| bit 0    | C: ALU Carry/Borrow bit                                                                                                                                                                                      |
|          | 1 = A carry-out from the Most Significant bit (MSb) of the result occurred                                                                                                                                   |
|          | 0 = No carry-out from the Most Significant bit (MSb) of the result occurred                                                                                                                                  |
| Note 1:  | The IPL Status bits are read-only when NSTDIS (INTCON1<15>) = 1.                                                                                                                                             |
| 2:       | The IPL Status bits are concatenated with the IPL3 bit (CORCON<3>) to form the CPU Interrupt Priority Level (IPL). The value in parentheses indicates the IPL when IPL3 = 1.                                 |

#### TABLE 4-17: REAL-TIME CLOCK AND CALENDAR REGISTER MAP

| File<br>Name | Addr | Bit 15                                             | Bit 14 | Bit 13  | Bit 12  | Bit 11             | Bit 10   | Bit 9    | Bit 8    | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|--------------|------|----------------------------------------------------|--------|---------|---------|--------------------|----------|----------|----------|-------|-------|-------|-------|-------|-------|-------|-------|---------------|
| ALRMVAL      | 0620 | Alarm Value Register Window Based on ALRMPTR<15:0> |        |         |         |                    |          |          |          |       |       |       |       | xxxx  |       |       |       |               |
| ALCFGRPT     | 0622 | ALRMEN                                             | CHIME  | AMASK3  | AMASK2  | AMASK1             | AMASK0   | ALRMPTR1 | ALRMPTR0 | ARPT7 | ARPT6 | ARPT5 | ARPT4 | ARPT3 | ARPT2 | ARPT1 | ARPT0 | 0000          |
| RTCVAL       | 0624 | RTCC Value Register Window Based on RTCPTR<15:0>   |        |         |         |                    |          |          |          |       |       | xxxx  |       |       |       |       |       |               |
| RCFGCAL      | 0626 | RTCEN                                              | -      | RTCWREN | RTCSYNC | HALFSEC            | RTCOE    | RTCPTR1  | RTCPTR0  | CAL7  | CAL6  | CAL5  | CAL4  | CAL3  | CAL2  | CAL1  | CAL0  | 0000          |
| a man al.    |      |                                                    |        |         |         | un lus la num el e | alian al |          |          |       |       |       |       |       |       |       |       |               |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-18: DUAL COMPARATOR REGISTER MAP

| File<br>Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7  | Bit 6  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|--------------|------|--------|--------|--------|--------|--------|--------|-------|-------|--------|--------|-------|-------|-------|-------|-------|-------|---------------|
| CMSTAT       | 0630 | CMSIDL | _      | _      | -      | _      | _      | C2EVT | C1EVT | —      | —      | _     | _     | _     | —     | C2OUT | C10UT | 0000          |
| CVRCON       | 0632 | _      | _      | _      | _      |        | _      | _     | _     | CVREN  | CVROE  | CVRR  | CVRSS | CVR3  | CVR2  | CVR1  | CVR0  | 0000          |
| CM1CON       | 0634 | CON    | COE    | CPOL   | CLPWR  |        | _      | CEVT  | COUT  | EVPOL1 | EVPOL0 | _     | CREF  | _     | _     | CCH1  | CCH0  | 0000          |
| CM2CON       | 0636 | CON    | COE    | CPOL   | CLPWR  |        | _      | CEVT  | COUT  | EVPOL1 | EVPOL0 | _     | CREF  | _     | _     | CCH1  | CCH0  | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-19: CRC REGISTER MAP

| File<br>Name | Addr | Bit 15                 | Bit 14                  | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|--------------|------|------------------------|-------------------------|--------|--------|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|---------------|
| CRCCON       | 0640 | —                      | —                       | CSIDL  | VWORD4 | VWORD3 | VWORD2 | VWORD1 | VWORD0 | CRCFUL | CRCMPT | -     | CRCGO | PLEN3 | PLEN2 | PLEN1 | PLEN0 | 0040          |
| CRCXOR       | 0642 | X<15:1>                |                         |        |        |        |        |        |        |        |        |       | _     | 0000  |       |       |       |               |
| CRCDAT       | 0644 |                        | CRC Data Input Register |        |        |        |        |        |        |        |        |       | 0000  |       |       |       |       |               |
| CRCWDAT      | 0646 | CRC Result Register 00 |                         |        |        |        |        |        |        |        |        |       | 0000  |       |       |       |       |               |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

# 7.0 RESETS

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information on Resets, refer to the *"PIC24F Family Reference Manual"*, Section 40. "Reset with Programmable Brown-out Reset" (DS39728).

The Reset module combines all Reset sources and controls the device Master Reset Signal, SYSRST. The following is a list of device Reset sources:

- POR: Power-on Reset
- MCLR: Pin Reset
- SWR: RESET Instruction
- WDTR: Watchdog Timer Reset
- · BOR: Brown-out Reset
- Low-Power BOR/Deep Sleep BOR
- TRAPR: Trap Conflict Reset
- IOPUWR: Illegal Opcode Reset
- UWR: Uninitialized W Register Reset

Figure 7-1 displays a simplified block diagram of the Reset module.

Any active source of Reset will make the SYSRST signal active. Many registers associated with the CPU and peripherals are forced to a known Reset state. Most registers are unaffected by a Reset; their status is unknown on a Power-on Reset (POR) and unchanged by all other Resets.

Note: Refer to the specific peripheral or CPU section of this manual for register Reset states.

All types of device Reset will set a corresponding status bit in the RCON register to indicate the type of Reset (see Register 7-1). A POR will clear all bits except for the BOR and POR bits (RCON<1:0>) which are set. The user may set or clear any bit at any time during code execution. The RCON bits only serve as status bits. Setting a particular Reset status bit in software will not cause a device Reset to occur.

The RCON register also has other bits associated with the Watchdog Timer (WDT) and device power-saving states. The function of these bits is discussed in other sections of this manual.

**Note:** The status bits in the RCON register should be cleared after they are read so that the next RCON register value, after a device Reset, will be meaningful.

# FIGURE 7-1: RESET SYSTEM BLOCK DIAGRAM



#### 7.2.1 POR AND LONG OSCILLATOR START-UP TIMES

The oscillator start-up circuitry and its associated delay timers are not linked to the device Reset delays that occur at power-up. Some crystal circuits (especially low-frequency crystals) will have a relatively long start-up time. Therefore, one or more of the following conditions is possible after SYSRST is released:

- The oscillator circuit has not begun to oscillate.
- The Oscillator Start-up Timer (OST) has not expired (if a crystal oscillator is used).
- The PLL has not achieved a lock (if PLL is used).

The device will not begin to execute code until a valid clock source has been released to the system. Therefore, the oscillator and PLL start-up delays must be considered when the Reset delay time must be known.

#### 7.2.2 FAIL-SAFE CLOCK MONITOR (FSCM) AND DEVICE RESETS

If the FSCM is enabled, it will begin to monitor the system clock source when SYSRST is released. If a valid clock source is not available at this time, the device will automatically switch to the FRC oscillator and the user can switch to the desired crystal oscillator in the Trap Service Routine (TSR).

### 7.3 Special Function Register Reset States

Most of the Special Function Registers (SFRs) associated with the PIC24F CPU and peripherals are reset to a particular value at a device Reset. The SFRs are grouped by their peripheral or CPU function and their Reset values are specified in each section of this manual.

The Reset value for each SFR does not depend on the type of Reset with the exception of four registers. The Reset value for the Reset Control register, RCON, will depend on the type of device Reset. The Reset value for the Oscillator Control register, OSCCON, will depend on the type of Reset and the programmed values of the FNOSC bits in the Flash Configuration Word (FOSCSEL); see Table 7-2. The RCFGCAL and NVMCON registers are only affected by a POR.

# 7.4 Deep Sleep BOR (DSBOR)

Deep Sleep BOR is a very low-power BOR circuitry, used when the device is in Deep Sleep mode. Due to low-current consumption, accuracy may vary.

The DSBOR trip point is around 2.0V. DSBOR is enabled by configuring DSBOREN (FDS<6>) = 1. DSBOREN will re-arm the POR to ensure the device will reset if VDD drops below the POR threshold.

## 7.5 Brown-out Reset (BOR)

The PIC24F16KA102 family devices implement a BOR circuit, which provides the user several configuration and power-saving options. The BOR is controlled by the BORV<1:0> and BOREN<1:0> Configuration bits (FPOR<6:5,1:0>). There are a total of four BOR configurations, which are provided in Table 7-3.

The BOR threshold is set by the BORV<1:0> bits. If BOR is enabled (any values of BOREN<1:0>, except '00'), any drop of VDD below the set threshold point will reset the device. The chip will remain in BOR until VDD rises above threshold.

If the Power-up Timer is enabled, it will be invoked after VDD rises above the threshold. Then, it will keep the chip in Reset for an additional time delay, TPWRT, if VDD drops below the threshold while the Power-up Timer is running. The chip goes back into a BOR and the Power-up Timer will be initialized. Once VDD rises above the threshold, the Power-up Timer will execute the additional time delay.

BOR and the Power-up Timer are independently configured. Enabling the BOR Reset does not automatically enable the PWRT.

## 7.5.1 SOFTWARE ENABLED BOR

When BOREN<1:0> = 01, the BOR can be enabled or disabled by the user in software. This is done with the control bit, SBOREN (RCON<13>). Setting SBOREN enables the BOR to function as previously described. Clearing the SBOREN disables the BOR entirely. The SBOREN bit operates only in this mode; otherwise, it is read as '0'.

Placing BOR under software control gives the user the additional flexibility of tailoring the application to its environment without having to reprogram the device to change the BOR configuration. It also allows the user to tailor the incremental current that the BOR consumes. While the BOR current is typically very small, it may have some impact in low-power applications.

Note: Even when the BOR is under software control, the BOR Reset voltage level is still set by the BORV<1:0> Configuration bits; it can not be changed in software.

| REGISTER      | 8-19: IPC7:   | : INTERRUPT        |                   | ONTROL RE         | GISTER 7         |                 |         |
|---------------|---------------|--------------------|-------------------|-------------------|------------------|-----------------|---------|
| U-0           | R/W-1         | R/W-0              | R/W-0             | U-0               | R/W-1            | R/W-0           | R/W-0   |
|               | U2TXIP2       | U2TXIP1            | U2TXIP0           | —                 | U2RXIP2          | U2RXIP1         | U2RXIP0 |
| bit 15        |               |                    |                   |                   |                  |                 | bit 8   |
|               |               |                    |                   |                   |                  |                 |         |
| U-0           | R/W-1         | R/W-0              | R/W-0             | U-0               | U-0              | U-0             | U-0     |
|               | INT2IP2       | INT2IP1            | INT2IP0           | <u> </u>          |                  | —               |         |
| bit 7         |               |                    |                   |                   |                  |                 | bit 0   |
|               |               |                    |                   |                   |                  |                 |         |
| Legend:       |               |                    |                   |                   |                  |                 |         |
| R = Readab    | le bit        | W = Writable       | bit               | U = Unimplem      | nented bit, read | l as '0'        |         |
| -n = Value at | POR           | '1' = Bit is set   |                   | '0' = Bit is clea | ared             | x = Bit is unkr | nown    |
|               |               |                    | _                 |                   |                  |                 |         |
| bit 15        | Unimplemen    | ted: Read as '     | )'                |                   |                  |                 |         |
| bit 14-12     | U2TXIP<2:0>   | >: UART2 Trans     | smitter Interrup  | t Priority bits   |                  |                 |         |
|               | 111 = Interru | pt is Priority 7 ( | highest priority  | interrupt)        |                  |                 |         |
|               | •             |                    |                   |                   |                  |                 |         |
|               | •             |                    |                   |                   |                  |                 |         |
|               | 001 = Interru | pt is Priority 1   |                   |                   |                  |                 |         |
|               | 000 = Interru | pt source is dis   | abled             |                   |                  |                 |         |
| bit 11        | Unimplemen    | ted: Read as '     | כ'                |                   |                  |                 |         |
| bit 10-8      | U2RXIP<2:0    | >: UART2 Rece      | eiver Interrupt F | Priority bits     |                  |                 |         |
|               | 111 = Interru | pt is Priority 7 ( | highest priority  | interrupt)        |                  |                 |         |
|               | •             |                    |                   |                   |                  |                 |         |
|               | •             |                    |                   |                   |                  |                 |         |
|               | 001 = Interru | pt is Priority 1   |                   |                   |                  |                 |         |
|               | 000 = Interru | pt source is dis   | abled             |                   |                  |                 |         |
| bit 7         | Unimplemen    | ted: Read as '     | כי                |                   |                  |                 |         |
| bit 6-4       | INT2IP<2:0>   | : External Interr  | upt 2 Priority b  | its               |                  |                 |         |
|               | 111 = Interru | pt is Priority 7 ( | highest priority  | interrupt)        |                  |                 |         |
|               | •             |                    |                   |                   |                  |                 |         |
|               | •             |                    |                   |                   |                  |                 |         |
|               | 001 = Interru | pt is Priority 1   |                   |                   |                  |                 |         |
|               | 000 = Interru | pt source is dis   | abled             |                   |                  |                 |         |
| bit 3-0       | Unimplemen    | ted: Read as '     | כי                |                   |                  |                 |         |
|               |               |                    |                   |                   |                  |                 |         |

#### **REGISTER 8-24: INTTREG: INTERRUPT CONTROL AND STATUS REGISTER**

| R-0    | U-0 | R/W-0 | U-0 | R-0  | R-0  | R-0  | R-0   |
|--------|-----|-------|-----|------|------|------|-------|
| CPUIRQ | —   | VHOLD | —   | ILR3 | ILR2 | ILR1 | ILR0  |
| bit 15 |     |       |     |      |      |      | bit 8 |

| U-0   | R-0     |
|-------|---------|---------|---------|---------|---------|---------|---------|
| —     | VECNUM6 | VECNUM5 | VECNUM4 | VECNUM3 | VECNUM2 | VECNUM1 | VECNUM0 |
| bit 7 |         |         |         |         |         |         | bit 0   |

| Legend:                                                               |                                                                                                     |                                                                                          |                                                                          |                                       |  |  |  |
|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------|--|--|--|
| R = Readable I                                                        | oit V                                                                                               | V = Writable bit                                                                         | U = Unimplemented bit, read                                              | as '0'                                |  |  |  |
| -n = Value at P                                                       | POR '1' = Bit is set                                                                                |                                                                                          | '0' = Bit is cleared                                                     | x = Bit is unknown                    |  |  |  |
|                                                                       |                                                                                                     |                                                                                          |                                                                          |                                       |  |  |  |
| bit 15                                                                | CPUIRQ: Interr                                                                                      | upt Request from Interrupt                                                               | Controller CPU bit                                                       |                                       |  |  |  |
|                                                                       | 1 = An interrup<br>happen wh<br>0 = No interrup                                                     | t request has occurred by<br>en the CPU priority is high<br>t request is left unacknowle | ut has not yet been Acknowle<br>er than the interrupt priority)<br>edged | edged by the CPU (this will           |  |  |  |
| bit 14                                                                | Unimplemente                                                                                        | d: Read as '0'                                                                           |                                                                          |                                       |  |  |  |
| bit 13                                                                | VHOLD: Allows                                                                                       | Vector Number Capture a                                                                  | nd Changes what Interrupt is                                             | Stored in VECNUM bit                  |  |  |  |
|                                                                       | 1 = VECNUM will contain the value of the highest priority pending interrupt, instead of the current |                                                                                          |                                                                          |                                       |  |  |  |
| 0 = VECNUM will contain the value<br>with higher priority than the CP |                                                                                                     | vill contain the value of the l<br>priority than the CPU, eve                            | ast Acknowledged interrupt (la<br>n if other interrupts are pendin       | ist interrupt that has occurred<br>g) |  |  |  |
| bit 12                                                                | Unimplemente                                                                                        | d: Read as '0'                                                                           |                                                                          |                                       |  |  |  |
| bit 11-8                                                              | ILR<3:0>: New                                                                                       | CPU Interrupt Priority Leve                                                              | el bits                                                                  |                                       |  |  |  |
|                                                                       | 1111 = CPU Int                                                                                      | terrupt Priority Level is 15                                                             |                                                                          |                                       |  |  |  |
|                                                                       | •                                                                                                   |                                                                                          |                                                                          |                                       |  |  |  |
|                                                                       | •                                                                                                   |                                                                                          |                                                                          |                                       |  |  |  |
|                                                                       | 0001 = CPU Int                                                                                      | terrupt Priority Level is 1                                                              |                                                                          |                                       |  |  |  |
|                                                                       | 0000 = CPU Int                                                                                      | terrupt Priority Level is 0                                                              |                                                                          |                                       |  |  |  |
| bit 7                                                                 | Unimplemente                                                                                        | d: Read as '0'                                                                           |                                                                          |                                       |  |  |  |
| bit 6-0                                                               | VECNUM<6:0>                                                                                         | : Vector Number of Pendin                                                                | g Interrupt bits                                                         |                                       |  |  |  |
|                                                                       | 0111111 = Inte                                                                                      | rrupt Vector pending is Nu                                                               | mber 135                                                                 |                                       |  |  |  |
|                                                                       | •                                                                                                   |                                                                                          |                                                                          |                                       |  |  |  |
|                                                                       | •                                                                                                   |                                                                                          |                                                                          |                                       |  |  |  |
|                                                                       | •<br>0000001 = Inte                                                                                 | errunt Vector pending is Nu                                                              | mber 9                                                                   |                                       |  |  |  |
|                                                                       | 0000000 = Inte                                                                                      | errupt Vector pending is Nu                                                              | mber 8                                                                   |                                       |  |  |  |
|                                                                       |                                                                                                     |                                                                                          |                                                                          |                                       |  |  |  |

| REGISTER      | 9-2: CLK                                                      | DIV: CLOCK [                               |                             | GISTER               |                  |                  |        |  |  |  |
|---------------|---------------------------------------------------------------|--------------------------------------------|-----------------------------|----------------------|------------------|------------------|--------|--|--|--|
| R/W-0         | R/W-0                                                         | R/W-1                                      | R/W-1                       | R/W-0                | R/W-0            | R/W-0            | R/W-1  |  |  |  |
| ROI           | DOZE2                                                         | DOZE1                                      | DOZE0                       | DOZEN <sup>(1)</sup> | RCDIV2           | RCDIV1           | RCDIV0 |  |  |  |
| bit 15        |                                                               |                                            |                             |                      |                  |                  | bit 8  |  |  |  |
| 11-0          | 11-0                                                          | 11-0                                       | 11-0                        | 11-0                 | 110              | 11-0             | 11-0   |  |  |  |
|               |                                                               |                                            | _                           |                      | _                | _                | _      |  |  |  |
| bit 7         |                                                               |                                            |                             |                      |                  |                  | bit C  |  |  |  |
| l egend:      |                                                               |                                            |                             |                      |                  |                  |        |  |  |  |
| R = Readab    | le bit                                                        | W = Writable                               | bit                         | U = Unimplen         | nented bit. read | d as '0'         |        |  |  |  |
| -n = Value at | t POR                                                         | '1' = Bit is set                           |                             | '0' = Bit is clea    | ared             | x = Bit is unkr  | nown   |  |  |  |
|               |                                                               |                                            |                             |                      |                  |                  |        |  |  |  |
| bit 15        | <b>ROI:</b> Recove                                            | r on Interrupt bi                          | t<br>'EN bit and rea        | set the CPU and      | d peripheral clo | ock ratio to 1.1 |        |  |  |  |
|               | 0 = Interrupt                                                 | s have no effect                           | t on the DOZE               | N bit                |                  |                  |        |  |  |  |
| bit 14-12     | DOZE<2:0>:                                                    | CPU and Perip                              | heral Clock R               | atio Select bits     |                  |                  |        |  |  |  |
|               | 111 = <b>1:12</b> 8                                           | 3                                          |                             |                      |                  |                  |        |  |  |  |
|               | 110 = 1:64                                                    |                                            |                             |                      |                  |                  |        |  |  |  |
|               | 101 = 1.32<br>100 = 1.16                                      |                                            |                             |                      |                  |                  |        |  |  |  |
|               | 011 = 1:8                                                     |                                            |                             |                      |                  |                  |        |  |  |  |
|               | 010 = 1:4                                                     |                                            |                             |                      |                  |                  |        |  |  |  |
|               | 001 = 1:2<br>000 = 1:1                                        |                                            |                             |                      |                  |                  |        |  |  |  |
| bit 11        | DOZEN: DO                                                     | ZE Enable bit <sup>(1)</sup>               |                             |                      |                  |                  |        |  |  |  |
|               | 1 = DOZE < 2<br>0 = CPU and                                   | 2:0> bits specify                          | the CPU and                 | peripheral clock     | < ratio          |                  |        |  |  |  |
| bit 10-8      |                                                               | · FRC Postscal                             | er Select hits              |                      |                  |                  |        |  |  |  |
|               | When OSCC                                                     | ON (COSC<2.0                               | (>) = 111                   |                      |                  |                  |        |  |  |  |
|               | 111 = 31.25 kHz (divide by 256)                               |                                            |                             |                      |                  |                  |        |  |  |  |
|               | 110 <b>= 125 k</b> H                                          | Iz (divide by 64                           | )                           |                      |                  |                  |        |  |  |  |
|               | 101 = 250 kH                                                  | Iz (divide by 32                           | )                           |                      |                  |                  |        |  |  |  |
|               | 100 = 500  kHz (divide by  16) $0.11 = 1  MHz (divide by  8)$ |                                            |                             |                      |                  |                  |        |  |  |  |
|               | 010 = 2  MHz (divide by 4)                                    |                                            |                             |                      |                  |                  |        |  |  |  |
|               | 001 = 4 MHz (divide by 2) (default)                           |                                            |                             |                      |                  |                  |        |  |  |  |
|               | 000 = 8 MHz (divide by 1)                                     |                                            |                             |                      |                  |                  |        |  |  |  |
|               | 111 = 1 95 k                                                  | <u>ON (COSC&lt;2:(</u><br>Hz (divide by 24 | <u>)&gt;) = 110:</u><br>56) |                      |                  |                  |        |  |  |  |
|               | 110 = 7.81  k                                                 | Hz (divide by 23                           | 1)                          |                      |                  |                  |        |  |  |  |
|               | 101 = 15.62                                                   | kHz (divide by 3                           | 32)                         |                      |                  |                  |        |  |  |  |
|               | 100 = 31.25                                                   | kHz (divide by ´                           | 16)                         |                      |                  |                  |        |  |  |  |
|               | 011 = 62.5 k                                                  | Hz (divide by 8)                           |                             |                      |                  |                  |        |  |  |  |
|               | 010 = 125  KH<br>001 = 250  kH                                | $\frac{12}{12}$ (divide by 4)              | (default)                   |                      |                  |                  |        |  |  |  |
|               | 000 = 500 kH                                                  | Iz (divide by 1)                           | ()                          |                      |                  |                  |        |  |  |  |
| bit 7-0       | Unimplemer                                                    | ted: Read as '                             | )'                          |                      |                  |                  |        |  |  |  |

Note 1: This bit is automatically cleared when the ROI bit is set and an interrupt occurs.

NOTES:

## 10.0 POWER-SAVING FEATURES

| Note: | This data sheet summarizes the features of this group of PIC24F devices. It is not |  |  |  |  |  |  |  |
|-------|------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|       | intended to be a comprehensive reference                                           |  |  |  |  |  |  |  |
|       | source. For more information, refer to the                                         |  |  |  |  |  |  |  |
|       | "PIC24F Family Reference Manual",                                                  |  |  |  |  |  |  |  |
|       | "Section 39. Power-Saving Features                                                 |  |  |  |  |  |  |  |
|       | with Deep Sleep" (DS39727).                                                        |  |  |  |  |  |  |  |

The PIC24F16KA102 family of devices provides the ability to manage power consumption by selectively managing clocking to the CPU and the peripherals. In general, a lower clock frequency and a reduction in the number of circuits being clocked constitutes lower consumed power. All PIC24F devices manage power consumption in four different ways:

- Clock frequency
- Instruction-based Sleep, Idle and Deep Sleep modes
- Software controlled Doze mode
- Selective peripheral control in software

Combinations of these methods can be used to selectively tailor an application's power consumption, while still maintaining critical application features, such as timing-sensitive communications.

### 10.1 Clock Frequency and Clock Switching

PIC24F devices allow for a wide range of clock frequencies to be selected under application control. If the system clock configuration is not locked, users can choose low-power or high-precision oscillators by simply changing the NOSC bits. The process of changing a system clock during operation, as well as limitations to the process, are discussed in more detail in **Section 9.0** "Oscillator Configuration".

#### 10.2 Instruction-Based Power-Saving Modes

PIC24F devices have two special power-saving modes that are entered through the execution of a special PWRSAV instruction. Sleep mode stops clock operation and halts all code execution; Idle mode halts the CPU and code execution, but allows peripheral modules to continue operation. Deep Sleep mode stops clock operation, code execution and all peripherals except RTCC and DSWDT. It also freezes I/O states and removes power to SRAM and Flash memory. The assembly syntax of the PWRSAV instruction is shown in Example 10-1.

**Note:** SLEEP\_MODE and IDLE\_MODE are constants, defined in the assembler include file, for the selected device.

Sleep and Idle modes can be exited as a result of an enabled interrupt, WDT time-out or a device Reset. When the device exits these modes, it is said to "wake-up".

#### 10.2.1 SLEEP MODE

Sleep mode includes these features:

- The system clock source is shut down. If an on-chip oscillator is used, it is turned off.
- The device current consumption will be reduced to a minimum provided that no I/O pin is sourcing current.
- The I/O pin directions and states are frozen.
- The Fail-Safe Clock Monitor does not operate during Sleep mode since the system clock source is disabled.
- The LPRC clock will continue to run in Sleep mode if the WDT or RTCC, with LPRC as the clock source, is enabled.
- The WDT, if enabled, is automatically cleared prior to entering Sleep mode.
- Some device features or peripherals may continue to operate in Sleep mode. This includes items, such as the input change notification on the I/O ports, or peripherals that use an external clock input. Any peripheral that requires the system clock source for its operation will be disabled in Sleep mode.

The device will wake-up from Sleep mode on any of these events:

- On any interrupt source that is individually enabled
- · On any form of device Reset
- · On a WDT time-out

On wake-up from Sleep, the processor will restart with the same clock source that was active when Sleep mode was entered.

#### EXAMPLE 10-1: PWRSAV INSTRUCTION SYNTAX

| PWRSAV | #SLEEP_MODE  | ; Put the device into SLEEP mode      |  |
|--------|--------------|---------------------------------------|--|
| PWRSAV | #IDLE_MODE   | ; Put the device into IDLE mode       |  |
| BSET   | DSCON, #DSEN | ; Enable Deep Sleep                   |  |
| PWRSAV | #SLEEP_MODE  | ; Put the device into Deep SLEEP mode |  |

#### 10.2.4.2 Exiting Deep Sleep Mode

Deep Sleep mode exits on any one of the following events:

- POR event on VDD supply. If there is no DSBOR circuit to re-arm the VDD supply POR circuit, the external VDD supply must be lowered to the natural arming voltage of the POR circuit.
- DSWDT time-out. When the DSWDT timer times out, the device exits Deep Sleep.
- RTCC alarm (if RTCEN = 1).
- Assertion ('0') of the  $\overline{\text{MCLR}}$  pin.
- Assertion of the INT0 pin (if the interrupt was enabled before Deep Sleep mode was entered). The polarity configuration is used to determine the assertion level ('0' or '1') of the pin that will cause an exit from Deep Sleep mode. Exiting from Deep Sleep mode requires a change on the INT0 pin while in Deep Sleep mode.

Note: Any interrupt pending when entering Deep Sleep mode is cleared,

Exiting Deep Sleep mode generally does not retain the state of the device and is equivalent to a Power-on Reset (POR) of the device. Exceptions to this include the RTCC (if present), which remains operational through the wake-up, the DSGPRx registers and the DSWDT bit.

Wake-up events that occur from the time Deep Sleep exits until the time the POR sequence completes are ignored and are not be captured in the DSWAKE register.

The sequence for exiting Deep Sleep mode is:

- 1. After a wake-up event, the device exits Deep Sleep and performs a POR. The DSEN bit is cleared automatically. Code execution resumes at the Reset vector.
- To determine if the device exited Deep Sleep, read the Deep Sleep bit, DPSLP (RCON<10>). This bit will be set if there was an exit from Deep Sleep mode; if the bit is set, clear it.
- 3. Determine the wake-up source by reading the DSWAKE register.
- Determine if a DSBOR event occurred during Deep Sleep mode by reading the DSBOR bit (DSCON<1>).
- 5. If application context data has been saved, read it back from the DSGPR0 and DSGPR1 registers.
- 6. Clear the RELEASE bit (DSCON<0>).

# 10.2.4.3 Saving Context Data with the DSGPR0/DSGPR1 Registers

As exiting Deep Sleep mode causes a POR, most Special Function Registers reset to their default POR values. In addition, because VDDCORE power is not supplied in Deep Sleep mode, information in data RAM may be lost when exiting this mode. Applications which require critical data to be saved prior to Deep Sleep may use the Deep Sleep General Purpose registers, DSGPR0 and DSGPR1, or data EEPROM (if available). Unlike other SFRs, the contents of these registers are preserved while the device is in Deep Sleep mode. After exiting Deep Sleep, software can restore the data by reading the registers and clearing the RELEASE bit (DSCON<0>).

#### 10.2.4.4 I/O Pins During Deep Sleep

During Deep Sleep, the general purpose I/O pins retain their previous states and the Secondary Oscillator (SOSC) will remain running, if enabled. Pins that are configured as inputs (TRISx bit set), prior to entry into Deep Sleep, remain high-impedance during Deep Sleep. Pins that are configured as outputs (TRISx bit clear), prior to entry into Deep Sleep, remain as output pins during Deep Sleep. While in this mode, they continue to drive the output level determined by their corresponding LATx bit at the time of entry into Deep Sleep.

Once the device wakes back up, all I/O pins continue to maintain their previous states, even after the device has finished the POR sequence and is executing application code again. Pins configured as inputs during Deep Sleep remain high-impedance and pins configured as outputs continue to drive their previous value. After waking up, the TRIS and LAT registers, and the SOSCEN bit (OSCCON<1>) are reset. If firmware modifies any of these bits or registers, the I/O will not immediately go to the newly configured states. Once the firmware clears the RELEASE bit (DSCON<0>), the I/O pins are "released". This causes the I/O pins to take the states configured by their respective TRIS and LAT bit values.

This means that keeping the SOSC running after waking up requires the SOSCEN bit to be set before clearing RELEASE.

If the Deep Sleep BOR (DSBOR) is enabled, and a DSBOR or a true POR event occurs during Deep Sleep, the I/O pins will be immediately released, similar to clearing the RELEASE bit. All previous state information will be lost, including the general purpose DSGPR0 and DSGPR1 contents.

If a MCLR Reset event occurs during Deep Sleep, the DSGPRx, DSCON and DSWAKE registers will remain valid, and the RELEASE bit will remain set. The state of the SOSC will also be retained. The I/O pins, however, will be reset to their MCLR Reset state. Since RELEASE is still set, changes to the SOSCEN bit (OSCCON<1>) cannot take effect until the RELEASE bit is cleared.

In all other Deep Sleep wake-up cases, application firmware must clear the RELEASE bit in order to reconfigure the I/O pins.

#### REGISTER 15-2: PADCFG1: PAD CONFIGURATION CONTROL REGISTER

| U-0    | U-0 | U-0 | U-0                     | U-0                    | U-0                        | U-0                        | U-0   |
|--------|-----|-----|-------------------------|------------------------|----------------------------|----------------------------|-------|
|        | —   | —   | —                       | —                      | _                          | _                          | —     |
| bit 15 |     |     | •                       |                        |                            |                            | bit 8 |
|        |     |     |                         |                        |                            |                            |       |
| U-0    | U-0 | U-0 | R/W-0                   | R/W-0                  | R/W-0                      | R/W-0                      | R/W-0 |
|        | _   | _   | SMBUSDEL <sup>(3)</sup> | OC1TRIS <sup>(2)</sup> | RTSECSEL1 <sup>(1,4)</sup> | RTSECSEL0 <sup>(1,4)</sup> |       |
| bit 7  |     |     |                         |                        |                            |                            | bit 0 |
|        |     |     |                         |                        |                            |                            |       |
|        |     |     |                         |                        |                            |                            |       |

#### Legend:

| Legenu.           |                  |                                |                    |
|-------------------|------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | s 'O'              |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

#### bit 15-5 Unimplemented: Read as '0'

- bit 3 OC1TRIS: OC1 Output Tri-State Select bit<sup>(2)</sup>
  - 1 = OC1 output will not be active on the pin; OCPWM1 can still be used for internal triggers
  - 0 = OC1 output will be active on the pin based on the OCPWM1 module settings

#### bit 0 Unimplemented: Read as '0'

#### Note 1: To enable the actual RTCC output, the RTCOE (RCFGCAL) bit needs to be set.

- 2: To enable the actual OC1 output, the OCPWM1 module has to be enabled.
- 3: Bit 4 is described in Section 17.0 "Inter-Integrated Circuit (I2C<sup>™</sup>)".
- 4: Bits 2 and 1 are described in Section 19.0 Real-Time Clock and Calendar (RTCC).

| Alarm Mask Setti<br>(AMASK<3:0>)<br>0000 - Every half se<br>0001 - Every second<br>0010 - Every 10 sec<br>0011 - Every minute | ng Cond             | Day of<br>the<br>Week | Month C     | Day | Hours | Minutes | Seconds |
|-------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|-------------|-----|-------|---------|---------|
| 0000 - Every half se<br>0001 - Every second<br>0010 - Every 10 sec<br>0011 - Every minute                                     | cond<br>J<br>onds   |                       |             |     |       |         |         |
| 0010 - Every 10 sec<br>0011 - Every minute                                                                                    | onds                |                       |             |     |       |         |         |
| 0011 - Every minute                                                                                                           |                     |                       |             |     |       |         | s       |
|                                                                                                                               |                     |                       |             |     |       |         | SS      |
| 0100 - Every 10 min                                                                                                           | utes                |                       |             |     |       | m :     | S S     |
| 0101 - Every hour                                                                                                             |                     |                       |             |     |       | m m :   | S S     |
| 0110 - Every day                                                                                                              |                     |                       |             |     | h h : | m m :   | S S     |
| 0111 - Every week                                                                                                             |                     | d                     |             |     | h h : | m m :   | s s     |
| 1000 - Every month                                                                                                            |                     |                       | / d         | d   | h h : | m m :   | s s     |
| 1001 - Every year <sup>(1)</sup>                                                                                              |                     |                       | d           | d   | h h : | m m :   | s s     |
| Note 1: Annually, e                                                                                                           | except when configu | red for F             | ebruary 29. |     |       |         |         |

## 20.0 PROGRAMMABLE CYCLIC REDUNDANCY CHECK (CRC) GENERATOR

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information on Programmable Cyclic Redundancy Check, refer to the "PIC24F Family Reference Manual", Section 30. "Programmable Cyclic Redundancy Check (CRC)" (DS39714).

The programmable Cyclic Redundancy Check (CRC) module in PIC24F devices is a software-configurable CRC checksum generator. The CRC algorithm treats a message as a binary bit stream and divides it by a fixed binary number.

The remainder from this division is considered the checksum. As in division, the CRC calculation is also an iterative process. The only difference is that these operations are done on modulo arithmetic based on mod2. For example, division is replaced with the XOR operation (i.e., subtraction without carry). The CRC algorithm uses the term, polynomial, to perform all of its calculations.

The divisor, dividend and remainder that are represented by numbers are termed as polynomials with binary coefficients.

The programmable CRC generator offers the following features:

- · User-programmable polynomial CRC equation
- Interrupt output
- Data FIFO

The module implements a software-configurable CRC generator. The terms of the polynomial and its length can be programmed using the CRCXOR (X<15:1>) bits and the CRCCON (PLEN<3:0>) bits, respectively. Consider the CRC equation:

#### EQUATION 20-1: CRC

$$x^{16} + x^{12} + x^5 + 1 \\$$

To program this polynomial into the CRC generator, the CRC register bits should be set as provided in Table 20-1.

#### TABLE 20-1: EXAMPLE CRC SETUP

| Bit Name  | Bit Value      |
|-----------|----------------|
| PLEN<3:0> | 1111           |
| X<15:1>   | 00010000010000 |

The value of X<15:1>, the 12<sup>th</sup> bit and the 5<sup>th</sup> bit are set to '1', as required by the equation. The 0 bit required by the equation is always XORed. For a 16-bit polynomial, the 16<sup>th</sup> bit is also always assumed to be XORed; therefore, the X<15:1> bits do not have the 0 bit or the 16<sup>th</sup> bit.

The topology of a standard CRC generator is displayed in Figure 20-2.



#### FIGURE 20-1: CRC SHIFTER DETAILS

© 2008-2011 Microchip Technology Inc.



# **30.0 PACKAGING INFORMATION**

## **30.1** Package Marking Information

20-Lead PDIP



#### 28-Lead SPDIP



#### 20-Lead SSOP



#### 28-Lead SSOP



Example



### Example



#### Example



Example



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>*                                                                                                                                                                 | Product-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator (e3)<br>can be found on the outer packaging for this package. |  |  |  |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Note:  | In the event the full Microchip part number cannot be marked on one line, it w<br>be carried over to the next line, thus limiting the number of availab<br>characters for customer-specific information. |                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |

#### 28-Lead Plastic Shrink Small Outline (SS) – 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units            |      | MILLIMETERS |       |  |
|--------------------------|------------------|------|-------------|-------|--|
| Dimensio                 | Dimension Limits |      | NOM         | MAX   |  |
| Number of Pins           | Ν                |      | 28          |       |  |
| Pitch                    | е                |      | 0.65 BSC    |       |  |
| Overall Height           | А                | -    | -           | 2.00  |  |
| Molded Package Thickness | A2               | 1.65 | 1.75        | 1.85  |  |
| Standoff                 | A1               | 0.05 | -           | -     |  |
| Overall Width            | Е                | 7.40 | 7.80        | 8.20  |  |
| Molded Package Width     | E1               | 5.00 | 5.30        | 5.60  |  |
| Overall Length           | D                | 9.90 | 10.20       | 10.50 |  |
| Foot Length              | L                | 0.55 | 0.75        | 0.95  |  |
| Footprint                | L1               |      | 1.25 REF    |       |  |
| Lead Thickness           | С                | 0.09 | -           | 0.25  |  |
| Foot Angle               | ф                | 0°   | 4°          | 8°    |  |
| Lead Width               | b                | 0.22 | _           | 0.38  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-073B

| IPC2 (Interrupt Priority Control 2)     | 81      |
|-----------------------------------------|---------|
| IPC3 (Interrupt Priority Control 3)     | 82      |
| IPC4 (Interrupt Priority Control 4)     | 83      |
| IPC5 (Interrupt Priority Control 5)     | 84      |
| IPC7 (Interrupt Priority Control 7)     | 85      |
| MINSEC (RTCC Minutes and Seconds Value) | 161     |
| MTHDY (RTCC Month and Day Value)        | 160     |
| NVMCON (Flash Memory Control)           |         |
| NVMCON (Nonvolatile Memory Control)     |         |
| OC1CON (Output Compare 1 Control)       | 129     |
| OSCCON (Oscillator Control)             |         |
| OSCIUN (FRC Oscillator Tune)            | 96      |
| PADCFG1 (Pad                            | 40 450  |
| Configuration Control)                  | 46, 158 |
| PMD1 (Peripheral Module Disable 1)      | 108     |
| PMD2 (Peripheral Module Disable 2)      | 109     |
| PMD3 (Peripheral Module Disable 3)      | 110     |
| PMD4 (Peripheral Module Disable 4)      | 111     |
| Configuration                           | 157     |
| Coniguration)                           | 107     |
| REEDCON (Reference Oscillator Control)  | 00      |
| SPI1CON1 (SPI1 Control 1)               | 136     |
| SPI1CON1 (SPI1 Control 2)               | 130     |
| SPI1STAT (SPI1 Status and Control)      | 137     |
| SR (ALLI STATUS)                        | 26 67   |
| T1CON (Timer1 Control)                  | 116     |
| T2CON (Timer 2 Control)                 | 120     |
| T3CON (Timer3 Control)                  | 121     |
| UxMODE (UARTx Mode)                     | 150     |
| UxRXREG (UARTx Receive)                 | 154     |
| UxSTA (UARTx Status and Control)        | 152     |
| UxTXREG (UARTx Transmit)                | 154     |
| WKDYHR (RTCC Weekday and Hours Value)   | 161     |
| YEAR (RTCC Year Value)                  | 160     |
| Resets                                  |         |
| Clock Source Selection                  | 60      |
| Delay Times for Various Device Resets   | 60      |
| Device Times                            | 60      |
| RCON Flags Operation                    | 59      |
| SFR States                              | 61      |
| Revision History                        | 269     |
| RTCC                                    | 155     |
| Alarm Configuration                     | 164     |
| Alarm Mask Settings (figure)            | 165     |
| Calibration                             | 164     |
| Register Mapping                        | 156     |
| Source Clock                            | 155     |
| Selection                               | 156     |
| vvrite Lock                             | 156     |
| S                                       |         |
| Selective Peripheral Power Control      | 107     |
| Serial Peripheral Interface. See SPI.   |         |

### Т

| Timer1                                                | 5<br> 7        |
|-------------------------------------------------------|----------------|
| Baud Rate Generator Output 239 24                     | 10             |
| Brown-out Reset Characteristics 200, 24               | 19             |
| CI KO and I/O Timing 23                               | 36             |
| External Clock 23                                     | 32             |
| I <sup>2</sup> C Bus Data (Master Mode) 24            | 10             |
| I <sup>2</sup> C Bus Data (Slave Mode) 24             | 12             |
| I <sup>2</sup> C Bus Start/Stop Bits (Master Mode) 24 | 10             |
| I <sup>2</sup> C Bus Start/Stop Bits (Slave Mode)     | 12             |
| Input Capture                                         | 14             |
| Output Compare                                        | 14             |
| PWM Requirements24                                    | 15             |
| Reset, Watchdog Timer. Oscillator Start-up            |                |
| Timer, Power-up Timer Characteristics                 | 38             |
| SPIx Master Mode (CKE = 0)24                          | 16             |
| SPIx Master Mode (CKE = 1)                            | <b>1</b> 7     |
| SPIx Slave Mode (CKE = 0)                             | 18             |
| SPIx Slave Mode (CKE = 1)24                           | 19             |
| Start Bit Edge Detection                              | 13             |
| Timing Requirements                                   |                |
| CLKO and I/O 23                                       | 36             |
| External Clock 23                                     | 32             |
| I <sup>2</sup> C Bus Data (Master Mode)               | 11             |
| I <sup>2</sup> C Bus Data (Slave Mode)24              | 13             |
| I <sup>2</sup> C Bus Start/Stop Bit (Slave Mode)      | 12             |
| PLL Clock Specifications23                            | 33             |
| PWM                                                   | 15             |
| SPIx Master Mode (CKE = 0)24                          | <del>1</del> 6 |
| SPIx Master Mode (CKE = 1)24                          | <b>1</b> 7     |
| SPIx Slave Mode (CKE = 0)24                           | 18             |
| SPIx Slave Mode (CKE = 1)24                           | 19             |

# U

| JART                                        | 147 |
|---------------------------------------------|-----|
| Baud Rate Generator (BRG)                   | 148 |
| Break and Sync Transmit Sequence            | 149 |
| IrDA Support                                | 149 |
| Operation of UxCTS and UxRTS Control Pins . | 149 |
| Receiving in 8-Bit or 9-Bit Data Mode       | 149 |
| Transmitting in 8-Bit Data Mode             | 149 |
| Transmitting in 9-Bit Data Mode             | 149 |

### W

| Watchdog Timer       |     |
|----------------------|-----|
| Deep Sleep (DSWDT)   | 202 |
| Watchdog Timer (WDT) | 201 |
| Windowed Operation   | 201 |
| WWW Address          | 275 |
| WWW, On-Line Support | 8   |