Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 75264 | | Total RAM Bits | 516096 | | Number of I/O | 620 | | Number of Gates | 3000000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Package / Case | 896-BGA | | Supplier Device Package | 896-FBGA (31x31) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/m1agle3000v5-fgg896i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **IGLOOe Ordering Information** Note: Marking Information: IGLOO V2 devices do not have V2 marking, but IGLOO V5 devices are marked accordingly. Revision 13 III Table 2-25 • Summary of I/O Timing Characteristics—Software Default Settings Std. Speed Grade, Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI (per standard) | | | Se vo | | | | | | | | | | | | | | | | | |--------------------------------------------|----------------------|------------------------------------------------------------------------|-----------|----------------------|------------------------------|------------------------|----------------------|-----------------------|----------------------|-----------------------|------------------------|----------------------|----------------------|----------------------|----------------------|-----------------------|-----------------------|-------| | I/O Standard | Drive Strength (mA) | Equivalent Software Default<br>Drive Strength Option <sup>1</sup> (mA) | Slew Rate | Capacitive Load (pF) | External Resistor $(\Omega)$ | t <sub>DOUT</sub> (ns) | t <sub>DP</sub> (ns) | t <sub>DIN</sub> (ns) | t <sub>pY</sub> (ns) | t <sub>PYS</sub> (ns) | t <sub>EOUT</sub> (ns) | t <sub>ZL</sub> (ns) | t <sub>ZH</sub> (ns) | t <sub>LZ</sub> (ns) | t <sub>HZ</sub> (ns) | t <sub>ZLS</sub> (ns) | t <sub>ZHS</sub> (ns) | Units | | 3.3 V LVTTL /<br>3.3 V LVCMOS | 12 | 12 | High | 5 | - | 0.97 | 2.12 | 0.18 | 1.08 | 1.34 | 0.66 | 2.17 | 1.69 | | | 5.76 | 5.28 | ns | | 3.3 V LVCMOS<br>Wide Range <sup>1, 2</sup> | 100 μΑ | 12 | High | 5 | 1 | 0.97 | 2.96 | 0.18 | 1.42 | 1.84 | 0.66 | 2.98 | 2.28 | 3.86 | 4.36 | 6.58 | 5.87 | ns | | 2.5 V LVCMOS | 12 | 12 | High | 5 | _ | .097 | 2.15 | 0.18 | 1.31 | 1.41 | 0.66 | 2.20 | 1.85 | 2.78 | 2.98 | 5.80 | 5.45 | ns | | 1.8 V LVCMOS | 12 | 12 | High | 5 | - | 0.97 | 2.37 | 0.18 | 1.27 | 1.59 | 0.66 | 2.42 | 2.03 | 3.07 | 3.57 | 6.02 | 5.62 | ns | | 1.5 V LVCMOS | 12 | 12 | High | 5 | _ | 0.97 | 2.69 | 0.18 | 1.47 | 1.77 | 0.66 | 2.75 | 2.30 | 3.24 | 3.67 | 6.35 | 5.89 | ns | | 3.3 V PCI | Per<br>PCI<br>spec | _ | High | 10 | 25 <sup>3</sup> | 0.97 | 2.38 | 0.18 | 0.96 | 1.42 | 0.66 | 2.43 | 1.80 | 2.72 | 3.08 | 6.03 | 5.39 | ns | | 3.3 V PCI-X | Per<br>PCI-X<br>spec | _ | High | 10 | 25 <sup>3</sup> | 0.97 | 2.38 | 0.19 | 0.92 | 1.34 | 0.66 | 2.43 | 1.80 | 2.72 | 3.08 | 6.03 | 5.39 | ns | | 3.3 V GTL | 20 <sup>4</sup> | - | High | 10 | 25 | 0.97 | 1.78 | 0.19 | 2.35 | - | 0.66 | 1.80 | 1.78 | - | _ | 5.39 | 5.38 | ns | | 2.5 V GTL | 20 <sup>4</sup> | _ | High | 10 | 25 | 0.97 | 1.85 | 0.19 | 1.98 | _ | 0.66 | 1.89 | 1.82 | _ | _ | 5.49 | 5.42 | ns | | 3.3 V GTL+ | 35 | _ | High | 10 | 25 | 0.97 | 1.80 | 0.19 | 1.32 | _ | 0.66 | 1.84 | 1.77 | _ | _ | 5.44 | 5.36 | ns | | 2.5 V GTL+ | 33 | - | High | 10 | 25 | 0.97 | 1.92 | 0.19 | 1.26 | _ | 0.66 | 1.96 | 1.80 | - | _ | 5.56 | 5.40 | ns | | HSTL (I) | 8 | - | High | 20 | 50 | 0.97 | 2.67 | 0.18 | 1.72 | - | 0.66 | 2.72 | 2.67 | - | - | 6.32 | 6.26 | ns | | HSTL (II) | 15 | ı | High | 20 | 25 | 0.97 | 2.55 | 0.18 | 1.72 | _ | 0.66 | 2.60 | 2.34 | _ | _ | 6.20 | 5.93 | ns | | SSTL2 (I) | 15 | _ | High | 30 | 50 | | 1.86 | | | _ | 0.66 | | 1.68 | - | _ | | 5.28 | ns | | SSTL2 (II) | 18 | _ | High | 30 | 25 | 0.97 | | 0.19 | | - | 0.66 | 1.93 | 1.62 | - | _ | | 5.22 | ns | | SSTL3 (I) | 14 | _ | High | 30 | 50 | | 2.00 | | | _ | 0.66 | | 1.67 | _ | _ | | 5.27 | ns | | SSTL3 (II) | 21 | _ | High | 30 | 25 | 0.97 | | 0.19 | | _ | 0.66 | 1.85 | 1.55 | _ | _ | 5.45 | 5.14 | ns | | LVDS | 24 | _ | High | _ | - | 0.97 | 1.73 | 0.19 | 1.62 | _ | - | - | - | _ | _ | - | - | ns | | LVPECL | 24 | _ | High | _ | - | 0.97 | 1.65 | 0.18 | 1.42 | _ | - | - | - | _ | _ | _ | - | ns | #### Notes: The minimum drive strength for any LVCMOS 1.2 V or LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. <sup>2.</sup> All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification. <sup>3.</sup> Resistance is used to measure I/O propagation delays as defined in PCI Specifications. See Figure 2-12 on page 2-49 for connectivity. This resistor is not required during normal operation. <sup>4.</sup> Output drive strength is below JEDEC specification. <sup>5.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. # **Timing Characteristics** 1.5 V DC Core Voltage Table 2-42 • 3.3 V LVCMOS Wide Range Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>.I</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V | Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zh</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zhs</sub> | Units | |-------------------|-------------------------------------------------------------------------------|-------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 100 μΑ | 4 mA | Std. | 0.97 | 7.26 | 0.18 | 1.42 | 1.84 | 0.66 | 7.28 | 5.78 | 3.18 | 2.93 | 10.88 | 9.38 | ns | | 100 μΑ | 8 mA | Std. | 0.97 | 5.94 | 0.18 | 1.42 | 1.84 | 0.66 | 5.96 | 4.96 | 3.59 | 3.69 | 9.56 | 8.56 | ns | | 100 μΑ | 12 mA | Std. | 0.97 | 5.00 | 0.18 | 1.42 | 1.84 | 0.66 | 5.02 | 4.34 | 3.86 | 4.16 | 8.62 | 7.94 | ns | | 100 μΑ | 16 mA | Std. | 0.97 | 4.73 | 0.18 | 1.42 | 1.84 | 0.66 | 4.75 | 4.21 | 3.92 | 4.29 | 8.35 | 7.81 | ns | | 100 μΑ | 24 mA | Std. | 0.97 | 4.59 | 0.18 | 1.42 | 1.84 | 0.66 | 4.61 | 4.23 | 3.99 | 4.78 | 8.21 | 7.82 | ns | #### Notes: Table 2-43 • 3.3 V LVCMOS Wide Range High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V | Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zh</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zhs</sub> | Units | |-------------------|-------------------------------------------------------------------------------|----------------|------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 100 μΑ | 4 mA | Std. | 0.97 | 4.10 | 0.18 | 1.42 | 1.84 | 0.66 | 4.12 | 3.17 | 3.18 | 3.11 | 7.71 | 6.77 | ns | | 100 μΑ | 8 mA | Std. | 0.97 | 3.37 | 0.18 | 1.42 | 1.84 | 0.66 | 3.39 | 2.57 | 3.59 | 3.87 | 6.99 | 6.16 | ns | | 100 μΑ | 12 mA | Std. | 0.97 | 2.96 | 0.18 | 1.42 | 1.84 | 0.66 | 2.98 | 2.28 | 3.86 | 4.36 | 6.58 | 5.87 | ns | | 100 μΑ | 16 mA | Std. | 0.97 | 2.90 | 0.18 | 1.42 | 1.84 | 0.66 | 2.92 | 2.22 | 3.93 | 4.49 | 6.51 | 5.82 | ns | | 100 μΑ | 24 mA | Std. | 0.97 | 2.92 | 0.18 | 1.42 | 1.84 | 0.66 | 2.94 | 2.15 | 4.00 | 4.99 | 6.54 | 5.75 | ns | #### Notes: - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. - 3. Software default selection highlighted in gray. 2-36 Revision 13 <sup>1.</sup> The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. <sup>1.</sup> The minimum drive strength for any or LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. # **Timing Characteristics** 1.5 V DC Core Voltage Table 2-48 • 2.5 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V | Drive Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Unit<br>s | |----------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-----------| | 4 mA | Std. | 0.97 | 5.55 | 0.18 | 1.31 | 1.41 | 0.66 | 5.66 | 4.75 | 2.28 | 1.96 | 9.26 | 8.34 | ns | | 8 mA | Std. | 0.97 | 4.58 | 0.18 | 1.31 | 1.41 | 0.66 | 4.67 | 4.07 | 2.58 | 2.53 | 8.27 | 7.66 | ns | | 12 mA | Std. | 0.97 | 3.89 | 0.18 | 1.31 | 1.41 | 0.66 | 3.97 | 3.58 | 2.78 | 2.91 | 7.56 | 7.17 | ns | | 16 mA | Std. | 0.97 | 3.68 | 0.18 | 1.31 | 1.41 | 0.66 | 3.75 | 3.47 | 2.82 | 3.01 | 7.35 | 7.06 | ns | | 24 mA | Std. | 0.97 | 3.59 | 0.18 | 1.31 | 1.41 | 0.66 | 3.66 | 3.48 | 2.88 | 3.37 | 7.26 | 7.08 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-49 • 2.5 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V | | Speed | | | | | | | | | | | | | Unit | |----------------|-------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|------|------------------|------| | Drive Strength | Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | tzLS | t <sub>ZHS</sub> | s | | 4 mA | Std. | 0.97 | 2.94 | 0.18 | 1.31 | 1.41 | 0.66 | 3.00 | 2.68 | 2.28 | 2.03 | 6.60 | 6.27 | ns | | 8 mA | Std. | 0.97 | 2.45 | 0.18 | 1.31 | 1.41 | 0.66 | 2.50 | 2.12 | 2.58 | 2.62 | 6.10 | 5.72 | ns | | 12 mA | Std. | 0.97 | 2.15 | 0.18 | 1.31 | 1.41 | 0.66 | 2.20 | 1.85 | 2.78 | 2.98 | 5.80 | 5.45 | ns | | 16 mA | Std. | 0.97 | 2.10 | 0.18 | 1.31 | 1.41 | 0.66 | 2.15 | 1.80 | 2.82 | 3.08 | 5.75 | 5.40 | ns | | 24 mA | Std. | 0.97 | 2.11 | 0.18 | 1.31 | 1.41 | 0.66 | 2.16 | 1.74 | 2.88 | 3.47 | 5.75 | 5.33 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-62 • 1.5 V LVCMOS Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.4 V | Drive Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 1.55 | 8.53 | 0.26 | 1.72 | 2.16 | 1.10 | 8.67 | 7.05 | 3.39 | 3.09 | 14.46 | 12.83 | ns | | 4 mA | Std. | 1.55 | 7.34 | 0.26 | 1.72 | 2.16 | 1.10 | 7.46 | 6.22 | 3.70 | 3.73 | 13.25 | 12.01 | ns | | 6 mA | Std. | 1.55 | 6.91 | 0.26 | 1.72 | 2.16 | 1.10 | 7.03 | 6.07 | 3.77 | 3.90 | 12.82 | 11.85 | ns | | 8 mA | Std. | 1.55 | 6.83 | 0.26 | 1.72 | 2.16 | 1.10 | 6.94 | 6.07 | 2.91 | 4.54 | 12.73 | 11.86 | ns | | 12 mA | Std. | 1.55 | 6.83 | 0.26 | 1.72 | 2.16 | 1.10 | 6.94 | 6.07 | 2.91 | 4.54 | 12.73 | 11.86 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-6 for derating values. Table 2-63 • 1.5 V LVCMOS High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.4 V | Drive Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 1.55 | 3.72 | 0.26 | 1.72 | 2.16 | 1.10 | 3.78 | 3.45 | 3.38 | 3.19 | 9.56 | 9.24 | ns | | 4 mA | Std. | 1.55 | 3.23 | 0.26 | 1.72 | 2.16 | 1.10 | 3.27 | 2.92 | 3.69 | 3.83 | 9.06 | 8.71 | ns | | 6 mA | Std. | 1.55 | 3.13 | 0.26 | 1.72 | 2.16 | 1.10 | 3.18 | 2.82 | 3.76 | 4.01 | 8.96 | 8.61 | ns | | 8 mA | Std. | 1.55 | 3.10 | 0.26 | 1.72 | 2.16 | 1.10 | 3.15 | 2.70 | 3.86 | 4.68 | 8.93 | 8.49 | ns | | 12 mA | Std. | 1.55 | 3.10 | 0.26 | 1.72 | 2.16 | 1.10 | 3.15 | 2.70 | 3.86 | 4.68 | 8.93 | 8.49 | ns | # Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-6 for derating values. 2-46 Revision 13 # **Voltage-Referenced I/O Characteristics** # 3.3 V GTL Gunning Transceiver Logic is a high-speed bus standard (JESD8-3). It provides a differential amplifier input buffer and an open-drain output buffer. The VCCI pin should be connected to 3.3 V. Table 2-73 • Minimum and Maximum DC Input and Output Levels | 3.3 V GTL | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |--------------------|-----------|-------------|-------------|-----------|----------|-----------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 20 mA <sup>5</sup> | -0.3 | VREF - 0.05 | VREF + 0.05 | 3.6 | 0.4 | - | 20 | 20 | 268 | 181 | 10 | 10 | #### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operating conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Output drive strength is below JEDEC specification. Figure 2-13 • AC Loading Table 2-74 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|-----------------|----------------|------------------------| | VREF - 0.05 | VREF + 0.05 | 0.8 | 0.8 | 1.2 | 10 | Note: \*Measuring point = Vtrip. See Table 2-23 on page 2-23 for a complete table of trip points. # SSTL2 Class II Stub-Speed Terminated Logic for 2.5 V memory bus standard (JESD8-9). IGLOOe devices support Class II. This provides a differential amplifier input buffer and a push-pull output buffer. Table 2-101 • Minimum and Maximum DC Input and Output Levels | SSTL2<br>Class II | | VIL | VIH | | VOL | VOH | IOL | ЮН | юзн | IOSL | IIL <sup>1</sup> | IIH <sup>2</sup> | |-------------------|-----------|------------|------------|-----------|-----------|-------------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 18 mA | -0.3 | VREF - 0.2 | VREF + 0.2 | 3.6 | 0.35 | VCCI - 0.43 | 18 | 18 | 169 | 124 | 10 | 10 | #### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operating conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. Figure 2-20 • AC Loading Table 2-102 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input HIGH (V) | Measuring Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|-----------------|----------------|------------------------| | VREF - 0.2 | VREF + 0.2 | 1.25 | 1.25 | 1.25 | 30 | Note: \*Measuring point = Vtrip. See Table 2-23 on page 2-23 for a complete table of trip points. # **Timing Characteristics** # 1.5 V DC Core Voltage # Table 2-103 • SSTL 2 Class II – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V VREF = 1.25 V | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Std. | 0.98 | 1.94 | 0.19 | 1.15 | 0.67 | 1.97 | 1.66 | | | 5.60 | 5.29 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. #### 1.2 V DC Core Voltage Table 2-104 • SSTL 2 Class II – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.3 V VREF = 1.25 V | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Std. | 1.55 | 2.20 | 0.26 | 1.39 | 1.10 | 2.24 | 1.97 | | | 8.05 | 7.78 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-6 for derating values. Table 2-121 • Parameter Definition and Measuring Nodes | Parameter Name | Parameter Definition | Measuring Nodes<br>(from, to)* | |----------------------|------------------------------------------------------------------|--------------------------------| | t <sub>OCLKQ</sub> | Clock-to-Q of the Output Data Register | H, DOUT | | tosud | Data Setup Time for the Output Data Register | F, H | | t <sub>OHD</sub> | Data Hold Time for the Output Data Register | F, H | | tosuE | Enable Setup Time for the Output Data Register | G, H | | t <sub>OHE</sub> | Enable Hold Time for the Output Data Register | G, H | | t <sub>OPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Data Register | L, DOUT | | t <sub>OREMPRE</sub> | Asynchronous Preset Removal Time for the Output Data Register | L, H | | torecpre | Asynchronous Preset Recovery Time for the Output Data Register | L, H | | toeclkQ | Clock-to-Q of the Output Enable Register | H, EOUT | | toesud | Data Setup Time for the Output Enable Register | J, H | | t <sub>OEHD</sub> | Data Hold Time for the Output Enable Register | J, H | | toesue | Enable Setup Time for the Output Enable Register | K, H | | t <sub>OEHE</sub> | Enable Hold Time for the Output Enable Register | K, H | | t <sub>OEPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Enable Register | I, EOUT | | toerempre | Asynchronous Preset Removal Time for the Output Enable Register | I, H | | toerecpre | Asynchronous Preset Recovery Time for the Output Enable Register | I, H | | t <sub>ICLKQ</sub> | Clock-to-Q of the Input Data Register | A, E | | t <sub>ISUD</sub> | Data Setup Time for the Input Data Register | C, A | | t <sub>IHD</sub> | Data Hold Time for the Input Data Register | C, A | | t <sub>ISUE</sub> | Enable Setup Time for the Input Data Register | B, A | | t <sub>IHE</sub> | Enable Hold Time for the Input Data Register | B, A | | t <sub>IPRE2Q</sub> | Asynchronous Preset-to-Q of the Input Data Register | D, E | | t <sub>IREMPRE</sub> | Asynchronous Preset Removal Time for the Input Data Register | D, A | | t <sub>IRECPRE</sub> | Asynchronous Preset Recovery Time for the Input Data Register | D, A | Note: See Figure 2-26 on page 2-66 for more information. Table 2-124 • Input Data Register Propagation Delays Commercial-Case Conditions: $T_J = 70^{\circ}C$ , Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |----------------------|---------------------------------------------------------------------|------|-------| | t <sub>ICLKQ</sub> | Clock-to-Q of the Input Data Register | 0.68 | ns | | t <sub>ISUD</sub> | Data Setup Time for the Input Data Register | 0.97 | ns | | t <sub>IHD</sub> | Data Hold Time for the Input Data Register | 0.00 | ns | | t <sub>ISUE</sub> | Enable Setup Time for the Input Data Register | 1.02 | ns | | t <sub>IHE</sub> | Enable Hold Time for the Input Data Register | 0.00 | ns | | t <sub>ICLR2Q</sub> | Asynchronous Clear-to-Q of the Input Data Register | 1.19 | ns | | t <sub>IPRE2Q</sub> | Asynchronous Preset-to-Q of the Input Data Register | 1.19 | ns | | t <sub>IREMCLR</sub> | Asynchronous Clear Removal Time for the Input Data Register | 0.00 | ns | | t <sub>IRECCLR</sub> | Asynchronous Clear Recovery Time for the Input Data Register | 0.24 | ns | | t <sub>IREMPRE</sub> | Asynchronous Preset Removal Time for the Input Data Register | 0.00 | ns | | t <sub>IRECPRE</sub> | Asynchronous Preset Recovery Time for the Input Data Register | 0.24 | ns | | t <sub>IWCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Input Data Register | 0.19 | ns | | t <sub>IWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Input Data Register | 0.19 | ns | | t <sub>ICKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Input Data Register | 0.31 | ns | | t <sub>ICKMPWL</sub> | Clock Minimum Pulse Width LOW for the Input Data Register | 0.28 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-6 for derating values. Table 2-131 • Input DDR Propagation Delays Commercial-Case Conditions: $T_J = 70^{\circ}$ C, Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |-------------------------|------------------------------------------------------|--------|-------| | t <sub>DDRICLKQ1</sub> | Clock-to-Out Out_QR for Input DDR | 0.76 | ns | | t <sub>DDRICLKQ2</sub> | Clock-to-Out Out_QF for Input DDR | 0.94 | ns | | t <sub>DDRISUD1</sub> | Data Setup for Input DDR (negedge) | 0.93 | ns | | t <sub>DDRISUD2</sub> | Data Setup for Input DDR (posedge) | | ns | | t <sub>DDRIHD1</sub> | Data Hold for Input DDR (negedge) | 0.00 | ns | | t <sub>DDRIHD2</sub> | Data Hold for Input DDR (posedge) | 0.00 | ns | | t <sub>DDRICLR2Q1</sub> | Asynchronous Clear to Out Out_QR for Input DDR | 1.23 | ns | | t <sub>DDRICLR2Q2</sub> | Asynchronous Clear-to-Out Out_QF for Input DDR | 1.42 | ns | | t <sub>DDRIREMCLR</sub> | Asynchronous Clear Removal Time for Input DDR | 0.00 | ns | | t <sub>DDRIRECCLR</sub> | Asynchronous Clear Recovery Time for Input DDR | 0.24 | ns | | t <sub>DDRIWCLR</sub> | Asynchronous Clear Minimum Pulse Width for Input DDR | 0.19 | ns | | t <sub>DDRICKMPWH</sub> | Clock Minimum Pulse Width HIGH for Input DDR | 0.31 | ns | | t <sub>DDRICKMPWL</sub> | Clock Minimum Pulse Width LOW for Input DDR | 0.28 | ns | | F <sub>DDRIMAX</sub> | Maximum Frequency for Input DDR | 160.00 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-6 for derating values. 2-78 Revision 13 Figure 2-36 • Timing Model and Waveforms # Table 2-141 • AGLE600 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | | Std. | | | |----------------------|-----------------------------------------------|--|-------------------|-------------------|-------| | Parameter | Description | | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | | 2.22 | 2.67 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | | 2.32 | 2.93 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width HIGH for Global Clock | | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width LOW for Global Clock 1.65 | | | ns | | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | | 0.61 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-6 for derating values. Table 2-142 • AGLE3000 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | | Std. | | | |----------------------|------------------------------------------------|---|-------------------|-------------------|-------| | Parameter | Description | ı | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | | 2.83 | 3.27 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | | 3.00 | 3.61 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width HIGH for Global Clock 1.40 | | | ns | | | t <sub>RCKMPWL</sub> | Minimum Pulse Width LOW for Global Clock 1.65 | | | ns | | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | | 0.61 | ns | # Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-6 for derating values. 2-90 Revision 13 # **Timing Characteristics** Applies to 1.5 V DC Core Voltage Table 2-145 • RAM4K9 Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |-----------------------|---------------------------------------------------------------------------------------------------------------------|------|-------| | t <sub>AS</sub> | Address Setup Time | 0.83 | ns | | t <sub>AH</sub> | Address Hold Time | 0.16 | ns | | t <sub>ENS</sub> | REN, WEN Setup Time | 0.81 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.16 | ns | | t <sub>BKS</sub> | BLK Setup Time | 1.65 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.16 | ns | | t <sub>DS</sub> | Input Data (DIN) Setup Time | 0.71 | ns | | t <sub>DH</sub> | Input Data (DIN) Hold Time | 0.36 | ns | | t <sub>CKQ1</sub> | Clock HIGH to New Data Valid on DOUT (output retained, WMODE = 0) | 3.53 | ns | | | Clock HIGH to New Data Valid on DOUT (flow-through, WMODE = 1) | 3.06 | ns | | t <sub>CKQ2</sub> | Clock HIGH to New Data Valid on DOUT (pipelined) | 1.81 | ns | | t <sub>C2CWWL</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address; applicable to closing edge | | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address; applicable to opening edge | | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address; applicable to opening edge | 0.41 | ns | | t <sub>RSTBQ</sub> | RESET Low to Data Out Low on DOUT (flow-through) | 2.06 | ns | | | RESET Low to Data Out Low on DOUT (pipelined) | 2.06 | ns | | t <sub>REMRSTB</sub> | RESET Removal | 0.61 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 3.21 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 0.68 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 6.24 | ns | | F <sub>MAX</sub> | Maximum Frequency | 160 | MHz | #### Notes: 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-98 Revision 13 For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs. # Applies to 1.2 V DC Core Voltage Table 2-147 • RAM4K9 Commercial-Case Conditions: $T_J = 70^{\circ}C$ , Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |-----------------------|---------------------------------------------------------------------------------------------------------------------|-------|-------| | t <sub>AS</sub> | Address Setup Time | 1.53 | ns | | t <sub>AH</sub> | Address Hold Time | 0.29 | ns | | t <sub>ENS</sub> | REN, WEN Setup Time | 1.50 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.29 | ns | | t <sub>BKS</sub> | BLK Setup Time | 3.05 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.29 | ns | | t <sub>DS</sub> | Input Data (DIN) Setup Time | 1.33 | ns | | t <sub>DH</sub> | Input Data (DIN) Hold Time | 0.66 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on DOUT (output retained, WMODE = 0) | 6.61 | ns | | | Clock High to New Data Valid on DOUT (flow-through, WMODE = 1) | 5.72 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on DOUT (pipelined) | | ns | | t <sub>C2CWWL</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address; applicable to closing edge | | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address; applicable to opening edge | 0.89 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address; applicable to opening edge | 1.01 | ns | | t <sub>RSTBQ</sub> | RESET Low to Data Out Low on DOUT (pass-through) | 3.86 | ns | | | RESET Low to Data Out Low on DOUT (pipelined) | 3.86 | ns | | t <sub>REMRSTB</sub> | RESET Removal | 1.12 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 5.93 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 1.18 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 10.90 | ns | | F <sub>MAX</sub> | Maximum Frequency | 92 | MHz | #### Notes: 2-100 Revision 13 For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. | Package Pin Assignments | Package | Pin | Assianm | ents | |-------------------------|---------|-----|---------|------| |-------------------------|---------|-----|---------|------| | FG484 | | | | | |---------------|-------------------|--|--|--| | Pin<br>Number | AGLE3000 Function | | | | | C18 | GND | | | | | C19 | IO76PPB1V4 | | | | | C20 | IO88NDB2V0 | | | | | C21 | IO94PPB2V1 | | | | | C22 | VCCIB2 | | | | | D1 | IO293PDB7V2 | | | | | D2 | IO303NDB7V3 | | | | | D3 | IO305NDB7V3 | | | | | D4 | GND | | | | | D5 | GAA0/IO00NDB0V0 | | | | | D6 | GAA1/IO00PDB0V0 | | | | | D7 | GAB0/IO01NDB0V0 | | | | | D8 | IO20PDB0V2 | | | | | D9 | IO22PDB0V2 | | | | | D10 | IO30PDB0V3 | | | | | D11 | IO38NDB0V4 | | | | | D12 | IO52NDB1V1 | | | | | D13 | IO52PDB1V1 | | | | | D14 | IO66NDB1V3 | | | | | D15 | IO66PDB1V3 | | | | | D16 | GBB1/IO80PDB1V4 | | | | | D17 | GBA0/IO81NDB1V4 | | | | | D18 | GBA1/IO81PDB1V4 | | | | | D19 | GND | | | | | D20 | IO88PDB2V0 | | | | | D21 | IO90PDB2V1 | | | | | D22 | IO94NPB2V1 | | | | | E1 | IO293NDB7V2 | | | | | E2 | IO299PPB7V3 | | | | | E3 | GND | | | | | E4 | GAB2/IO308PDB7V4 | | | | | E5 | GAA2/IO309PDB7V4 | | | | | E6 | GNDQ | | | | | E7 | GAB1/IO01PDB0V0 | | | | | E8 | IO20NDB0V2 | | | | | | FG484 | |---------------|-------------------| | Pin<br>Number | AGLE3000 Function | | E9 | IO22NDB0V2 | | E10 | IO30NDB0V3 | | E11 | IO38PDB0V4 | | E12 | IO44NDB1V0 | | E13 | IO58NDB1V2 | | E14 | IO58PDB1V2 | | E15 | GBC1/IO79PDB1V4 | | E16 | GBB0/IO80NDB1V4 | | E17 | GNDQ | | E18 | GBA2/IO82PDB2V0 | | E19 | IO86NDB2V0 | | E20 | GND | | E21 | IO90NDB2V1 | | E22 | IO98PDB2V2 | | F1 | IO299NPB7V3 | | F2 | IO301NDB7V3 | | F3 | IO301PDB7V3 | | F4 | IO308NDB7V4 | | F5 | IO309NDB7V4 | | F6 | VMV7 | | F7 | VCCPLA | | F8 | GAC0/IO02NDB0V0 | | F9 | GAC1/IO02PDB0V0 | | F10 | IO32NDB0V3 | | F11 | IO32PDB0V3 | | F12 | IO44PDB1V0 | | F13 | IO50NDB1V1 | | F14 | IO60PDB1V2 | | F15 | GBC0/IO79NDB1V4 | | F16 | VCCPLB | | F17 | VMV2 | | F18 | IO82NDB2V0 | | F19 | IO86PDB2V0 | | F20 | IO96PDB2V1 | | F21 | IO96NDB2V1 | | | | | FG484 | | | |--------|-------------------|--| | Pin | | | | Number | AGLE3000 Function | | | F22 | IO98NDB2V2 | | | G1 | IO289NDB7V1 | | | G2 | IO289PDB7V1 | | | G3 | IO291PPB7V2 | | | G4 | IO295PDB7V2 | | | G5 | IO297PDB7V2 | | | G6 | GAC2/IO307PDB7V4 | | | G7 | VCOMPLA | | | G8 | GNDQ | | | G9 | IO26NDB0V3 | | | G10 | IO26PDB0V3 | | | G11 | IO36PDB0V4 | | | G12 | IO42PDB1V0 | | | G13 | IO50PDB1V1 | | | G14 | IO60NDB1V2 | | | G15 | GNDQ | | | G16 | VCOMPLB | | | G17 | GBB2/IO83PDB2V0 | | | G18 | IO92PDB2V1 | | | G19 | IO92NDB2V1 | | | G20 | IO102PDB2V2 | | | G21 | IO102NDB2V2 | | | G22 | IO105NDB2V2 | | | H1 | IO286PSB7V1 | | | H2 | IO291NPB7V2 | | | H3 | VCC | | | H4 | IO295NDB7V2 | | | H5 | IO297NDB7V2 | | | H6 | IO307NDB7V4 | | | H7 | IO287PDB7V1 | | | H8 | VMV0 | | | H9 | VCCIB0 | | | H10 | VCCIB0 | | | H11 | IO36NDB0V4 | | | H12 | IO42NDB1V0 | | 4-12 Revision 13 # Package Pin Assignments | FG484 | | | | |------------------------------|------------------|--|--| | Pin<br>Number AGLE3000 Funct | | | | | N8 | VCCIB6 | | | | N9 | VCC | | | | N10 | GND | | | | N11 | GND | | | | N12 | GND | | | | N13 | GND | | | | N14 | VCC | | | | N15 | VCCIB3 | | | | N16 | IO116NPB3V0 | | | | N17 | IO132NPB3V2 | | | | N18 | IO117NPB3V0 | | | | N19 | IO132PPB3V2 | | | | N20 | GNDQ | | | | N21 | IO126NDB3V1 | | | | N22 | IO128PDB3V1 | | | | P1 | IO247PDB6V1 | | | | P2 | IO253PDB6V2 | | | | P3 | IO270NPB6V4 | | | | P4 | IO261NPB6V3 | | | | P5 | IO249PPB6V1 | | | | P6 | IO259PDB6V3 | | | | P7 | IO259NDB6V3 | | | | P8 | VCCIB6 | | | | P9 | GND | | | | P10 | VCC | | | | P11 | VCC | | | | P12 | VCC | | | | P13 | VCC | | | | P14 | GND | | | | P15 | VCCIB3 | | | | P16 | GDB0/IO152NPB3V4 | | | | P17 | IO136NDB3V2 | | | | P18 | IO136PDB3V2 | | | | P19 | IO138PDB3V3 | | | | P20 | VMV3 | | | | FG484 | | | |---------------|-------------------|--| | Pin<br>Number | AGLE3000 Function | | | P21 | IO130PDB3V2 | | | P22 | IO128NDB3V1 | | | R1 | IO247NDB6V1 | | | R2 | IO245PDB6V1 | | | R3 | VCC | | | R4 | IO249NPB6V1 | | | R5 | IO251NDB6V2 | | | R6 | IO251PDB6V2 | | | R7 | GEC0/IO236NPB6V0 | | | R8 | VMV5 | | | R9 | VCCIB5 | | | R10 | VCCIB5 | | | R11 | IO196NDB5V0 | | | R12 | IO196PDB5V0 | | | R13 | VCCIB4 | | | R14 | VCCIB4 | | | R15 | VMV3 | | | R16 | VCCPLD | | | R17 | GDB1/IO152PPB3V4 | | | R18 | GDC1/IO151PDB3V4 | | | R19 | IO138NDB3V3 | | | R20 | VCC | | | R21 | IO130NDB3V2 | | | R22 | IO134PDB3V2 | | | T1 | IO243PPB6V1 | | | T2 | IO245NDB6V1 | | | T3 | IO243NPB6V1 | | | T4 | IO241PDB6V0 | | | T5 | IO241NDB6V0 | | | T6 | GEC1/IO236PPB6V0 | | | T7 | VCOMPLE | | | Т8 | GNDQ | | | Т9 | GEA2/IO233PPB5V4 | | | T10 | IO206NDB5V1 | | | T11 | IO202NDB5V1 | | | | | | | FG484 | | | | |--------|-------------------|--|--| | Pin | | | | | Number | AGLE3000 Function | | | | T12 | IO194NDB5V0 | | | | T13 | IO186NDB4V4 | | | | T14 | IO186PDB4V4 | | | | T15 | GNDQ | | | | T16 | VCOMPLD | | | | T17 | VJTAG | | | | T18 | GDC0/IO151NDB3V4 | | | | T19 | GDA1/IO153PDB3V4 | | | | T20 | IO144PDB3V3 | | | | T21 | IO140PDB3V3 | | | | T22 | IO134NDB3V2 | | | | U1 | IO240PPB6V0 | | | | U2 | IO238PDB6V0 | | | | U3 | IO238NDB6V0 | | | | U4 | GEB1/IO235PDB6V0 | | | | U5 | GEB0/IO235NDB6V0 | | | | U6 | VMV6 | | | | U7 | VCCPLE | | | | U8 | IO233NPB5V4 | | | | U9 | IO222PPB5V3 | | | | U10 | IO206PDB5V1 | | | | U11 | IO202PDB5V1 | | | | U12 | IO194PDB5V0 | | | | U13 | IO176NDB4V2 | | | | U14 | IO176PDB4V2 | | | | U15 | VMV4 | | | | U16 | TCK | | | | U17 | VPUMP | | | | U18 | TRST | | | | U19 | GDA0/IO153NDB3V4 | | | | U20 | IO144NDB3V3 | | | | U21 | IO140NDB3V3 | | | | U22 | IO142PDB3V3 | | | | V1 | IO239PDB6V0 | | | | V2 | IO240NPB6V0 | | | | | | | | 4-14 Revision 13 # Datasheet Information | Revision | Changes | Page | |-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------| | Revision 10<br>(April 2012) | In Table 2-2 • Recommended Operating Conditions 1, VPUMP programming voltage for operation was changed from "0 to 3.45 V" to "0 to 3.6 V" (SAR 32256). Values for VCCPLL at 1.2–1.5 V DC core supply voltage were changed from "1.14 to 1.26 V" to "1.14 to 1.575 V" (SAR 34701). | 2-2 | | | The tables in the "Quiescent Supply Current" section were updated with revised notes on IDD. Table 2-8 • Power Supply State per Mode is new (SARs 34745, 36949). | 2-7 | | | $t_{\text{DOUT}}$ was corrected to $t_{\text{DIN}}$ in Figure 2-4 $\bullet$ Input Buffer Timing Model and Delays (example) (SAR 37105). | 2-17 | | | "TBD" for 3.3 V LVCMOS Wide Range in Table 2-28 • I/O Output Buffer Maximum Resistances1 and Table 2-30 • I/O Short Currents IOSH/IOSL was replaced by "Same as regular 3.3 V LVCMOS" (SAR 33855). Values were also added for 1.2 V LVCMOS and 1.2 V LVCMOS Wide Range. | 2-28,<br>2-30 | | | The formulas in the table notes for Table 2-29 • I/O Weak Pull-Up/Pull-Down Resistances were corrected (SAR 34753). | 2-29 | | | IOSH and IOSL values were added to 3.3 V LVCMOS Wide Range Table 2-40 • Minimum and Maximum DC Input and Output Levels, 1.2 V LVCMOS Table 2-64 • Minimum and Maximum DC Input and Output Levels, and 1.2 V LVCMOS Wide Range Table 2-68 • Minimum and Maximum DC Input and Output Levels (SAR 33855). | 2-35,<br>2-47,<br>2-48 | | | Figure 2-48 • FIFO Read and Figure 2-49 • FIFO Write have been added (SAR 34844). | 2-103 | | | Values for $F_{DDRIMAX}$ and $F_{DDOMAX}$ were added to the tables in the Input DDR "Timing Characteristics" section and Output DDR "Timing Characteristics" section (SAR 34802). | 2-77,2-<br>81 | | | Minimum pulse width High and Low values were added to the tables in the "Global Tree Timing Characteristics" section. The maximum frequency for global clock parameter was removed from these tables because a frequency on the global is only an indication of what the global network can do. There are other limiters such as the SRAM, I/Os, and PLL. SmartTime software should be used to determine the design frequency (SAR 36952). | 2-89 | | Revision 9<br>(March 2012) | The "In-System Programming (ISP) and Security" section and "Security" section were revised to clarify that although no existing security measures can give an absolute guarantee, Microsemi FPGAs implement the best security available in the industry (SAR 34665). | I, 1-2 | | | The Y security option and Licensed DPA Logo were added to the "IGLOOe Ordering Information" section. The trademarked Licensed DPA Logo identifies that a product is covered by a DPA counter-measures license from Cryptography Research (SAR 34725). | III | | | The following sentence was removed from the "Advanced Architecture" section: | 1-3 | | | "In addition, extensive on-chip programming circuitry allows for rapid, single-voltage (3.3 V) programming of IGLOOe devices via an IEEE 1532 JTAG interface" (SAR 34685). | | | | The "Specifying I/O States During Programming" section is new (SAR 34696). | 1-7 | | | Values for VCCPLL at 1.5 V DC core supply voltage were changed from "1.4 to 1.6 V" to "1.425 to 1.575 V" in Table 2-2 • Recommended Operating Conditions 1 (SAR 32292). | 2-2 | | | The reference to guidelines for global spines and VersaTile rows, given in the "Global Clock Contribution—PCLOCK" section, was corrected to the "Spine Architecture" section of the Global Resources chapter in the <i>IGLOOe FPGA Fabric User's Guide</i> (SAR 34731). | 2-13 | 5-2 Revision 13 | Revision | Changes | | | |---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--| | Revision 3 (cont'd) | Table 2-14 • Summary of I/O Output Buffer Power (per pin) – Default I/O Software Settings1 was updated to change PDC3 to PDC7. The table notes were updated to reflect that power was measured on VCCI_Table note 4 is new. | 2-10 | | | | Table 2-16 • Different Components Contributing to the Static Power Consumption in IGLOO Devices and Table 2-18 • Different Components Contributing to the Static Power Consumption in IGLOO Devices were updated to add PDC6 and PDC7, and to change the definition for PDC5 to bank quiescent power. | | | | | A table subtitle was added for Table 2-18 • Different Components Contributing to the Static Power Consumption in IGLOO Devices. | | | | | The "Total Static Power Consumption—PSTAT" section was updated to revise the calculation of P <sub>STAT</sub> , including PDC6 and PDC7. | | | | | Footnote 1 was updated to include information about $P_{AC13}$ . The PLL Contribution equation was changed from: $P_{PLL} = P_{AC13} + P_{AC14} * FCLKOUT$ to $PPLL = P_{DC4} + P_{AC13} * F_{CLKOUT}$ . | | | | | The "Timing Model" was updated to be consistent with the revised timing numbers. | 2-16 | | | | In Table 2-22 • Summary of Maximum and Minimum DC Input Levels, $\rm T_J$ was changed to $\rm T_A$ in notes 1 and 2. | | | | | Table 2-22 • Summary of Maximum and Minimum DC Input Levels was updated to included a hysteresis value for 1.2 V LVCMOS (Schmitt trigger mode). | | | | | All AC Loading figures for single-ended I/O standards were changed from Datapaths at 35 pF to 5 pF. | | | | | The "1.2 V LVCMOS (JESD8-12A)" section is new. | | | | Revision 2 (Jun 2008)<br>Product Brief v1.0 | The product brief section of the datasheet was divided into two sections and given a version number, starting at v1.0. The first section of the document includes features, benefits, ordering information, and temperature and speed grade offerings. The second section is a device family overview. | | | | Revision 2 (cont'd) Packaging v1.1 | The naming conventions changed for the following pins in the "FG484" for the A3GLE600: Pin Number New Function Name J19 IO45PPB2V1 K20 IO45NPB2V1 M2 IO114NPB6V1 N1 IO114PPB6V1 N4 GFC2/IO115PPB6V1 P3 IO115NPB6V1 | 4-6 | | | Revision 1 (Mar 2008) Product Brief rev. 1 | The "Low Power" section was updated to change "1.2 V and 1.5 V Core Voltage" to "1.2 V and 1.5 V Core and I/O Voltage." The text "(from 25 $\mu$ W)" was removed from "Low Power Active FPGA Operation." | I | | | | 1.2_V was added to the list of core and I/O voltages in the "Pro (Professional) I/O" and "Pro I/Os with Advanced I/O Standards" section sections. | I, 1-7 | | | Revision 0 (Jan 2008) | This document was previously in datasheet Advance v0.4. As a result of moving to the handbook format, Actel has restarted the version numbers. The new version number is 51700096-001-0. | | | 5-6 Revision 13