



Welcome to **E-XFL.COM** 

## **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

## **Applications of Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

| Details                         |                                                                        |
|---------------------------------|------------------------------------------------------------------------|
| Product Status                  | Obsolete                                                               |
| Core Processor                  | PowerPC G2_LE                                                          |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 400MHz                                                                 |
| Co-Processors/DSP               | Communications; RISC CPM, Security; SEC                                |
| RAM Controllers                 | DRAM, SDRAM                                                            |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10/100Mbps (2)                                                         |
| SATA                            | -                                                                      |
| USB                             | USB 2.0 (1)                                                            |
| Voltage - I/O                   | 3.3V                                                                   |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                       |
| Security Features               | Cryptography, Random Number Generator                                  |
| Package / Case                  | 516-BBGA                                                               |
| Supplier Device Package         | 516-PBGA (27x27)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc8248vrtiea |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Overview

- Floating-point unit (FPU) supports floating-point arithmetic
- Support for cache locking
- Low-power consumption
- Separate power supply for internal logic (1.5 V) and for I/O (3.3 V)
- Separate PLLs for G2\_LE core and for the communications processor module (CPM)
  - G2\_LE core and CPM can run at different frequencies for power/performance optimization
  - Internal core/bus clock multiplier that provides ratios 2:1, 2.5:1, 3:1, 3.5:1, 4:1, 4.5:1, 5:1, 5:5:1, 6:1, 7:1, 8:1
  - Internal CPM/bus clock multiplier that provides ratios 2:1, 2.5:1, 3:1, 3.5:1, 4:1, 5:1, 6:1, 8:1 ratios
- 64-bit data and 32-bit address 60x bus
  - Bus supports multiple master designs—up to two external masters
  - Supports single transfers and burst transfers
  - 64-, 32-, 16-, and 8-bit port sizes controlled by on-chip memory controller
- 60x-to-PCI bridge
  - Programmable host bridge and agent
  - 32-bit data bus, 66 MHz, 3.3 V
  - Synchronous and asynchronous 60x and PCI clock modes
  - All internal address space available to external PCI host
  - DMA for memory block transfers
    - PCI-to-60x address remapping
- System interface unit (SIU)
  - Clock synthesizer
  - Reset controller
  - Real-time clock (RTC) register
  - Periodic interrupt timer
  - Hardware bus monitor and software watchdog timer
  - IEEE 1149.1 JTAG test access port
- Eight bank memory controller
  - Glueless interface to SRAM, page mode SDRAM, DRAM, EPROM, Flash, and other user-definable peripherals
  - Byte write enables
  - 32-bit address decodes with programmable bank size
  - Three user-programmable machines, general-purpose chip-select machine, and page mode pipeline SDRAM machine
  - Byte selects for 64-bit bus width (60x)
  - Dedicated interface logic for SDRAM
- Disable CPU mode



- Integrated security engine (SEC) (MPC8272 and MPC8248 only)
  - Supports DES, 3DES, MD-5, SHA-1, AES, PKEU, RNG and RC-4 encryption algorithms in hardware
- Communications processor module (CPM)
  - Embedded 32-bit communications processor (CP) uses a RISC architecture for flexible support for communications peripherals
  - Interfaces to G2\_LE core through on-chip dual-port RAM and DMA controller. (Dual-port RAM size is 16 KB plus 4 KB dedicated instruction RAM.)
  - Microcode tracing capabilities
  - Eight CPM trap registers
- Universal serial bus (USB) controller
  - Supports USB 2.0 full/low rate compatible
  - USB host mode
    - Supports control, bulk, interrupt, and isochronous data transfers
    - CRC16 generation and checking
    - NRZI encoding/decoding with bit stuffing
    - Supports both 12- and 1.5-Mbps data rates (automatic generation of preamble token and data rate configuration). Note that low-speed operation requires an external hub.
    - Flexible data buffers with multiple buffers per frame
    - Supports local loopback mode for diagnostics (12 Mbps only)
  - Supports USB slave mode
    - Four independent endpoints support control, bulk, interrupt, and isochronous data transfers
    - CRC16 generation and checking
    - CRC5 checking
    - NRZI encoding/decoding with bit stuffing
    - 12- or 1.5-Mbps data rate
    - Flexible data buffers with multiple buffers per frame
    - Automatic retransmission upon transmit error
  - Serial DMA channels for receive and transmit on all serial channels
  - Parallel I/O registers with open-drain and interrupt capability
  - Virtual DMA functionality executing memory-to-memory and memory-to-I/O transfers
  - Two fast communication controllers (FCCs) supporting the following protocols:
    - 10-/100-Mbit Ethernet/IEEE 802.3 CDMA/CS interface through media independent interface (MII)
    - Transparent
    - HDLC—up to T3 rates (clear channel)



#### **Operating Conditions**

This table lists recommended operational voltage conditions.

Table 4. Recommended Operating Conditions<sup>1</sup>

| Rating                         | Symbol         | Value              | Unit |
|--------------------------------|----------------|--------------------|------|
| Core supply voltage            | VDD            | 1.425 – 575        | V    |
| PLL supply voltage             | VCCSYN         | 1.425 – 575        | V    |
| I/O supply voltage             | VDDH           | 3.135 – 3.465      | V    |
| Input voltage                  | VIN            | GND (-0.3) - 3.465 | V    |
| Junction temperature (maximum) | Tj             | 105 <sup>2</sup>   | °C   |
| Ambient temperature            | T <sub>A</sub> | 0-70 <sup>2</sup>  | °C   |

Caution: These are the recommended and tested operating conditions. Proper operation outside of these conditions is not guaranteed.

This SoC contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (either GND or V<sub>CC</sub>).

This figure shows the undershoot and overshoot voltage of the 60x bus memory interface of the SoC. Note that in PCI mode the I/O interface is different.



Figure 2. Overshoot/Undershoot Voltage

 $<sup>^{2}</sup>$  Note that for extended temperature parts the range is  $(-40)_{T_{A}}$  –  $105_{T_{J}}$ .



# Table 5. DC Electrical Characteristics<sup>1</sup> (continued)

| <u>CS</u> [0–5]                                        | V <sub>OL</sub> |  |     |   |
|--------------------------------------------------------|-----------------|--|-----|---|
| <u>CS</u> [0–5]                                        | VOI I           |  | 0.4 | V |
|                                                        |                 |  |     |   |
| CS6/BCTL1/SMI                                          |                 |  |     |   |
| CS7/TLBSYNC                                            |                 |  |     |   |
| BADDR27/ IRQ1                                          |                 |  |     |   |
| BADDR28/ IRQ2                                          |                 |  |     |   |
| ALE/ IRQ4                                              |                 |  |     |   |
| BCTL0                                                  |                 |  |     |   |
| PWE[0-7]/PSDDQM[0-7]/PBS[0-7]                          |                 |  |     |   |
| PSDA10/PGPL0                                           |                 |  |     |   |
| PSDWE/PGPL1                                            |                 |  |     |   |
| POE/PSDRAS/PGPL2                                       |                 |  |     |   |
| PSDCAS/PGPL3                                           |                 |  |     |   |
| PGTA/PUPMWAIT/PGPL4                                    |                 |  |     |   |
| PSDAMUX/PGPL5                                          |                 |  |     |   |
| PCI_CFG0 (PCI_HOST_EN)                                 |                 |  |     |   |
| PCI_CFG1 (PCI_ARB_EN)                                  |                 |  |     |   |
| PCI_CFG2 (DLL_ENABLE)                                  |                 |  |     |   |
| MODCK1/RSRV/TC(0)/BNKSEL(0)                            |                 |  |     |   |
| MODCK2/CSE0/TC(1)/BNKSEL(1)                            |                 |  |     |   |
| MODCK2/C3E0/TC(1)/BNKSEL(1) MODCK3CSE1/TC(2)/BNKSEL(2) |                 |  |     |   |
|                                                        |                 |  |     |   |
| I <sub>OL</sub> = 3.2mA<br>PCI_PAR                     |                 |  |     |   |
| PCI FRAME                                              |                 |  |     |   |
| PCI_TRDY                                               |                 |  |     |   |
| PCI_IRDY                                               |                 |  |     |   |
| PCI_RDY<br>PCI_STOP                                    |                 |  |     |   |
| PCI_DEVSEL                                             |                 |  |     |   |
| PCI_IDSEL                                              |                 |  |     |   |
|                                                        |                 |  |     |   |
| PCI_PERR                                               |                 |  |     |   |
| PCI_SERR                                               |                 |  |     |   |
| PCI_REQ0                                               |                 |  |     |   |
| PCI_REQ1/ CPI_HS_ES                                    |                 |  |     |   |
| PCI_GNT0                                               |                 |  |     |   |
| PCI_GNT1/ CPI_HS_LES                                   |                 |  |     |   |
| PCI_GNT2/ CPI_HS_ENUM                                  |                 |  |     |   |
| PCI_RST                                                |                 |  |     |   |
| PCI_INTA                                               |                 |  |     |   |
| PCI_REQ2                                               |                 |  |     |   |
| DLLOUT                                                 |                 |  |     |   |
| PCI_AD(0-31)                                           |                 |  |     |   |
| PCI_C(0-3)/BE(0-3)                                     |                 |  |     |   |
| PA[8-31]                                               |                 |  |     |   |
| PB[18–31]                                              |                 |  |     |   |
| PC[0-1,4-29]                                           |                 |  |     |   |
| PD[7–25, 29–31]                                        |                 |  |     |   |
| TDO                                                    |                 |  |     |   |

The default configuration of the CPM pins (PA[8-31], PB[18-31], PC[0-1,4-29], PD[7-25, 29-31]) is input. To prevent excessive DC current, it is recommended either to pull unused pins to GND or VDDH, or to configure them as outputs.

TCK, TRST and PORESET have min VIH = 2.5V.
 V<sub>IL</sub> for IIC interface does not match IIC standard, but does meet IIC standard for V<sub>OL</sub> and should not cause any compatibility issue.

<sup>&</sup>lt;sup>4</sup> The leakage current is measured for nominal VDDH, VCCSYN, and VDD.



# **DC Electrical Characteristics**

<sup>5</sup> MPC8272 and MPC8271 only.

## Table 6.

| Characteristic                                                                                                                                                 | Symbol           | Min | Max   | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-------|------|
| Input high voltage—all inputs except TCK, TRST and PORESET <sup>1</sup>                                                                                        | V <sub>IH</sub>  | 2.0 | 3.465 | V    |
| Input low voltage                                                                                                                                              | V <sub>IL</sub>  | GND | 0.8   | V    |
| CLKIN input high voltage                                                                                                                                       | V <sub>IHC</sub> | 2.4 | 3.465 | V    |
| CLKIN input low voltage                                                                                                                                        | V <sub>ILC</sub> | GND | 0.4   | V    |
| Input leakage current, V <sub>IN</sub> = VDDH <sup>2</sup>                                                                                                     | I <sub>IN</sub>  |     | 10    | μA   |
| Hi-Z (off state) leakage current, V <sub>IN</sub> = VDDH <sup>2</sup>                                                                                          | l <sub>oz</sub>  | _   | 10    | μA   |
| Signal low input current, $V_{IL} = 0.8 \text{ V}^3$                                                                                                           | IL               |     | 1     | μA   |
| Signal high input current, V <sub>IH</sub> = 2.0 V                                                                                                             | I <sub>H</sub>   |     | 1     | μA   |
| Output high voltage, I <sub>OH</sub> = -2 mA except UTOPIA mode, and open drain pins  In UTOPIA mode <sup>4</sup> (UTOPIA pins only): I <sub>OH</sub> = -8.0mA | V <sub>OH</sub>  | 2.4 | _     | V    |
| In UTOPIA mode <sup>4</sup> (UTOPIA pins only): I <sub>OL</sub> = 8.0mA                                                                                        | V <sub>OL</sub>  | _   | 0.5   | V    |
| G                                                                                                                                                              | Vol              |     | 0.4   | V    |



#### **Thermal Characteristics**

<sup>4</sup> MPC8280, MPC8275VR, MPC8275ZQ only.

# 4 Thermal Characteristics

This table describes thermal characteristics. See Table 2 for information on a given SoC's package. Discussions of each characteristic are provided in Section 4.1, "Estimation with Junction-to-Ambient Thermal Resistance," through Section 4.7, "References." For the these discussions,  $P_D = (V_{DD} \times I_{DD}) + PI/O$ , where PI/O is the power dissipation of the I/O drivers.

**Table 7. Thermal Characteristics** 

| Characteristic                       | Symbol          | Value | Unit | Air Flow           |
|--------------------------------------|-----------------|-------|------|--------------------|
| Junction-to-ambient—                 | _               | 27    | 2011 | Natural convection |
| single-layer board <sup>1</sup>      | $R_{\theta JA}$ | 21    | °C/W | 1 m/s              |
| Junction-to-ambient—                 | -               | 19    | 2011 | Natural convection |
| four-layer board                     | $R_{\theta JA}$ | 16    | °C/W | 1 m/s              |
| Junction-to-board <sup>2</sup>       | $R_{\theta JB}$ | 11    | °C/W | _                  |
| Junction-to-case <sup>3</sup>        | $R_{	heta JC}$  | 8     | °C/W | _                  |
| Junction-to-package top <sup>4</sup> | $R_{\theta JT}$ | 2     | °C/W | _                  |

Assumes no thermal vias

# 4.1 Estimation with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>I</sub>, in C can be obtained from the following equation:

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D})$$

where:

 $T_A$  = ambient temperature (°C)

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in package

The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity  $T_I - T_A$ ) are possible.

Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).

Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.



## **NOTE: Conditions**

The following conditions must be met in order to operate the MPC8272 family devices with 133 MHz bus: single PowerQUICC II Bus mode must be used (no external master, BCR[EBM] = 0); data bus must be in Pipeline mode (BRx[DR] = 1); internal arbiter and memory controller must be used. For expected load of above 40 pF, it is recommended that data and address buses be configured to low (25  $\Omega$ ) impedance (SIUMCR[HLBE0] = 1, SIUMCR[HLBE1] = 1).

Table 12. AC Characteristics for SIU Inputs<sup>1</sup>

| Spec N   | umber |                                                    | Value (ns) |           |            |            |           |           |            |            |  |  |
|----------|-------|----------------------------------------------------|------------|-----------|------------|------------|-----------|-----------|------------|------------|--|--|
| Setup Ho |       | Characteristic                                     |            | Se        | tup        |            |           | Н         | old        |            |  |  |
|          | Hold  |                                                    | 66<br>MHz  | 83<br>MHz | 100<br>MHz | 133<br>MHz | 66<br>MHz | 83<br>MHz | 100<br>MHz | 133<br>MHz |  |  |
| sp11     | sp10  | AACK/TA/TS/DBG/BG/BR/ARTRY/TEA                     | 6          | 5         | 3.5        | N/A        | 0.5       | 0.5       | 0.5        | N/A        |  |  |
| sp12     | sp10  | Data bus in normal mode                            | 5          | 4         | 3.5        | N/A        | 0.5       | 0.5       | 0.5        | N/A        |  |  |
| sp13     | sp10  | Data bus in pipeline mode (without ECC and PARITY) | N/A        | 4         | 2.5        | 1.5        | N/A       | 0.5       | 0.5        | 0.5        |  |  |
| sp15     | sp10  | All other pins                                     | 5          | 4         | 3.5        | N/A        | 0.5       | 0.5       | 0.5        | N/A        |  |  |

Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.

This table lists SIU output characteristics.

Table 13. AC Characteristics for SIU Outputs<sup>1</sup>

| Spec N  | Number         |                               | Value (ns) |           |            |                  |           |           |            |                |  |  |
|---------|----------------|-------------------------------|------------|-----------|------------|------------------|-----------|-----------|------------|----------------|--|--|
| Max Min | Characteristic | ı                             | Maximu     | m Delay   | /          |                  | Minimu    | m Delay   | 1          |                |  |  |
|         | Min            |                               |            | 83<br>MHz | 100<br>MHz | 133<br>MHz       | 66<br>MHz | 83<br>MHz | 100<br>MHz | 133<br>MHz     |  |  |
| sp31    | sp30           | PSDVAL/TEA/TA                 | 7          | 6         | 5.5        | N/A              | 1         | 1         | 1          | N/A            |  |  |
| sp32    | sp30           | ADD/ADD_atr./BADDR/CI/GBL/WT  | 8          | 6.5       | 5.5        | 4.5 <sup>2</sup> | 1         | 1         | 1          | 1 <sup>2</sup> |  |  |
| sp33    | sp30           | Data bus <sup>3</sup>         | 6.5        | 6.5       | 5.5        | 4.5              | 0.8       | 0.8       | 0.8        | 1              |  |  |
| sp34    | sp30           | Memory controller signals/ALE | 6          | 5.5       | 5.5        | 4.5              | 1         | 1         | 1          | 1              |  |  |
| sp35    | sp30           | All other signals             | 6          | 5.5       | 5.5        | N/A              | 1         | 1         | 1          | N/A            |  |  |

Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

<sup>&</sup>lt;sup>2</sup> Value is for ADD only; other sp32/sp30 signals are not applicable.

<sup>&</sup>lt;sup>3</sup> To achieve 1 ns of hold time at 66.67/83.33/100 MHZ, a minimum loading of 20 pF is required.



This figure shows signal behavior in MEMC mode.



Figure 10. MEMC Mode Diagram

#### **NOTE**

Generally, all SoC bus and system output signals are driven from the rising edge of the input clock (CLKin). Memory controller signals, however, trigger on four points within a CLKin cycle. Each cycle is divided by four internal ticks: T1, T2, T3, and T4. T1 always occurs at the rising edge, and T3 at the falling edge, of CLKin. However, the spacing of T2 and T4 depends on the PLL clock ratio selected, as shown in Table 14.

**Table 14. Tick Spacing for Memory Controller Signals** 

| PLL Clock Ratio         | Tick Spacing (T1 Occurs at the Rising Edge of CLKin) |           |             |  |  |  |  |  |  |
|-------------------------|------------------------------------------------------|-----------|-------------|--|--|--|--|--|--|
| PLE CIOCK NATIO         | T2                                                   | Т3        | Т4          |  |  |  |  |  |  |
| 1:2, 1:3, 1:4, 1:5, 1:6 | 1/4 CLKin                                            | 1/2 CLKin | 3/4 CLKin   |  |  |  |  |  |  |
| 1:2.5                   | 3/10 CLKin                                           | 1/2 CLKin | 8/10 CLKin  |  |  |  |  |  |  |
| 1:3.5                   | 4/14 CLKin                                           | 1/2 CLKin | 11/14 CLKin |  |  |  |  |  |  |

This table is a representation of the information in Table 14.



Figure 11. Internal Tick Spacing for Memory Controller Signals

Freescale Semiconductor 25

MPC8272 PowerQUICC II Family Hardware Specifications, Rev. 3



Table 17. Clock Configurations for PCI Host Mode (PCI\_MODCK=0)<sup>1,2</sup> (continued)

| Mode <sup>3</sup>      | Bus ( |       | CPM<br>Multiplication |       | Clock<br>Hz) | CPU<br>Multiplication |       | Clock<br>Hz) | PCI<br>Division     |      | Clock<br>Hz) |
|------------------------|-------|-------|-----------------------|-------|--------------|-----------------------|-------|--------------|---------------------|------|--------------|
| MODCK_H-<br>MODCK[1-3] | Low   | High  | Factor <sup>4</sup>   |       | High         | Factor <sup>5</sup>   | Low   | High         | Factor <sup>6</sup> | Low  | High         |
| 1011_100               | 80.0  | 106.7 | 2.5                   | 200.0 | 266.6        | 4                     | 320.0 | 426.6        | 4                   | 50.0 | 66.7         |
| 1011_101               | 80.0  | 106.7 | 2.5                   | 200.0 | 266.6        | 4.5                   | 360.0 | 480.0        | 4                   | 50.0 | 66.7         |
|                        |       |       |                       |       |              |                       |       |              |                     |      |              |
| 1101_000               | 100.0 | 133.3 | 2.5                   | 250.0 | 333.3        | 3                     | 300.0 | 400.0        | 5                   | 50.0 | 66.7         |
| 1101_001               | 100.0 | 133.3 | 2.5                   | 250.0 | 333.3        | 3.5                   | 350.0 | 466.6        | 5                   | 50.0 | 66.7         |
| 1101_010               | 100.0 | 133.3 | 2.5                   | 250.0 | 333.3        | 4                     | 400.0 | 533.3        | 5                   | 50.0 | 66.7         |
| 1101_011               | 100.0 | 133.3 | 2.5                   | 250.0 | 333.3        | 4.5                   | 450.0 | 599.9        | 5                   | 50.0 | 66.7         |
| 1101_100               | 100.0 | 133.3 | 2.5                   | 250.0 | 333.3        | 5                     | 500.0 | 666.6        | 5                   | 50.0 | 66.7         |
|                        |       |       |                       |       |              |                       |       |              |                     |      |              |
| 1101_101               | 125.0 | 166.7 | 2                     | 250.0 | 333.3        | 3                     | 375.0 | 500.0        | 5                   | 50.0 | 66.7         |
| 1101_110               | 125.0 | 166.7 | 2                     | 250.0 | 333.3        | 4                     | 500.0 | 666.6        | 5                   | 50.0 | 66.7         |
|                        |       |       |                       |       |              |                       |       |              |                     |      |              |
| 1110_000               | 100.0 | 133.3 | 3                     | 300.0 | 400.0        | 3.5                   | 350.0 | 466.6        | 6                   | 50.0 | 66.7         |
| 1110_001               | 100.0 | 133.3 | 3                     | 300.0 | 400.0        | 4                     | 400.0 | 533.3        | 6                   | 50.0 | 66.7         |
| 1110_010               | 100.0 | 133.3 | 3                     | 300.0 | 400.0        | 4.5                   | 450.0 | 599.9        | 6                   | 50.0 | 66.7         |
| 1110_011               | 100.0 | 133.3 | 3                     | 300.0 | 400.0        | 5                     | 500.0 | 666.6        | 6                   | 50.0 | 66.7         |
| 1110_100               | 100.0 | 133.3 | 3                     | 300.0 | 400.0        | 5.5                   | 550.0 | 733.3        | 6                   | 50.0 | 66.7         |
|                        |       |       |                       |       |              |                       |       |              |                     |      |              |
| 1100_000               |       |       |                       |       |              | Reserved              |       |              |                     |      |              |
| 1100_001               |       |       |                       |       |              | Reserved              |       |              |                     |      |              |
| 1100_010               |       |       |                       |       |              | Reserved              |       |              |                     |      |              |

The "low" values are the minimum allowable frequencies for a given clock mode. The minimum bus frequency in a table entry guarantees only the required minimum CPU operating frequency. The "high" values are for the purpose of illustration only. Users must select a mode and input bus frequency so that the resulting configuration does not exceed the frequency rating of the user's device. The minimum CPU frequency is 150 MHz for commercial temperature devices and 175 MHz for extended temperature devices. The minimum CPM frequency is 120 MHz.

 $CPM\_CLK/PCI\_CLK = (PCIDF + 1) / 2.$ 

<sup>&</sup>lt;sup>2</sup> PCI\_MODCK determines the PCI clock frequency range. SeeTable 18 for lower range configurations.

<sup>&</sup>lt;sup>3</sup> MODCK\_H = hard reset configuration word [28–31] (see Section 5.4 in the SoC reference manual). MODCK[1-3] = three hardware configuration pins.

<sup>&</sup>lt;sup>4</sup> CPM multiplication factor = CPM clock/bus clock

<sup>&</sup>lt;sup>5</sup> CPU multiplication factor = Core PLL multiplication factor

<sup>&</sup>lt;sup>6</sup> CPM\_CLK/PCI\_CLK ratio. When PCI\_MODCK = 0, the ratio of CPM\_CLK/PCI\_CLK should be calculated from SCCR[PCIDF] as follows:



## **Clock Configuration Modes**

Table 18. Clock Configurations for PCI Host Mode (PCI\_MODCK=1)<sup>1,2</sup> (continued)

| Mode <sup>3</sup>      |       | Clock<br>Hz) | CPM<br>Multiplication |       | Clock<br>Hz) | CPU<br>Multiplication |       | Clock<br>Hz) | PCI<br>Division     |      | Clock<br>Hz) |
|------------------------|-------|--------------|-----------------------|-------|--------------|-----------------------|-------|--------------|---------------------|------|--------------|
| MODCK_H-<br>MODCK[1-3] | Low   | High         | Factor <sup>4</sup>   | Low   | High         | Factor <sup>5</sup>   | Low   | High         | Factor <sup>6</sup> | Low  | High         |
| 1000_010               | 66.7  | 133.3        | 3                     | 200.0 | 400.0        | 3.5                   | 233.3 | 466.7        | 8                   | 25.0 | 50.0         |
| 1000_011               | 66.7  | 133.3        | 3                     | 200.0 | 400.0        | 4                     | 266.7 | 533.3        | 8                   | 25.0 | 50.0         |
| 1000_100               | 66.7  | 133.3        | 3                     | 200.0 | 400.0        | 4.5                   | 300.0 | 600.0        | 8                   | 25.0 | 50.0         |
| 1000_101               | 66.7  | 133.3        | 3                     | 200.0 | 400.0        | 6                     | 400.0 | 800.0        | 8                   | 25.0 | 50.0         |
| 1000_110               | 66.7  | 133.3        | 3                     | 200.0 | 400.0        | 6.5                   | 433.3 | 866.7        | 8                   | 25.0 | 50.0         |
| 1001_000               |       | Reserved     |                       |       |              |                       |       |              |                     |      |              |
| 1001_001               |       |              |                       |       |              | Reserved              |       |              |                     |      |              |
| 1001_010               | 57.1  | 114.3        | 3.5                   | 200.0 | 400.0        | 3.5                   | 200.0 | 400.0        | 8                   | 25.0 | 50.0         |
| 1001_011               | 57.1  | 114.3        | 3.5                   | 200.0 | 400.0        | 4                     | 228.6 | 457.1        | 8                   | 25.0 | 50.0         |
| 1001_100               | 57.1  | 114.3        | 3.5                   | 200.0 | 400.0        | 4.5                   | 257.1 | 514.3        | 8                   | 25.0 | 50.0         |
| 1001_101               | 42.9  | 85.7         | 3.5                   | 150.0 | 300.0        | 5                     | 214.3 | 428.6        | 6                   | 25.0 | 50.0         |
| 1001_110               | 42.9  | 85.7         | 3.5                   | 150.0 | 300.0        | 5.5                   | 235.7 | 471.4        | 6                   | 25.0 | 50.0         |
| 1001_111               | 42.9  | 85.7         | 3.5                   | 150.0 | 300.0        | 6                     | 257.1 | 514.3        | 6                   | 25.0 | 50.0         |
|                        | 1     | ı            | Г                     | ı     | ı            | Г                     | T .   | ı            | <u> </u>            |      | ı            |
| 1010_000               | 75.0  | 150.0        | 2                     | 150.0 | 300.0        | 2                     |       | 300.0        | 6                   | 25.0 | 50.0         |
| 1010_001               | 75.0  | 150.0        | 2                     | 150.0 | 300.0        | 2.5                   |       | 375.0        | 6                   | 25.0 | 50.0         |
| 1010_010               | 75.0  | 150.0        | 2                     | 150.0 | 300.0        | 3                     | 225.0 | 450.0        | 6                   | 25.0 | 50.0         |
| 1010_011               | 75.0  | 150.0        | 2                     | 150.0 | 300.0        | 3.5                   | 262.5 | 525.0        | 6                   | 25.0 | 50.0         |
| 1010_100               | 75.0  | 150.0        | 2                     | 150.0 | 300.0        | 4                     | 300.0 | 600.0        | 6                   | 25.0 | 50.0         |
| 1010_101               | 100.0 | 200.0        | 2                     | 200.0 | 400.0        | 2.5                   | 250.0 | 500.0        | 8                   | 25.0 | 50.0         |
| 1010_110               | 100.0 |              | 2                     | 200.0 | 400.0        | 3                     |       | 600.0        | 8                   | 25.0 | 50.0         |
| 1010_111               |       | 200.0        | 2                     | 200.0 | 400.0        | 3.5                   |       | 700.0        |                     | 25.0 | 50.0         |
|                        |       |              |                       |       |              |                       | •     |              |                     |      |              |
| 1011_000               |       |              |                       |       |              | Reserved              |       |              |                     |      |              |
| 1011_001               | 80.0  | 160.0        | 2.5                   | 200.0 | 400.0        | 2.5                   | 200.0 | 400.0        | 8                   | 25.0 | 50.0         |
| 1011_010               | 80.0  | 160.0        | 2.5                   | 200.0 | 400.0        | 3                     | 240.0 | 480.0        | 8                   | 25.0 | 50.0         |
| 1011_011               | 80.0  | 160.0        | 2.5                   | 200.0 | 400.0        | 3.5                   | 280.0 | 560.0        | 8                   | 25.0 | 50.0         |
| 1011_100               | 80.0  | 160.0        | 2.5                   | 200.0 | 400.0        | 4                     | 320.0 | 640.0        | 8                   | 25.0 | 50.0         |



Table 19. Clock Configurations for PCI Agent Mode (PCI\_MODCK=0)<sup>1,2</sup> (continued)

| Mode <sup>3</sup>      | PCI ( | Clock<br>Hz) | CPM<br>Multiplication | _     | Clock<br>Hz) | CPU<br>Multiplication |       | Clock<br>Hz) | Bus<br>Division |       | Clock<br>Hz) |
|------------------------|-------|--------------|-----------------------|-------|--------------|-----------------------|-------|--------------|-----------------|-------|--------------|
| MODCK_H-<br>MODCK[1-3] | Low   | High         | Factor <sup>4</sup>   | Low   | High         | Factor <sup>5</sup>   | Low   | High         | Factor          | Low   | High         |
| 1100_101               | 50.0  | 66.7         | 6                     | 300.0 | 400.0        | 4                     | 400.0 | 533.3        | 3               | 100.0 | 133.3        |
| 1100_110               | 50.0  | 66.7         | 6                     | 300.0 | 400.0        | 4.5                   | 450.0 | 599.9        | 3               | 100.0 | 133.3        |
| 1100_111               | 50.0  | 66.7         | 6                     | 300.0 | 400.0        | 5                     | 500.0 | 666.6        | 3               | 100.0 | 133.3        |
| 1101_000               | 50.0  | 66.7         | 6                     | 300.0 | 400.0        | 5.5                   | 550.0 | 733.3        | 3               | 100.0 | 133.3        |
|                        |       |              |                       |       |              |                       |       |              |                 |       |              |
| 1101_001               | 50.0  | 66.7         | 6                     | 300.0 | 400.0        | 3.5                   | 420.0 | 559.9        | 2.5             | 120.0 | 160.0        |
| 1101_010               | 50.0  | 66.7         | 6                     | 300.0 | 400.0        | 4                     | 480.0 | 639.9        | 2.5             | 120.0 | 160.0        |
| 1101_011               | 50.0  | 66.7         | 6                     | 300.0 | 400.0        | 4.5                   | 540.0 | 719.9        | 2.5             | 120.0 | 160.0        |
| 1101_100               | 50.0  | 66.7         | 6                     | 300.0 | 400.0        | 5                     | 600.0 | 799.9        | 2.5             | 120.0 | 160.0        |
|                        |       |              |                       |       |              |                       |       |              |                 |       |              |
| 1110_000               | 50.0  | 66.7         | 5                     | 250.0 | 333.3        | 2.5                   | 312.5 | 416.6        | 2               | 125.0 | 166.7        |
| 1110_001               | 50.0  | 66.7         | 5                     | 250.0 | 333.3        | 3                     | 375.0 | 500.0        | 2               | 125.0 | 166.7        |
| 1110_010               | 50.0  | 66.7         | 5                     | 250.0 | 333.3        | 3.5                   | 437.5 | 583.3        | 2               | 125.0 | 166.7        |
| 1110_011               | 50.0  | 66.7         | 5                     | 250.0 | 333.3        | 4                     | 500.0 | 666.6        | 2               | 125.0 | 166.7        |
|                        |       |              |                       |       |              |                       |       |              |                 |       |              |
| 1110_100               | 50.0  | 66.7         | 5                     | 250.0 | 333.3        | 4                     | 333.3 | 444.4        | 3               | 83.3  | 111.1        |
| 1110_101               | 50.0  | 66.7         | 5                     | 250.0 | 333.3        | 4.5                   | 375.0 | 500.0        | 3               | 83.3  | 111.1        |
| 1110_110               | 50.0  | 66.7         | 5                     | 250.0 | 333.3        | 5                     | 416.7 | 555.5        | 3               | 83.3  | 111.1        |
| 1110_111               | 50.0  | 66.7         | 5                     | 250.0 | 333.3        | 5.5                   | 458.3 | 611.1        | 3               | 83.3  | 111.1        |
|                        |       |              |                       |       |              |                       |       |              |                 |       |              |
| 1100_000               |       |              |                       |       |              | Reserved              |       |              |                 |       |              |
| 1100_001               |       |              |                       |       |              | Reserved              |       |              |                 |       |              |
| 1100_010               |       |              |                       |       |              | Reserved              |       |              |                 |       |              |

The "low" values are the minimum allowable frequencies for a given clock mode. The minimum bus frequency in a table entry guarantees only the required minimum CPU operating frequency. The "high" values are for the purpose of illustration only. Users must select a mode and input bus frequency so that the resulting configuration does not exceed the frequency rating of the user's device. The minimum CPU frequency is 150 MHz for commercial temperature devices and 175 MHz for extended temperature devices. The minimum CPM frequency is 120 MHz.

<sup>&</sup>lt;sup>2</sup> PCI\_MODCK determines the PCI clock frequency range. See Table 20 for lower range configurations.

<sup>&</sup>lt;sup>3</sup> MODCK\_H = hard reset configuration word [28–31] (see Section 5.4 in the SoC reference manual). MODCK[1-3] = three hardware configuration pins.

<sup>&</sup>lt;sup>4</sup> CPM multiplication factor = CPM clock/bus clock

<sup>&</sup>lt;sup>5</sup> CPU multiplication factor = Core PLL multiplication factor



## **Clock Configuration Modes**

Table 20. Clock Configurations for PCI Agent Mode (PCI\_MODCK=1)<sup>1,2</sup>

| Mode <sup>3</sup>      | PCI ( | Clock<br>Hz) | CPM<br>Multiplication |         | Clock<br>Hz) | CPU<br>Multiplication |       | Clock<br>Hz) | Bus<br>Division |      | Clock<br>Hz) |
|------------------------|-------|--------------|-----------------------|---------|--------------|-----------------------|-------|--------------|-----------------|------|--------------|
| MODCK_H-<br>MODCK[1-3] | Low   | High         | Factor <sup>4</sup>   | Low     | High         | Factor <sup>5</sup>   | Low   | High         | Factor          | Low  | High         |
|                        |       |              | Defau                 | ılt Mod | es (MO       | DCK_H=0000)           |       |              |                 |      |              |
| 0000_000               | 30.0  | 50.0         | 4                     | 120.0   | 200.0        | 2.5                   | 150.0 | 250.0        | 2               | 60.0 | 100.0        |
| 0000_001               | 25.0  | 50.0         | 4                     | 100.0   | 200.0        | 3                     | 150.0 | 300.0        | 2               | 50.0 | 100.0        |
| 0000_010               | 25.0  | 50.0         | 6                     | 150.0   | 300.0        | 3                     | 150.0 | 300.0        | 3               | 50.0 | 100.0        |
| 0000_011               | 25.0  | 50.0         | 6                     | 150.0   | 300.0        | 4                     | 200.0 | 400.0        | 3               | 50.0 | 100.0        |
| 0000_100               | 25.0  | 50.0         | 6                     | 150.0   | 300.0        | 3                     | 180.0 | 360.0        | 2.5             | 60.0 | 120.0        |
| 0000_101               | 25.0  | 50.0         | 6                     | 150.0   | 300.0        | 3.5                   | 210.0 | 420.0        | 2.5             | 60.0 | 120.0        |
| 0000_110               | 25.0  | 50.0         | 8                     | 200.0   | 400.0        | 3.5                   | 233.3 | 466.7        | 3               | 66.7 | 133.3        |
| 0000_111               | 25.0  | 50.0         | 8                     | 200.0   | 400.0        | 3                     | 240.0 | 480.0        | 2.5             | 80.0 | 160.0        |
|                        | I     | I            | F                     | ull Cor | nfigurati    | on Modes              | I     | I            |                 | I    |              |
| 0001_001               | 30.0  | 50.0         | 4                     | 120.0   | 200.0        | 5                     | 150.0 | 250.0        | 4               | 30.0 | 50.0         |
| 0001_010               | 25.0  | 50.0         | 4                     | 100.0   | 200.0        | 6                     | 150.0 | 300.0        | 4               | 25.0 | 50.0         |
| 0001_011               | 25.0  | 50.0         | 4                     | 100.0   | 200.0        | 7                     | 175.0 | 350.0        | 4               | 25.0 | 50.0         |
| 0001_100               | 25.0  | 50.0         | 4                     | 100.0   | 200.0        | 8                     | 200.0 | 400.0        | 4               | 25.0 | 50.0         |
|                        | I     | I            |                       |         |              |                       |       | I            |                 | I    |              |
| 0010_001               | 25.0  | 50.0         | 6                     | 150.0   | 300.0        | 3                     | 180.0 | 360.0        | 2.5             | 60.0 | 120.0        |
| 0010_010               | 25.0  | 50.0         | 6                     | 150.0   | 300.0        | 3.5                   | 210.0 | 420.0        | 2.5             | 60.0 | 120.0        |
| 0010_011               | 25.0  | 50.0         | 6                     | 150.0   | 300.0        | 4                     | 240.0 | 480.0        | 2.5             | 60.0 | 120.0        |
| 0010_100               | 25.0  | 50.0         | 6                     | 150.0   | 300.0        | 4.5                   | 270.0 | 540.0        | 2.5             | 60.0 | 120.0        |
|                        | •     |              |                       | •       | •            |                       | •     |              |                 |      | •            |
| 0011_000               |       |              |                       |         |              | Reserved              |       |              |                 |      |              |
| 0011_001               | 37.5  | 50.0         | 4                     | 150.0   | 200.0        | 3                     | 150.0 | 200.0        | 3               | 50.0 | 66.7         |
| 0011_010               | 32.1  | 50.0         | 4                     | 128.6   | 200.0        | 3.5                   | 150.0 | 233.3        | 3               | 42.9 | 66.7         |
| 0011_011               | 28.1  | 50.0         | 4                     | 112.5   | 200.0        | 4                     | 150.0 | 266.7        | 3               | 37.5 | 66.7         |
| 0011_100               | 25.0  | 50.0         | 4                     | 100.0   | 200.0        | 4.5                   | 150.0 | 300.0        | 3               | 33.3 | 66.7         |
|                        | •     | •            |                       | •       | •            |                       | •     | •            |                 | •    | •            |
| 0100_000               |       |              |                       |         |              | Reserved              |       |              |                 |      |              |
| 0100_001               | 25.0  | 50.0         | 6                     | 150.0   | 300.0        | 3                     | 150.0 | 300.0        | 3               | 50.0 | 100.0        |
| 0100_010               | 25.0  | 50.0         | 6                     | 150.0   | 300.0        | 3.5                   | 175.0 | 350.0        | 3               | 50.0 | 100.0        |
| 0100_011               | 25.0  | 50.0         | 6                     | 150.0   | 300.0        | 4                     | 200.0 | 400.0        | 3               | 50.0 | 100.0        |

MPC8272 PowerQUICC II Family Hardware Specifications, Rev. 3



## **Clock Configuration Modes**

# Table 20. Clock Configurations for PCI Agent Mode (PCI\_MODCK=1)<sup>1,2</sup> (continued)

| Mode <sup>3</sup>      | PCI Clock<br>(MHz) |      | СРМ  | CPM Clock<br>(MHz) |       | CPU<br>Multiplication<br>Factor <sup>5</sup> | CPU Clock<br>(MHz) |       | Bus  | Bus Clock<br>(MHz) |       |
|------------------------|--------------------|------|------|--------------------|-------|----------------------------------------------|--------------------|-------|------|--------------------|-------|
| MODCK_H-<br>MODCK[1-3] | I I OW I HIGH I    | Low  | High | Low                | High  |                                              | Division<br>Factor | Low   | High |                    |       |
| 1001_010               |                    |      |      | •                  | •     | Reserved                                     | •                  |       |      |                    |       |
| 1001_011               | 25.0               | 50.0 | 8    | 200.0              | 400.0 | 4                                            | 200.0              | 400.0 | 4    | 50.0               | 100.0 |
| 1001_100               | 25.0               | 50.0 | 8    | 200.0              | 400.0 | 4.5                                          | 225.0              | 450.0 | 4    | 50.0               | 100.0 |
| 1010_000               |                    |      |      |                    |       | Reserved                                     |                    |       |      |                    |       |
| 1010_001               | 25.0               | 50.0 | 8    | 200.0              | 400.0 | 3                                            | 200.0              | 400.0 | 3    | 66.7               | 133.3 |
| 1010_010               | 25.0               | 50.0 | 8    | 200.0              | 400.0 | 3.5                                          | 233.3              | 466.7 | 3    | 66.7               | 133.3 |
| 1010_011               | 25.0               | 50.0 | 8    | 200.0              | 400.0 | 4                                            | 266.7              | 533.3 | 3    | 66.7               | 133.3 |
| 1010_100               | 25.0               | 50.0 | 8    | 200.0              | 400.0 | 4.5                                          | 300.0              | 600.0 | 3    | 66.7               | 133.3 |
| 1011_000               |                    |      |      |                    |       | Reserved                                     |                    |       |      |                    |       |
| 1011_001               | 25.0               | 50.0 | 8    | 200.0              | 400.0 | 2.5                                          | 200.0              | 400.0 | 2.5  | 80.0               | 160.0 |
| 1011_010               | 25.0               | 50.0 | 8    | 200.0              | 400.0 | 3                                            |                    | 480.0 | 2.5  | 80.0               | 160.0 |
| 1011_011               | 25.0               | 50.0 | 8    | 200.0              | 400.0 | 3.5                                          |                    | 560.0 | 2.5  | 80.0               | 160.0 |
| 1011_100               | 25.0               | 50.0 | 8    | 200.0              | 400.0 | 4                                            |                    | 640.0 | 2.5  | 80.0               | 160.0 |
|                        |                    | •    |      |                    |       |                                              |                    |       |      |                    |       |
| 1011_101               | 25.0               | 50.0 | 8    | 200.0              | 400.0 | 2.5                                          | 250.0              | 500.0 | 2    | 100.0              | 200.0 |
| 1011_110               | 25.0               | 50.0 | 8    | 200.0              | 400.0 | 3                                            | 300.0              | 600.0 | 2    | 100.0              | 200.0 |
| 1011_111               | 25.0               | 50.0 | 8    | 200.0              | 400.0 | 3.5                                          | 350.0              | 700.0 | 2    | 100.0              | 200.0 |
|                        | ı                  | ı    | T    | ı                  | 1     |                                              | 1                  | 1     |      | ı                  |       |
| 1100_101               | 25.0               | 50.0 | 6    |                    | 300.0 | 4                                            |                    | 400.0 | 3    | 50.0               | 100.0 |
| 1100_110               | 25.0               | 50.0 | 6    |                    | 300.0 | 4.5                                          |                    | 450.0 | 3    | 50.0               | 100.0 |
| 1100_111               | 25.0               | 50.0 | 6    | 150.0              | 300.0 | 5                                            |                    | 500.0 | 3    | 50.0               | 100.0 |
| 1101_000               | 25.0               | 50.0 | 6    | 150.0              | 300.0 | 5.5                                          | 275.0              | 550.0 | 3    | 50.0               | 100.0 |
| 1101_001               | 25.0               | 50.0 | 6    | 150.0              | 300.0 | 3.5                                          | 210.0              | 420.0 | 2.5  | 60.0               | 120.0 |
| 1101_010               | 25.0               | 50.0 | 6    | 150.0              | 300.0 | 4                                            | 240.0              | 480.0 | 2.5  | 60.0               | 120.0 |
| 1101_011               | 25.0               | 50.0 | 6    | 150.0              | 300.0 | 4.5                                          | 270.0              | 540.0 | 2.5  | 60.0               | 120.0 |
| 1101_100               | 25.0               | 50.0 | 6    | 150.0              | 300.0 | 5                                            | 300.0              | 600.0 | 2.5  | 60.0               | 120.0 |



#### **Pinout**

This figure shows the pinout of the 516 PBGA package as viewed from the top surface.



Not to Scale

Figure 12. Pinout of the 516 PBGA Package (View from Top)

This table lists the pins of the MPC8272. Note that the pins in the "MPC8272/8271 Only" column relate to Utopia functionality.

Table 21. Pinout

| Pin N                                  |                      |      |
|----------------------------------------|----------------------|------|
| MPC8272/MPC8248 and<br>MPC8271/MPC8247 | MPC8272/MPC8271 Only | Ball |
| B                                      | A19                  |      |
| BG/I                                   | D2                   |      |
| ABB/                                   | C1                   |      |

MPC8272 PowerQUICC II Family Hardware Specifications, Rev. 3



## **Pinout**

Table 21. Pinout (continued)

| Pin N                               |                      |      |  |  |
|-------------------------------------|----------------------|------|--|--|
| MPC8272/MPC8248 and MPC8271/MPC8247 | MPC8272/MPC8271 Only | Ball |  |  |
| A3                                  | A30                  |      |  |  |
| A3                                  | A31                  |      |  |  |
| ТТ                                  | ¯0                   | B3   |  |  |
| ТТ                                  | 1                    | E8   |  |  |
| тт                                  | -2                   | D7   |  |  |
| тт                                  | -3                   | C4   |  |  |
| тт                                  | -4                   | E7   |  |  |
| TB:                                 | ST                   | E3   |  |  |
| TSI                                 | Z0                   | E4   |  |  |
| TSI                                 | Z1                   | E5   |  |  |
| TSI                                 | Z2                   | C3   |  |  |
| TSI                                 | Z3                   | D5   |  |  |
| AAG                                 | CK                   | D3   |  |  |
| ĀRT                                 | ARTRY                |      |  |  |
| DBG/                                | DBG/IRQ7             |      |  |  |
| DBB/                                | DBB/IRQ3             |      |  |  |
| D                                   | D0                   |      |  |  |
| D                                   | D1                   |      |  |  |
| D                                   | D2                   |      |  |  |
| D                                   | D3                   |      |  |  |
| D                                   | D4                   |      |  |  |
| D                                   | D5                   |      |  |  |
| D                                   | D6                   |      |  |  |
| D                                   | D7                   |      |  |  |
| D                                   | W6                   |      |  |  |
| D                                   | Y3                   |      |  |  |
| D1                                  | V1                   |      |  |  |
| D1                                  | D11                  |      |  |  |
| D1                                  | 12                   | P3   |  |  |
| D1                                  | 13                   | M2   |  |  |
|                                     | 14                   | J5   |  |  |

MPC8272 PowerQUICC II Family Hardware Specifications, Rev. 3



## **Pinout**

Table 21. Pinout (continued)

| Pin N                                                            |                      |                   |  |
|------------------------------------------------------------------|----------------------|-------------------|--|
| MPC8272/MPC8248 and MPC8271/MPC8247                              | MPC8272/MPC8271 Only | Ball              |  |
| MODCK1/RSRV                                                      | //TC0/BNKSEL0        | A20               |  |
| MODCK2/CSE0                                                      | )/TC1/BNKSEL1        | C20               |  |
| MODCK3/CSE1                                                      | /TC2/BNKSEL2         | A21               |  |
| CLk                                                              | (IN1                 | D21               |  |
| PA8/SM                                                           | MRXD2                | AF25 <sup>3</sup> |  |
| PA9/SN                                                           | MTXD2                | AA22 <sup>3</sup> |  |
| PA10/MSNUM5                                                      | FCC1_UT_RXD0         | AB23 <sup>3</sup> |  |
| PA11/MSNUM4                                                      | FCC1_UT_RXD1         | AD26 <sup>3</sup> |  |
| PA12/MSNUM3                                                      | FCC1_UT_RXD2         | AD25 <sup>3</sup> |  |
| PA13/MSNUM2                                                      | FCC1_UT_RXD3         | AA24 <sup>3</sup> |  |
| PA14/FCC1_MII_HDLC_RXD3                                          | FCC1_UT_RXD4         | W22 <sup>3</sup>  |  |
| PA15/FCC1_MII_HDLC_RXD2                                          | FCC1_UT_RXD5         | Y24 <sup>3</sup>  |  |
| PA16/FCC1_MII_HDLC_RXD1                                          | FCC1_UT_RXD6         | T22 <sup>3</sup>  |  |
| PA17/FCC1_MII_HDLC_RXD0/<br>FCC1_MII_TRAN_RXD/FCC1_RMII_RX<br>D0 | FCC1_UT_RXD7         | W26 <sup>3</sup>  |  |
| PA18/FCC1_MII_HDLC_TXD0/FCC1_MII<br>_TRAN_TXD/<br>FCC1_RMII_TXD0 | FCC1_UT_TXD7         | V26 <sup>3</sup>  |  |
| PA19/FCC1_MII_HDLC_TXD1/FCC1_RM<br>II_TXD1                       | FCC1_UT_TXD6         | R23 <sup>3</sup>  |  |
| PA20/FCC1_MII_HDLC_TXD2                                          | FCC1_UT_TXD5         | P25 <sup>3</sup>  |  |
| PA21/FCC1_MII_HDLC_TXD3                                          | FCC1_UT_TXD4         | N22 <sup>3</sup>  |  |
| PA22                                                             | FCC1_UT_TXD3         | N26 <sup>3</sup>  |  |
| PA23                                                             | FCC1_UT_TXD2         | N23 <sup>3</sup>  |  |
| PA24/MSNUM1                                                      | FCC1_UT_TXD1         | H26 <sup>3</sup>  |  |
| PA25/MSNUM0                                                      | FCC1_UT_TXD0         | G25 <sup>3</sup>  |  |
| PA26/FCC1_MII_RMIIRX_ER                                          | FCC1_UT_RXCLAV       | L22 <sup>3</sup>  |  |
| PA27/FCC1_MII_RX_DV/FCC1_RMII_CR<br>S_DV                         | FCC1_UT_RXSOC        | G24 <sup>3</sup>  |  |
| PA28/FCC1_MII_RMII_TX_EN                                         | FCC1_UT_RXENB        | G23 <sup>3</sup>  |  |
| PA29/FCC1_MII_TX_ER                                              | FCC1_UT_TXSOC        | B26 <sup>3</sup>  |  |
| PA30/FCC1_MII_CRS/FCC1_RTS                                       | FCC1_UT_TXCLAV       | A25 <sup>3</sup>  |  |



## Table 21. Pinout (continued)

| Pin N                                  | Pin Name             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|----------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MPC8272/MPC8248 and<br>MPC8271/MPC8247 | MPC8272/MPC8271 Only | Ball                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| CLK                                    | IN2                  | C21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| No cor                                 | nect <sup>4</sup>    | D19 <sup>4</sup> , J3 <sup>4</sup> , AD24 <sup>5</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| I/O po                                 | ower                 | B4, F3, J2, N4, AD1, AD5, AE8, AC13, AD18, AB24, AB26, W23, R25, M25, F25, C25, C22, B17, B12, B8, E6, F6, H6, L5, L6, P6, T6, U6, V5, Y5, AA6, AA8, AA10, AA11, AA14, AA16, AA17, AB19, AB20, W21, U21, T21, P21, N21, M22, J22, H21, F21, F19, F17, E16, F14, E13, E12, F10, E10, E9                                                                                                                                                                                                                                                                       |  |
| Core F                                 | Power                | F5, K5, M5, AA5, AB7, AA13, AA19, AA21, Y22, AC25, U22, R22, L21, H22, E22, E20, E15, F13, F11, F8, L3, V4, W3, AC11, AD11, AB15, U25, T24, J24, H25, F23, B19, D17, C17, D10, C10                                                                                                                                                                                                                                                                                                                                                                           |  |
| Grou                                   | und                  | E19, E2, K1, Y2, AE1, AE4, AD9, AC14, AE17, AC19, AE25, V24, P26, M26, G26, E26, B21, C12, C11, C8, A8, B18, A18, A2, B1, B2, A5, C5, D4, D6, G2, L4, P1, R1, R4, AC4, AE7, AC23, Y25, N24, J23, A23, D23, D20, E18, A13, A16, K10, K11, K12, K13, K14, K15, K16, K17, L10, L11, L12, L13, L14, L15, L16, L17, M10, M11, M12, M13, M14, M15, M16, M17, N10, N11, N12, N13, N14, N15, N16, N17, P10, P11, P12, P13, P14, P15, P16, P17, R10, R11,R12, R13, R14, R15, R16, R17, T10, T11, T12, T13, T14, T15, T16, T17, U10, U11, U12, U13, U14, U15, U16, U17 |  |

<sup>&</sup>lt;sup>1</sup> Must be tied to ground.

<sup>&</sup>lt;sup>2</sup> Should be tied to VDDH via a 2K  $\Omega$  external pull-up resistor.

The default configuration of the CPM pins (PA[8–31], PB[18–31], PC[0–1,4–29], PD[7–25, 29–31]) is input. To prevent excessive DC current, it is recommended either to pull unused pins to GND or VDDH, or to configure them as outputs.

<sup>&</sup>lt;sup>4</sup> This pin is not connected. It should be left floating.

<sup>&</sup>lt;sup>5</sup> Must be pulled down or left floating



# 9.2 Mechanical Dimensions

This figure provides the mechanical dimensions and bottom surface nomenclature of the 516 PBGA package.



Figure 14. Mechanical Dimensions and Bottom Surface Nomenclature—516 PBGA



# **Table 23. Document Revision History (continued)**

| Revision | Date    | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.2      | 09/2005 | <ul> <li>Added 133-MHz to the list of frequencies in the opening sentence of Section 6, "AC Electrical Characteristics".</li> <li>Added 133 MHz columns to Table 9, Table 11, Table 12, and Table 13.</li> <li>Added footnote 2 to Table 13.</li> <li>Added the conditions note directly above Table 12.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1.1      | 01/2005 | Modification for correct display of assertion level ("overbar") for some signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1.0      | 12/2004 | <ul> <li>Section 1.1: Added 8:1 ratio to Internal CPM/bus clock multiplier values</li> <li>Section 2: removed voltage tracking note</li> <li>Table 3: Note 2 updated regarding VDD/VCCSYN relationship to VDDH during power-on reset</li> <li>Table 4: Updated VDD and VCCSYN to 1.425 V - 1.575 V</li> <li>Table 8: Note 2 updated to reflect VIH=2.5 for TCK, TRST, PORESET; request for external pull-up removed.</li> <li>Section 4.6: Updated description of layout practices</li> <li>Table 8: Note 3 added regarding IIC compatibility</li> <li>Table 8: Updated nominal and maximum power dissipation values</li> <li>Table 9: updated PCI impedance to 27Ω, updated 60x and MEMC values and added note to reflect configurable impedance</li> <li>Section 6: Added sentence providing derating factor</li> <li>Section 6.1: added Note: Rise/Fall Time on CPM Input Pins</li> <li>Table 9: updated values for following specs: sp36b, sp37a, sp38a, sp39a, sp38b, sp40, sp41, sp42, sp43, sp42a</li> <li>Table 11: updated values for following specs: sp16a, sp16b, sp18a, sp18b, sp20, sp21, sp22</li> <li>Section 6.2: added spread spectrum clocking note</li> <li>Section 6.2: added CLKIN jitter note</li> <li>Table 12: combined specs sp11 and sp11a</li> <li>Table 13: sp30 Data Bus minimum delay values changed to 0.8</li> <li>Section 7: unit of ns added to Tval notes</li> <li>Section 7: Updated all notes to reflect updated CPU Fmin of 150 MHz commercial temp devices, 175 MHz extended temp; CPM Fmin of 120 MHz.</li> <li>Section 7, "Clock Configuration Modes": Updated all table footnotes reflect updated CPU Fmin of 150 MHz commercial temp devices, 175 MHz extended temp; CPM Fmin of 120 MHz.</li> <li>Table 21: remove DONE3 from PC12</li> <li>Table 21: signals referring to TDMs C2 and D2 removed</li> </ul> |



#### How to Reach Us:

#### Home Page:

www.freescale.com

## Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc.
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
1-800-521-6274 or
+1-480-768-2130
www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor
Literature Distribution Center
1-800 441-2447 or
+1-303-675-2140
Fax: +1-303-675-2150
LDCForFreescaleSemiconductor
@ hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale, the Freescale logo, CodeWarrior, ColdFire, PowerQUICC, QorlQ, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. CoreNet, QorlQ Qonverge, QUICC Engine, and VortiQa are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2002–2011 Freescale Semiconductor, Inc.

Document Number: MPC8272EC

Rev. 3 09/2011



