



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | PowerPC G2_LE                                                         |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 266MHz                                                                |
| Co-Processors/DSP               | Communications; RISC CPM                                              |
| RAM Controllers                 | DRAM, SDRAM                                                           |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | ·                                                                     |
| Ethernet                        | 10/100Mbps (2)                                                        |
| SATA                            | ·                                                                     |
| USB                             | USB 2.0 (1)                                                           |
| Voltage - I/O                   | 3.3V                                                                  |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                      |
| Security Features               | •                                                                     |
| Package / Case                  | 516-BBGA                                                              |
| Supplier Device Package         | 516-PBGA (27x27)                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8247zqmiba |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Overview

# 1 Overview

This table shows the functionality supported by each SoC in the MPC8272 family.

|                                         |                      |          | SoCs    |         |         |  |  |  |
|-----------------------------------------|----------------------|----------|---------|---------|---------|--|--|--|
| Functionality                           |                      | MPC8272  | MPC8248 | MPC8271 | MPC8247 |  |  |  |
|                                         | Package <sup>1</sup> | 516 PBGA |         |         |         |  |  |  |
| Serial communications controllers (SC   | Cs)                  | 3        | 3       | 3       | 3       |  |  |  |
| QUICC multi-channel controller (QMC)    |                      | Yes      | Yes     | Yes     | Yes     |  |  |  |
| Fast communication controllers (FCCs)   | )                    | 2        | 2       | 2       | 2       |  |  |  |
| I-Cache (Kbyte)                         |                      | 16       | 16      | 16      | 16      |  |  |  |
| D-Cache (Kbyte)                         |                      | 16       | 16      | 16      | 16      |  |  |  |
| Ethernet (10/100)                       |                      | 2        | 2       | 2       | 2       |  |  |  |
| UTOPIA II Ports                         |                      | 1        | 0       | 1       | 0       |  |  |  |
| Multi-channel controllers (MCCs)        |                      | 0        | 0       | 0       | 0       |  |  |  |
| PCI bridge                              |                      | Yes      | Yes     | Yes     | Yes     |  |  |  |
| Transmission convergence (TC) layer     |                      |          |         | _       | —       |  |  |  |
| Inverse multiplexing for ATM (IMA)      |                      | _        | _       |         | —       |  |  |  |
| Universal serial bus (USB) 2.0 full/low | 1                    | 1        | 1       | 1       |         |  |  |  |
| Security engine (SEC)                   |                      | Yes      | Yes     | —       | —       |  |  |  |

## Table 1. MPC8272 PowerQUICC II Family Functionality

<sup>1</sup> See Table 2.

Devices in the MPC8272 family are available in two packages—the VR or ZQ package—as shown in . For package ordering information, see Section 10, "Ordering Information."

| Code<br>(Package) | VR<br>(516 PBGA—Lead free) | ZQ<br>(516 PBGA—Lead spheres) |
|-------------------|----------------------------|-------------------------------|
|                   | MPC8272VR                  | MPC8272ZQ                     |
| Device            | MPC8248VR                  | MPC8248ZQ                     |
| Device            | MPC8271VR                  | MPC8271ZQ                     |
|                   | MPC8247VR                  | MPC8247ZQ                     |

Table 2. MPC8272 PowerQUICC II Device Packages



This figure shows the block diagram of the SoC.





## 1.1 Features

The major features of the SoC are as follows:

- Dual-issue integer (G2\_LE) core
  - A core version of the MPC603e microprocessor
  - System core microprocessor supporting frequencies of 266–400 MHz
  - Separate 16 KB data and instruction caches:
    - Four-way set associative
    - Physically addressed
    - LRU replacement algorithm
  - Power Architecture®-compliant memory management unit (MMU)
  - Common on-chip processor (COP) test interface
  - Supports bus snooping for cache coherency





- Integrated security engine (SEC) (MPC8272 and MPC8248 only)
  - Supports DES, 3DES, MD-5, SHA-1, AES, PKEU, RNG and RC-4 encryption algorithms in hardware
- Communications processor module (CPM)
  - Embedded 32-bit communications processor (CP) uses a RISC architecture for flexible support for communications peripherals
  - Interfaces to G2\_LE core through on-chip dual-port RAM and DMA controller. (Dual-port RAM size is 16 KB plus 4 KB dedicated instruction RAM.)
  - Microcode tracing capabilities
  - Eight CPM trap registers
- Universal serial bus (USB) controller
  - Supports USB 2.0 full/low rate compatible
  - USB host mode
    - Supports control, bulk, interrupt, and isochronous data transfers
    - CRC16 generation and checking
    - NRZI encoding/decoding with bit stuffing
    - Supports both 12- and 1.5-Mbps data rates (automatic generation of preamble token and data rate configuration). Note that low-speed operation requires an external hub.
    - Flexible data buffers with multiple buffers per frame
    - Supports local loopback mode for diagnostics (12 Mbps only)
  - Supports USB slave mode
    - Four independent endpoints support control, bulk, interrupt, and isochronous data transfers
    - CRC16 generation and checking
    - CRC5 checking
    - NRZI encoding/decoding with bit stuffing
    - 12- or 1.5-Mbps data rate
    - Flexible data buffers with multiple buffers per frame
    - Automatic retransmission upon transmit error
  - Serial DMA channels for receive and transmit on all serial channels
  - Parallel I/O registers with open-drain and interrupt capability
  - Virtual DMA functionality executing memory-to-memory and memory-to-I/O transfers
  - Two fast communication controllers (FCCs) supporting the following protocols:
    - 10-/100-Mbit Ethernet/IEEE 802.3 CDMA/CS interface through media independent interface (MII)
    - Transparent
    - HDLC—up to T3 rates (clear channel)



Overview

- One of the FCCs supports ATM (MPC8272 and MPC8271 only)—full-duplex SAR at 155 Mbps, 8-bit UTOPIA interface 31 Mphys, AAL5, AAL1, AAL2, AAL0 protocols, TM 4.0 CBR, VBR, UBR, ABR traffic types, up to 64-K external connections
- Three serial communications controllers (SCCs) identical to those on the MPC860 supporting the digital portions of the following protocols:
  - Ethernet/IEEE 802.3 CDMA/CS
  - HDLC/SDLC and HDLC bus
  - Universal asynchronous receiver transmitter (UART)
  - Synchronous UART
  - Binary synchronous (BiSync) communications
  - Transparent
  - QUICC multichannel controller (QMC) up to 64 channels
    - Independent transmit and receive routing, frame synchronization.
    - Serial-multiplexed (full-duplex) input/output 2048, 1544, and 1536 Kbps PCM highways
    - Compatible with T1/DS1 24-channel and CEPT E1 32-channel PCM highway, ISDN basic rate, ISDN primary rate, and user defined.
    - Subchanneling on each time slot.
    - Independent transmit and receive routing, frame synchronization and clocking
    - Concatenation of any not necessarily consecutive time slots to channels independently for receiver/transmitter
    - Supports H1,H11, and H12 channels
    - Allows dynamic allocation of channels
  - SCC3 in NMSI mode is not usable when USB is enabled.
- Two serial management controllers (SMCs), identical to those of the MPC860
  - Provides management for BRI devices as general-circuit interface (GCI) controllers in time-division-multiplexed (TDM) channels
  - Transparent
  - UART (low-speed operation)
- One serial peripheral interface identical to the MPC860 SPI
- One  $I^2C$  controller (identical to the MPC860  $I^2C$  controller)
  - Microwire compatible
  - Multiple-master, single-master, and slave modes
- Up to two TDM interfaces
  - Supports one groups of two TDM channels
  - 1024 bytes of SI RAM
- Eight independent baud rate generators and 14 input clock pins for supplying clocks to FCC, SCC, SMC, and USB serial channels
- Four independent 16-bit timers that can be interconnected as two 32-bit timers



# **3 DC Electrical Characteristics**

This table shows DC electrical characteristics.

Table 5. DC Electrical Characteristics<sup>1</sup>

| Characteristic                                                                                                                                                                                                                   | Symbol           | Min | Max   | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-------|------|
| Input high voltage—all inputs except TCK, TRST and PORESET <sup>2</sup>                                                                                                                                                          | V <sub>IH</sub>  | 2.0 | 3.465 | V    |
| Input low voltage <sup>3</sup>                                                                                                                                                                                                   | V <sub>IL</sub>  | GND | 0.8   | V    |
| CLKIN input high voltage                                                                                                                                                                                                         | V <sub>IHC</sub> | 2.4 | 3.465 | V    |
| CLKIN input low voltage                                                                                                                                                                                                          | V <sub>ILC</sub> | GND | 0.4   | V    |
| Input leakage current, V <sub>IN</sub> = VDDH <sup>4</sup>                                                                                                                                                                       | I <sub>IN</sub>  | —   | 10    | μA   |
| Hi-Z (off state) leakage current, V <sub>IN</sub> = VDDH <sup>2</sup>                                                                                                                                                            | I <sub>OZ</sub>  |     | 10    | μA   |
| Signal low input current, V <sub>IL</sub> = 0.8 V                                                                                                                                                                                | ١L               | —   | 1     | μA   |
| Signal high input current, V <sub>IH</sub> = 2.0 V                                                                                                                                                                               | I <sub>H</sub>   | —   | 1     | μA   |
| Output high voltage, $I_{OH} = -2 \text{ mA}$<br>except UTOPIA mode, and open drain pins<br>In UTOPIA mode <sup>5</sup> (UTOPIA pins only): $I_{OH} = -8.0\text{mA}$<br>PA[8-31]<br>PB[18-31]<br>PC[0-1,4-29]<br>PD[7-25, 29-31] | V <sub>OH</sub>  | 2.4 | _     | V    |
| In UTOPIA mode <sup>5</sup> (UTOPIA pins only): I <sub>OL</sub> = 8.0mA<br>PA[8–31]<br>PB[18–31]<br>PC[0–1,4–29]<br>PD[7–25, 29–31]                                                                                              | V <sub>OL</sub>  | _   | 0.5   | V    |



#### **DC Electrical Characteristics**

| Characteristic                | Symbol          | Min | Max | Unit |
|-------------------------------|-----------------|-----|-----|------|
| I <sub>OL</sub> = 5.3mA       | V <sub>OI</sub> |     | 0.4 | V    |
| <u>ČŠ</u> [0–5]               | 01              |     |     |      |
| CS6/BCTL1/SMI                 |                 |     |     |      |
| CS7/TLBSYNC                   |                 |     |     |      |
| BADDR27/ IRQ1                 |                 |     |     |      |
| BADDR28/ IRQ2                 |                 |     |     |      |
| ALE/ IRQ4                     |                 |     |     |      |
| BCTLO                         |                 |     |     |      |
| PWE[0-7]/PSDDQM[0-7]/PBS[0-7] |                 |     |     |      |
| PSDA10/PGPL0                  |                 |     |     |      |
| PSDWE/PGPL1                   |                 |     |     |      |
| POE/PSDRAS/PGPL2              |                 |     |     |      |
| PSDCAS/PGPL3                  |                 |     |     |      |
| PGTA/PUPMWAIT/PGPL4           |                 |     |     |      |
| PSDAMUX/PGPL5                 |                 |     |     |      |
| PCI_CFG0 (PCI_HOST_EN)        |                 |     |     |      |
| PCI_CFG1 (PCI_ARB_EN)         |                 |     |     |      |
| PCI_CFG2 (DLL_ENABLE)         |                 |     |     |      |
| MODCK1/RSRV/TC(0)/BNKSEL(0)   |                 |     |     |      |
| MODCK2/CSE0/TC(1)/BNKSEL(1)   |                 |     |     |      |
| MODCK3CSE1/TC(2)/BNKSEL(2)    |                 |     |     |      |
| I <sub>OL</sub> = 3.2mA       |                 |     |     |      |
| PCI_PAR                       |                 |     |     |      |
| PCI_FRAME                     |                 |     |     |      |
| PCI_TRDY                      |                 |     |     |      |
| PCI_IRDY                      |                 |     |     |      |
| PCI_STOP                      |                 |     |     |      |
| PCI_DEVSEL                    |                 |     |     |      |
| PCI_IDSEL                     |                 |     |     |      |
| PCI_PERR                      |                 |     |     |      |
| PCI_SERR                      |                 |     |     |      |
| PCI_REQ0                      |                 |     |     |      |
| PCI_REQ1/ CPI_HS_ES           |                 |     |     |      |
| PCI_GNT0                      |                 |     |     |      |
| PCI_GNT1/ CPI_HS_LES          |                 |     |     |      |
| PCI_GNT2/ CPI_HS_ENUM         |                 |     |     |      |
| PCI_RST                       |                 |     |     |      |
| PCI_INTA                      |                 |     |     |      |
| PCI_REQ2                      |                 |     |     |      |
| DLLOUT                        |                 |     |     |      |
| PCI_AD(0-31)                  |                 |     |     |      |
| PCI_C(0-3)/BE(0-3)            |                 |     |     |      |
| PA[8-31]                      |                 |     |     |      |
| PB[18–31]                     |                 |     |     |      |
| PC[0-1,4-29]                  |                 |     |     |      |
| PD[7–25, 29–31]               |                 |     |     |      |
| ווע                           |                 |     |     |      |

## Table 5. DC Electrical Characteristics<sup>1</sup> (continued)

The default configuration of the CPM pins (PA[8-31], PB[18-31], PC[0-1,4-29], PD[7-25, 29-31]) is input. To prevent excessive DC current, it is recommended either to pull unused pins to GND or VDDH, or to configure them as outputs.

 <sup>2</sup> TCK, TRST and PORESET have min VIH = 2.5V.
 <sup>3</sup> V<sub>IL</sub> for IIC interface does not match IIC standard, but does meet IIC standard for V<sub>OL</sub> and should not cause any compatibility issue.

<sup>4</sup> The leakage current is measured for nominal VDDH,VCCSYN, and VDD.



Thermal Characteristics

<sup>4</sup> MPC8280, MPC8275VR, MPC8275ZQ only.

# 4 Thermal Characteristics

This table describes thermal characteristics. See Table 2 for information on a given SoC's package. Discussions of each characteristic are provided in Section 4.1, "Estimation with Junction-to-Ambient Thermal Resistance," through Section 4.7, "References." For the these discussions,  $P_D = (V_{DD} \times I_{DD}) + PI/O$ , where PI/O is the power dissipation of the I/O drivers.

| Characteristic                       | Symbol                | Value | Unit | Air Flow           |
|--------------------------------------|-----------------------|-------|------|--------------------|
| Junction-to-ambient—                 | P                     | 27    |      | Natural convection |
| single-layer board                   | κ <sub>θJA</sub>      | 21    | °C/W | 1 m/s              |
| Junction-to-ambient—                 | P                     | 19    |      | Natural convection |
| four-layer board                     | R <sub>θJA</sub>      | 16    | °C/W | 1 m/s              |
| Junction-to-board <sup>2</sup>       | $R_{	extsf{	heta}JB}$ | 11    | °C/W | —                  |
| Junction-to-case <sup>3</sup>        | $R_{	extsf{	heta}JC}$ | 8     | °C/W | _                  |
| Junction-to-package top <sup>4</sup> | $R_{	extsf{	heta}JT}$ | 2     | °C/W | —                  |

**Table 7. Thermal Characteristics** 

<sup>1</sup> Assumes no thermal vias

<sup>2</sup> Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

<sup>3</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).

<sup>4</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

## 4.1 Estimation with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, in C can be obtained from the following equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_A$  = ambient temperature (°C)

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in package

The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity  $T_I - T_A$ ) are possible.



Thermal Characteristics

# 4.4 Estimation Using Simulation

When the board temperature is not known, a thermal simulation of the application is needed. The simple two-resistor model can be used with the thermal simulation of the application, or a more accurate and complex model of the package can be used in the thermal simulation.

## 4.5 **Experimental Determination**

To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$

where:

 $\Psi_{JT}$  = thermal characterization parameter

 $T_T$  = thermocouple temperature on top of package

 $P_D$  = power dissipation in package

The thermal characterization parameter is measured per JEDEC JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the case to avoid measurement errors caused by cooling effects of the thermocouple wire.

## 4.6 Layout Practices

Each VDD and VDDH pin should be provided with a low-impedance path to the board's power supplies. Each ground pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on chip. The VDD and VDDH power supplies should be bypassed to ground using bypass capacitors located as close as possible to the four sides of the package. For filtering high frequency noise, a capacitor of 0.1uF on each VDD and VDDH pin is recommended. Further, for medium frequency noise, a total of 2 capacitors of 47uF for VDD and 2 capacitors of 47uF for VDDH are also recommended. The capacitor leads and associated printed circuit traces connecting to chip VDD, VDDH and ground should be kept to less than half an inch per capacitor lead. Boards should employ separate inner layers for power and GND planes.

All output pins on the SoC have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized to minimize overdamped conditions and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data buses. Maximum PC trace lengths of six inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the VDD and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins.



## **NOTE: Conditions**

The following conditions must be met in order to operate the MPC8272 family devices with 133 MHz bus: single PowerQUICC II Bus mode must be used (no external master, BCR[EBM] = 0); data bus must be in Pipeline mode (BRx[DR] = 1); internal arbiter and memory controller must be used. For expected load of above 40 pF, it is recommended that data and address buses be configured to low (25  $\Omega$ ) impedance (SIUMCR[HLBE0] = 1, SIUMCR[HLBE1] = 1).

| Spec N     | umber          |                                                    | Value (ns) |           |            |            |           |           |            |            |  |  |
|------------|----------------|----------------------------------------------------|------------|-----------|------------|------------|-----------|-----------|------------|------------|--|--|
| Setup Hold | Characteristic |                                                    | Se         | tup       |            | Hold       |           |           |            |            |  |  |
|            | Hold           |                                                    |            | 83<br>MHz | 100<br>MHz | 133<br>MHz | 66<br>MHz | 83<br>MHz | 100<br>MHz | 133<br>MHz |  |  |
| sp11       | sp10           | AACK/TA/TS/DBG/BG/BR/ARTRY/TEA                     | 6          | 5         | 3.5        | N/A        | 0.5       | 0.5       | 0.5        | N/A        |  |  |
| sp12       | sp10           | Data bus in normal mode                            | 5          | 4         | 3.5        | N/A        | 0.5       | 0.5       | 0.5        | N/A        |  |  |
| sp13       | sp10           | Data bus in pipeline mode (without ECC and PARITY) | N/A        | 4         | 2.5        | 1.5        | N/A       | 0.5       | 0.5        | 0.5        |  |  |
| sp15       | sp10           | All other pins                                     | 5          | 4         | 3.5        | N/A        | 0.5       | 0.5       | 0.5        | N/A        |  |  |

## Table 12. AC Characteristics for SIU Inputs<sup>1</sup>

<sup>1</sup> Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.

This table lists SIU output characteristics.

Table 13. AC Characteristics for SIU Outputs<sup>1</sup>

| Spec N  | lumber         |                               | Value (ns) |            |            |                  |           |            |            |                |  |  |
|---------|----------------|-------------------------------|------------|------------|------------|------------------|-----------|------------|------------|----------------|--|--|
| Max Min | Characteristic |                               | Maximu     | m Delay    | /          | Minimum Delay    |           |            |            |                |  |  |
|         |                |                               | 83<br>MHz  | 100<br>MHz | 133<br>MHz | 66<br>MHz        | 83<br>MHz | 100<br>MHz | 133<br>MHz |                |  |  |
| sp31    | sp30           | PSDVAL/TEA/TA                 | 7          | 6          | 5.5        | N/A              | 1         | 1          | 1          | N/A            |  |  |
| sp32    | sp30           | ADD/ADD_atr./BADDR/CI/GBL/WT  | 8          | 6.5        | 5.5        | 4.5 <sup>2</sup> | 1         | 1          | 1          | 1 <sup>2</sup> |  |  |
| sp33    | sp30           | Data bus <sup>3</sup>         | 6.5        | 6.5        | 5.5        | 4.5              | 0.8       | 0.8        | 0.8        | 1              |  |  |
| sp34    | sp30           | Memory controller signals/ALE | 6          | 5.5        | 5.5        | 4.5              | 1         | 1          | 1          | 1              |  |  |
| sp35    | sp30           | All other signals             | 6          | 5.5        | 5.5        | N/A              | 1         | 1          | 1          | N/A            |  |  |

<sup>1</sup> Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

<sup>2</sup> Value is for ADD only; other sp32/sp30 signals are not applicable.

<sup>3</sup> To achieve 1 ns of hold time at 66.67/83.33/100 MHZ, a minimum loading of 20 pF is required.



| Mode <sup>3</sup>      | Bus (<br>(MI | Clock<br>Hz) | CPM<br>Multiplication | CPM Clock<br>(MHz) |       | CPU<br>Multiplication | CPU Clock<br>(MHz) |       | PCI<br>– Division   | PCI Clock<br>(MHz) |      |
|------------------------|--------------|--------------|-----------------------|--------------------|-------|-----------------------|--------------------|-------|---------------------|--------------------|------|
| MODCK_H-<br>MODCK[1-3] | Low          | High         | Factor <sup>4</sup>   | Low                | High  | Factor <sup>5</sup>   | Low                | High  | Factor <sup>6</sup> | Low                | High |
| 1011_100               | 80.0         | 106.7        | 2.5                   | 200.0              | 266.6 | 4                     | 320.0              | 426.6 | 4                   | 50.0               | 66.7 |
| 1011_101               | 80.0         | 106.7        | 2.5                   | 200.0              | 266.6 | 4.5                   | 360.0              | 480.0 | 4                   | 50.0               | 66.7 |
|                        |              |              |                       |                    |       |                       |                    |       |                     |                    |      |
| 1101_000               | 100.0        | 133.3        | 2.5                   | 250.0              | 333.3 | 3                     | 300.0              | 400.0 | 5                   | 50.0               | 66.7 |
| 1101_001               | 100.0        | 133.3        | 2.5                   | 250.0              | 333.3 | 3.5                   | 350.0              | 466.6 | 5                   | 50.0               | 66.7 |
| 1101_010               | 100.0        | 133.3        | 2.5                   | 250.0              | 333.3 | 4                     | 400.0              | 533.3 | 5                   | 50.0               | 66.7 |
| 1101_011               | 100.0        | 133.3        | 2.5                   | 250.0              | 333.3 | 4.5                   | 450.0              | 599.9 | 5                   | 50.0               | 66.7 |
| 1101_100               | 100.0        | 133.3        | 2.5                   | 250.0              | 333.3 | 5                     | 500.0              | 666.6 | 5                   | 50.0               | 66.7 |
|                        |              |              |                       |                    |       |                       |                    |       |                     |                    |      |
| 1101_101               | 125.0        | 166.7        | 2                     | 250.0              | 333.3 | 3                     | 375.0              | 500.0 | 5                   | 50.0               | 66.7 |
| 1101_110               | 125.0        | 166.7        | 2                     | 250.0              | 333.3 | 4                     | 500.0              | 666.6 | 5                   | 50.0               | 66.7 |
|                        |              |              |                       |                    |       |                       |                    |       |                     |                    |      |
| 1110_000               | 100.0        | 133.3        | 3                     | 300.0              | 400.0 | 3.5                   | 350.0              | 466.6 | 6                   | 50.0               | 66.7 |
| 1110_001               | 100.0        | 133.3        | 3                     | 300.0              | 400.0 | 4                     | 400.0              | 533.3 | 6                   | 50.0               | 66.7 |
| 1110_010               | 100.0        | 133.3        | 3                     | 300.0              | 400.0 | 4.5                   | 450.0              | 599.9 | 6                   | 50.0               | 66.7 |
| 1110_011               | 100.0        | 133.3        | 3                     | 300.0              | 400.0 | 5                     | 500.0              | 666.6 | 6                   | 50.0               | 66.7 |
| 1110_100               | 100.0        | 133.3        | 3                     | 300.0              | 400.0 | 5.5                   | 550.0              | 733.3 | 6                   | 50.0               | 66.7 |
|                        |              |              |                       |                    |       |                       |                    |       |                     |                    |      |
| 1100_000               |              |              |                       |                    |       | Reserved              |                    |       |                     |                    |      |
| 1100_001               |              |              |                       |                    |       | Reserved              |                    |       |                     |                    |      |
| 1100_010               |              |              |                       |                    |       | Reserved              |                    |       |                     |                    |      |

| Table 17. Clock Configurations | for PCI Host Mode (PCI | _MODCK=0) <sup>1,2</sup> (continued) |
|--------------------------------|------------------------|--------------------------------------|
|--------------------------------|------------------------|--------------------------------------|

<sup>1</sup> The "low" values are the minimum allowable frequencies for a given clock mode. The minimum bus frequency in a table entry guarantees only the required minimum CPU operating frequency. The "high" values are for the purpose of illustration only. Users must select a mode and input bus frequency so that the resulting configuration does not exceed the frequency rating of the user's device. The minimum CPU frequency is 150 MHz for commercial temperature devices and 175 MHz for extended temperature devices. The minimum CPM frequency is 120 MHz.

<sup>2</sup> PCI\_MODCK determines the PCI clock frequency range. SeeTable 18 for lower range configurations.

<sup>3</sup> MODCK\_H = hard reset configuration word [28–31] (see Section 5.4 in the SoC reference manual). MODCK[1-3] = three hardware configuration pins.

<sup>4</sup> CPM multiplication factor = CPM clock/bus clock

<sup>5</sup> CPU multiplication factor = Core PLL multiplication factor

<sup>6</sup> CPM\_CLK/PCI\_CLK ratio. When PCI\_MODCK = 0, the ratio of CPM\_CLK/PCI\_CLK should be calculated from SCCR[PCIDF] as follows:

 $CPM_CLK/PCI_CLK = (PCIDF + 1) / 2.$ 



| Table 18. Clock Configurations for PCI Host Mode | (PCI_MODCK=1) <sup>1,2</sup> (continued) |
|--------------------------------------------------|------------------------------------------|
|--------------------------------------------------|------------------------------------------|

| Mode <sup>3</sup>      | Bus (<br>(MI | Clock<br>Hz) | CPM<br>Multiplication | CPM<br>(M | Clock<br>Hz) | CPU<br>Multiplication | CPU<br>(M | Clock<br>Hz) | Clock<br>Iz) PCI<br>Division |      | Clock<br>Hz) |
|------------------------|--------------|--------------|-----------------------|-----------|--------------|-----------------------|-----------|--------------|------------------------------|------|--------------|
| MODCK_H-<br>MODCK[1-3] | Low          | High         | Factor <sup>4</sup>   | Low       | High         | Factor <sup>5</sup>   | Low       | High         | Factor <sup>6</sup>          | Low  | High         |
| 1000_010               | 66.7         | 133.3        | 3                     | 200.0     | 400.0        | 3.5                   | 233.3     | 466.7        | 8                            | 25.0 | 50.0         |
| 1000_011               | 66.7         | 133.3        | 3                     | 200.0     | 400.0        | 4                     | 266.7     | 533.3        | 8                            | 25.0 | 50.0         |
| 1000_100               | 66.7         | 133.3        | 3                     | 200.0     | 400.0        | 4.5                   | 300.0     | 600.0        | 8                            | 25.0 | 50.0         |
| 1000_101               | 66.7         | 133.3        | 3                     | 200.0     | 400.0        | 6                     | 400.0     | 800.0        | 8                            | 25.0 | 50.0         |
| 1000_110               | 66.7         | 133.3        | 3                     | 200.0     | 400.0        | 6.5                   | 433.3     | 866.7        | 8                            | 25.0 | 50.0         |
|                        |              |              |                       |           |              |                       |           |              |                              |      |              |
| 1001_000               |              |              |                       |           |              | Reserved              |           |              |                              |      |              |
| 1001_001               |              |              |                       |           |              | Reserved              |           |              |                              |      |              |
| 1001_010               | 57.1         | 114.3        | 3.5                   | 200.0     | 400.0        | 3.5                   | 200.0     | 400.0        | 8                            | 25.0 | 50.0         |
| 1001_011               | 57.1         | 114.3        | 3.5                   | 200.0     | 400.0        | 4                     | 228.6     | 457.1        | 8                            | 25.0 | 50.0         |
| 1001_100               | 57.1         | 114.3        | 3.5                   | 200.0     | 400.0        | 4.5                   | 257.1     | 514.3        | 8                            | 25.0 | 50.0         |
| 1001_101               | 42.9         | 85.7         | 3.5                   | 150.0     | 300.0        | 5                     | 214.3     | 428.6        | 6                            | 25.0 | 50.0         |
| 1001_110               | 42.9         | 85.7         | 3.5                   | 150.0     | 300.0        | 5.5                   | 235.7     | 471.4        | 6                            | 25.0 | 50.0         |
| 1001_111               | 42.9         | 85.7         | 3.5                   | 150.0     | 300.0        | 6                     | 257.1     | 514.3        | 6                            | 25.0 | 50.0         |
|                        |              |              |                       |           |              |                       |           |              |                              |      |              |
| 1010_000               | 75.0         | 150.0        | 2                     | 150.0     | 300.0        | 2                     | 150.0     | 300.0        | 6                            | 25.0 | 50.0         |
| 1010_001               | 75.0         | 150.0        | 2                     | 150.0     | 300.0        | 2.5                   | 187.5     | 375.0        | 6                            | 25.0 | 50.0         |
| 1010_010               | 75.0         | 150.0        | 2                     | 150.0     | 300.0        | 3                     | 225.0     | 450.0        | 6                            | 25.0 | 50.0         |
| 1010_011               | 75.0         | 150.0        | 2                     | 150.0     | 300.0        | 3.5                   | 262.5     | 525.0        | 6                            | 25.0 | 50.0         |
| 1010_100               | 75.0         | 150.0        | 2                     | 150.0     | 300.0        | 4                     | 300.0     | 600.0        | 6                            | 25.0 | 50.0         |
|                        |              |              |                       |           |              |                       |           |              |                              |      |              |
| 1010_101               | 100.0        | 200.0        | 2                     | 200.0     | 400.0        | 2.5                   | 250.0     | 500.0        | 8                            | 25.0 | 50.0         |
| 1010_110               | 100.0        | 200.0        | 2                     | 200.0     | 400.0        | 3                     | 300.0     | 600.0        | 8                            | 25.0 | 50.0         |
| 1010_111               | 100.0        | 200.0        | 2                     | 200.0     | 400.0        | 3.5                   | 350.0     | 700.0        | 8                            | 25.0 | 50.0         |
|                        |              |              |                       |           |              |                       |           |              |                              |      |              |
| 1011_000               |              |              |                       |           |              | Reserved              |           |              |                              |      |              |
| 1011_001               | 80.0         | 160.0        | 2.5                   | 200.0     | 400.0        | 2.5                   | 200.0     | 400.0        | 8                            | 25.0 | 50.0         |
| 1011_010               | 80.0         | 160.0        | 2.5                   | 200.0     | 400.0        | 3                     | 240.0     | 480.0        | 8                            | 25.0 | 50.0         |
| 1011_011               | 80.0         | 160.0        | 2.5                   | 200.0     | 400.0        | 3.5                   | 280.0     | 560.0        | 8                            | 25.0 | 50.0         |
| 1011_100               | 80.0         | 160.0        | 2.5                   | 200.0     | 400.0        | 4                     | 320.0     | 640.0        | 8                            | 25.0 | 50.0         |



| Mode <sup>3</sup>      | PCI Clock<br>(MHz) |          | CPM<br>Multiplication | CPM<br>(M | Clock<br>Hz) | CPU<br>Multiplication | CPU<br>(M | Clock<br>Hz) | Bus    | Bus (<br>(M | Clock<br>Hz) |
|------------------------|--------------------|----------|-----------------------|-----------|--------------|-----------------------|-----------|--------------|--------|-------------|--------------|
| MODCK_H-<br>MODCK[1-3] | Low                | High     | Factor <sup>4</sup>   | Low       | High         | Factor <sup>5</sup>   | Low       | High         | Factor | Low         | High         |
| 1100_101               | 50.0               | 66.7     | 6                     | 300.0     | 400.0        | 4                     | 400.0     | 533.3        | 3      | 100.0       | 133.3        |
| 1100_110               | 50.0               | 66.7     | 6                     | 300.0     | 400.0        | 4.5                   | 450.0     | 599.9        | 3      | 100.0       | 133.3        |
| 1100_111               | 50.0               | 66.7     | 6                     | 300.0     | 400.0        | 5                     | 500.0     | 666.6        | 3      | 100.0       | 133.3        |
| 1101_000               | 50.0               | 66.7     | 6                     | 300.0     | 400.0        | 5.5                   | 550.0     | 733.3        | 3      | 100.0       | 133.3        |
|                        |                    |          |                       |           |              |                       |           |              |        |             |              |
| 1101_001               | 50.0               | 66.7     | 6                     | 300.0     | 400.0        | 3.5                   | 420.0     | 559.9        | 2.5    | 120.0       | 160.0        |
| 1101_010               | 50.0               | 66.7     | 6                     | 300.0     | 400.0        | 4                     | 480.0     | 639.9        | 2.5    | 120.0       | 160.0        |
| 1101_011               | 50.0               | 66.7     | 6                     | 300.0     | 400.0        | 4.5                   | 540.0     | 719.9        | 2.5    | 120.0       | 160.0        |
| 1101_100               | 50.0               | 66.7     | 6                     | 300.0     | 400.0        | 5                     | 600.0     | 799.9        | 2.5    | 120.0       | 160.0        |
|                        |                    |          |                       |           |              |                       |           |              |        |             |              |
| 1110_000               | 50.0               | 66.7     | 5                     | 250.0     | 333.3        | 2.5                   | 312.5     | 416.6        | 2      | 125.0       | 166.7        |
| 1110_001               | 50.0               | 66.7     | 5                     | 250.0     | 333.3        | 3                     | 375.0     | 500.0        | 2      | 125.0       | 166.7        |
| 1110_010               | 50.0               | 66.7     | 5                     | 250.0     | 333.3        | 3.5                   | 437.5     | 583.3        | 2      | 125.0       | 166.7        |
| 1110_011               | 50.0               | 66.7     | 5                     | 250.0     | 333.3        | 4                     | 500.0     | 666.6        | 2      | 125.0       | 166.7        |
|                        |                    |          |                       |           |              |                       |           |              |        |             |              |
| 1110_100               | 50.0               | 66.7     | 5                     | 250.0     | 333.3        | 4                     | 333.3     | 444.4        | 3      | 83.3        | 111.1        |
| 1110_101               | 50.0               | 66.7     | 5                     | 250.0     | 333.3        | 4.5                   | 375.0     | 500.0        | 3      | 83.3        | 111.1        |
| 1110_110               | 50.0               | 66.7     | 5                     | 250.0     | 333.3        | 5                     | 416.7     | 555.5        | 3      | 83.3        | 111.1        |
| 1110_111               | 50.0               | 66.7     | 5                     | 250.0     | 333.3        | 5.5                   | 458.3     | 611.1        | 3      | 83.3        | 111.1        |
|                        |                    |          |                       | •         | •            |                       |           |              |        |             |              |
| 1100_000               | Reserved           |          |                       |           |              |                       |           |              |        |             |              |
| 1100_001               | Reserved           |          |                       |           |              |                       |           |              |        |             |              |
| 1100_010               |                    | Reserved |                       |           |              |                       |           |              |        |             |              |

### Table 19. Clock Configurations for PCI Agent Mode (PCI\_MODCK=0)<sup>1,2</sup> (continued)

<sup>1</sup> The "low" values are the minimum allowable frequencies for a given clock mode. The minimum bus frequency in a table entry guarantees only the required minimum CPU operating frequency. The "high" values are for the purpose of illustration only. Users must select a mode and input bus frequency so that the resulting configuration does not exceed the frequency rating of the user's device. The minimum CPU frequency is 150 MHz for commercial temperature devices and 175 MHz for extended temperature devices. The minimum CPM frequency is 120 MHz.

<sup>2</sup> PCI\_MODCK determines the PCI clock frequency range. See Table 20 for lower range configurations.

- <sup>3</sup> MODCK\_H = hard reset configuration word [28–31] (see Section 5.4 in the SoC reference manual). MODCK[1-3] = three hardware configuration pins.
- <sup>4</sup> CPM multiplication factor = CPM clock/bus clock

<sup>5</sup> CPU multiplication factor = Core PLL multiplication factor



## Table 20. Clock Configurations for PCI Agent Mode (PCI\_MODCK=1)<sup>1,2</sup> (continued)

| Mode <sup>3</sup>      | PCI (<br>(MI | Clock<br>Hz) | CPM<br>Multiplication | CPM<br>(M | CPM Clock<br>(MHz) CPU<br>Multiplication |                     | CPU Clock<br>(MHz) |       | Bus<br>Division | Bus Clock<br>(MHz) |       |
|------------------------|--------------|--------------|-----------------------|-----------|------------------------------------------|---------------------|--------------------|-------|-----------------|--------------------|-------|
| MODCK_H-<br>MODCK[1-3] | Low          | High         | Factor <sup>4</sup>   | Low       | High                                     | Factor <sup>5</sup> | Low                | High  | Factor          | Low                | High  |
| 1001_010               |              |              |                       |           |                                          | Reserved            |                    |       |                 |                    |       |
| 1001_011               | 25.0         | 50.0         | 8                     | 200.0     | 400.0                                    | 4                   | 200.0              | 400.0 | 4               | 50.0               | 100.0 |
| 1001_100               | 25.0         | 50.0         | 8                     | 200.0     | 400.0                                    | 4.5                 | 225.0              | 450.0 | 4               | 50.0               | 100.0 |
|                        |              |              |                       |           |                                          |                     |                    |       |                 |                    |       |
| 1010_000               |              |              |                       |           |                                          | Reserved            |                    |       |                 |                    |       |
| 1010_001               | 25.0         | 50.0         | 8                     | 200.0     | 400.0                                    | 3                   | 200.0              | 400.0 | 3               | 66.7               | 133.3 |
| 1010_010               | 25.0         | 50.0         | 8                     | 200.0     | 400.0                                    | 3.5                 | 233.3              | 466.7 | 3               | 66.7               | 133.3 |
| 1010_011               | 25.0         | 50.0         | 8                     | 200.0     | 400.0                                    | 4                   | 266.7              | 533.3 | 3               | 66.7               | 133.3 |
| 1010_100               | 25.0         | 50.0         | 8                     | 200.0     | 400.0                                    | 4.5                 | 300.0              | 600.0 | 3               | 66.7               | 133.3 |
|                        |              |              |                       |           |                                          |                     |                    |       |                 |                    |       |
| 1011_000               |              |              |                       |           |                                          | Reserved            |                    |       |                 |                    |       |
| 1011_001               | 25.0         | 50.0         | 8                     | 200.0     | 400.0                                    | 2.5                 | 200.0              | 400.0 | 2.5             | 80.0               | 160.0 |
| 1011_010               | 25.0         | 50.0         | 8                     | 200.0     | 400.0                                    | 3                   | 240.0              | 480.0 | 2.5             | 80.0               | 160.0 |
| 1011_011               | 25.0         | 50.0         | 8                     | 200.0     | 400.0                                    | 3.5                 | 280.0              | 560.0 | 2.5             | 80.0               | 160.0 |
| 1011_100               | 25.0         | 50.0         | 8                     | 200.0     | 400.0                                    | 4                   | 320.0              | 640.0 | 2.5             | 80.0               | 160.0 |
|                        |              |              |                       |           |                                          |                     |                    |       |                 |                    |       |
| 1011_101               | 25.0         | 50.0         | 8                     | 200.0     | 400.0                                    | 2.5                 | 250.0              | 500.0 | 2               | 100.0              | 200.0 |
| 1011_110               | 25.0         | 50.0         | 8                     | 200.0     | 400.0                                    | 3                   | 300.0              | 600.0 | 2               | 100.0              | 200.0 |
| 1011_111               | 25.0         | 50.0         | 8                     | 200.0     | 400.0                                    | 3.5                 | 350.0              | 700.0 | 2               | 100.0              | 200.0 |
|                        |              |              |                       |           |                                          |                     |                    |       |                 |                    |       |
| 1100_101               | 25.0         | 50.0         | 6                     | 150.0     | 300.0                                    | 4                   | 200.0              | 400.0 | 3               | 50.0               | 100.0 |
| 1100_110               | 25.0         | 50.0         | 6                     | 150.0     | 300.0                                    | 4.5                 | 225.0              | 450.0 | 3               | 50.0               | 100.0 |
| 1100_111               | 25.0         | 50.0         | 6                     | 150.0     | 300.0                                    | 5                   | 250.0              | 500.0 | 3               | 50.0               | 100.0 |
| 1101_000               | 25.0         | 50.0         | 6                     | 150.0     | 300.0                                    | 5.5                 | 275.0              | 550.0 | 3               | 50.0               | 100.0 |
|                        |              |              |                       |           |                                          |                     |                    |       |                 |                    |       |
| 1101_001               | 25.0         | 50.0         | 6                     | 150.0     | 300.0                                    | 3.5                 | 210.0              | 420.0 | 2.5             | 60.0               | 120.0 |
| 1101_010               | 25.0         | 50.0         | 6                     | 150.0     | 300.0                                    | 4                   | 240.0              | 480.0 | 2.5             | 60.0               | 120.0 |
| 1101_011               | 25.0         | 50.0         | 6                     | 150.0     | 300.0                                    | 4.5                 | 270.0              | 540.0 | 2.5             | 60.0               | 120.0 |
| 1101_100               | 25.0         | 50.0         | 6                     | 150.0     | 300.0                                    | 5                   | 300.0              | 600.0 | 2.5             | 60.0               | 120.0 |
|                        |              |              |                       |           |                                          |                     |                    |       |                 |                    |       |



Pinout

### Table 21. Pinout (continued)

| Pin N                                  |                      |      |  |  |  |
|----------------------------------------|----------------------|------|--|--|--|
| MPC8272/MPC8248 and<br>MPC8271/MPC8247 | MPC8272/MPC8271 Only | Ball |  |  |  |
| PCI_                                   | IRDY                 | AF15 |  |  |  |
| PCI_S                                  | STOP                 | AE15 |  |  |  |
| PCI_D                                  | EVSEL                | AE14 |  |  |  |
| PCI_I                                  | DSEL                 | AC17 |  |  |  |
| PCI_I                                  | PERR                 | AD14 |  |  |  |
| PCI_S                                  | SERR                 | AD13 |  |  |  |
| PCI_I                                  | REQ0                 | AE20 |  |  |  |
| PCI_REQ1/C                             | PCI_HS_ES            | AF14 |  |  |  |
| PCI_0                                  | GNTO                 | AD20 |  |  |  |
| PCI_GNT1/C                             | PCI_HS_LED           | AE13 |  |  |  |
| PCI_GNT2/CP                            | CI_HS_ENUM           | AF21 |  |  |  |
| PCI_                                   | RST                  | AF22 |  |  |  |
| PCI_                                   | INTA                 | AE21 |  |  |  |
| PCI_I                                  | REQ2                 | AB14 |  |  |  |
| DLL                                    | OUT                  | AC22 |  |  |  |
| PCI_                                   | ADO                  | AF7  |  |  |  |
| PCI_                                   | _AD1                 | AE10 |  |  |  |
| PCI_                                   | AB10                 |      |  |  |  |
| PCI_                                   | _AD3                 | AD10 |  |  |  |
| PCI_                                   | _AD4                 | AE9  |  |  |  |
| PCI_                                   | _AD5                 | AF8  |  |  |  |
| PCI_                                   | _AD6                 | AC10 |  |  |  |
| PCI_                                   | AD7                  | AE11 |  |  |  |
| PCI_                                   | AD8                  | AB11 |  |  |  |
| PCI_                                   | AF10                 |      |  |  |  |
| PCI_/                                  | AF9                  |      |  |  |  |
| PCI_/                                  | AB12                 |      |  |  |  |
| PCI_/                                  | PCI_AD12             |      |  |  |  |
| PCI_/                                  | AD13                 | AD12 |  |  |  |
| PCI                                    | AD14                 | AF11 |  |  |  |
| PCI_                                   | AB13                 |      |  |  |  |



| Pin N                                  |                                      |                   |  |  |  |
|----------------------------------------|--------------------------------------|-------------------|--|--|--|
| MPC8272/MPC8248 and<br>MPC8271/MPC8247 | MPC8272/MPC8271 Only                 | Ball              |  |  |  |
| PA31/FCC1_MII_COL                      | FCC1_UT_TXENB                        | G22 <sup>3</sup>  |  |  |  |
| PB18/FCC2_M                            | II_HDLC_RXD3                         | T25 <sup>3</sup>  |  |  |  |
| PB19/FCC2_M                            | ILHDLC_RXD2                          | P22 <sup>3</sup>  |  |  |  |
| PB20/FCC2_MII_H                        | IDLC_RMII_RXD1                       | L25 <sup>3</sup>  |  |  |  |
| PB21/FCC2_MII_HDLC_RM                  | II_RXD0/FCC2_TRAN_RXD                | J26 <sup>3</sup>  |  |  |  |
| PB22/FCC2_MII_HDLC_<br>FCC2_RI         | TXD0/FCC2_TRAN_TXD/<br>/III_TXD0     | U23 <sup>3</sup>  |  |  |  |
| PB23/FCC2_MII_HDLC_                    | TXD1/FCC2_RMII_TXD1                  | U26 <sup>3</sup>  |  |  |  |
| PB24/FCC2_MII_HDL                      | C_TXD2/L1RSYNCB2                     | M24 <sup>3</sup>  |  |  |  |
| PB25/FCC2_MII_HDL                      | C_TXD3/L1TSYNCB2                     | M23 <sup>3</sup>  |  |  |  |
| PB26/FCC2_MII                          | _CRS/L1RXDB2                         | H24 <sup>3</sup>  |  |  |  |
| PB27/FCC2_MII                          | _COL/L1TXDB2                         | E25 <sup>3</sup>  |  |  |  |
| PB28/FCC2_MII_RMII_F                   | X_ER/FCC2_RTS/TXD1                   | D26 <sup>3</sup>  |  |  |  |
| PB29/FCC2_M                            | II_RMII_TX_EN                        | K21 <sup>3</sup>  |  |  |  |
| PB30/FCC2_MII_RX_D                     | PB30/FCC2_MII_RX_DV/FCC2_RMII_CRS_DV |                   |  |  |  |
| PB31/FCC2                              | E23 <sup>3</sup>                     |                   |  |  |  |
| PC0/DREQ3/BRGO7                        | /SMSYN1/L1CLKOA2                     | AF23 <sup>3</sup> |  |  |  |
| PC1/BRGC                               | AD23 <sup>3</sup>                    |                   |  |  |  |
| PC4/SMRXD1/SI2                         | AB22 <sup>3</sup>                    |                   |  |  |  |
| PC5/SMTXD1/SI2_                        | L1ST3/FCC2_CTS                       | AE24 <sup>3</sup> |  |  |  |
| PC6/FCC1_CD/SI2_L1ST2                  | FCC1_UT_RXADDR2                      | AF24 <sup>3</sup> |  |  |  |
| PC7/FCC1_CTS                           | FCC1_UT_TXADDR2                      | AE26 <sup>3</sup> |  |  |  |
| PC8/CD4/RTS1/S                         | GI2_L1ST2/CTS3                       | AC24 <sup>3</sup> |  |  |  |
| PC9/CTS4/L                             | 1TSYNCA2                             | AA23 <sup>3</sup> |  |  |  |
| PC10/CD3                               | AB25 <sup>3</sup>                    |                   |  |  |  |
| PC11/CTS3/USE                          | V22 <sup>3</sup>                     |                   |  |  |  |
| PC12                                   | FCC1_UT_RXADDR1                      | AA26 <sup>3</sup> |  |  |  |
| PC13/BRGO5                             | FCC1_UT_TXADDR1                      | V23 <sup>3</sup>  |  |  |  |
| PC14/CD1                               | FCC1_UT_RXADDR0                      | W24 <sup>3</sup>  |  |  |  |
| PC15/CTS1                              | FCC1_UT_TXADDR0                      | U24 <sup>3</sup>  |  |  |  |
| PC16/                                  | T23 <sup>3</sup>                     |                   |  |  |  |



| Pin N                                  |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|----------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| MPC8272/MPC8248 and<br>MPC8271/MPC8247 | MPC8272/MPC8271 Only | Ball                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| CLK                                    | IN2                  | C21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| No cor                                 | nnect <sup>4</sup>   | D19 <sup>4</sup> , J3 <sup>4</sup> , AD24 <sup>5</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| I/O po                                 | ower                 | B4, F3, J2, N4, AD1, AD5, AE8,<br>AC13, AD18, AB24, AB26, W23, R25,<br>M25, F25, C25, C22, B17, B12, B8,<br>E6, F6, H6, L5, L6, P6, T6, U6, V5,<br>Y5, AA6, AA8, AA10, AA11, AA14,<br>AA16, AA17, AB19, AB20, W21, U21,<br>T21, P21, N21, M22, J22, H21, F21,<br>F19, F17, E16, F14, E13, E12, F10,<br>E10, E9                                                                                                                                                                                                                                                                                             |  |  |
| Core F                                 | Power                | F5, K5, M5, AA5, AB7, AA13, AA19,<br>AA21, Y22, AC25, U22, R22, L21,<br>H22, E22, E20, E15, F13, F11, F8,<br>L3, V4, W3, AC11, AD11, AB15, U25,<br>T24, J24, H25, F23, B19, D17, C17,<br>D10, C10                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| Gro                                    | und                  | E19, E2, K1, Y2, AE1, AE4, AD9,<br>AC14, AE17, AC19, AE25, V24, P26,<br>M26, G26, E26, B21, C12, C11, C8,<br>A8, B18, A18, A2, B1, B2, A5, C5, D4,<br>D6, G2, L4, P1, R1, R4, AC4, AE7,<br>AC23, Y25, N24, J23, A23, D23, D20,<br>E18, A13, A16, K10, K11, K12, K13,<br>K14, K15, K16, K17, L10, L11, L12,<br>L13, L14, L15, L16, L17, M10, M11,<br>M12, M13, M14, M15, M16, M17,<br>N10, N11, N12, N13, N14, N15, N16,<br>N17, P10, P11, P12, P13, P14, P15,<br>P16, P17, R10, R11, R12, R13, R14,<br>R15, R16, R17, T10, T11, T12, T13,<br>T14, T15, T16, T17, U10, U11, U12,<br>U13, U14, U15, U16, U17 |  |  |

### Table 21. Pinout (continued)

<sup>1</sup> Must be tied to ground.

 $^2$  Should be tied to VDDH via a 2K  $\Omega$  external pull-up resistor.

<sup>3</sup> The default configuration of the CPM pins (PA[8–31], PB[18–31], PC[0–1,4–29], PD[7–25, 29–31]) is input. To prevent excessive DC current, it is recommended either to pull unused pins to GND or VDDH, or to configure them as outputs.

<sup>4</sup> This pin is not connected. It should be left floating.

<sup>5</sup> Must be pulled down or left floating



**Package Description** 

# 9 Package Description

This figure shows the side profile of the PBGA package to indicate the direction of the top surface view.



Figure 13. Side View of the PBGA Package Remove

## 9.1 Package Parameters

This table provides package parameters.

Table 22. Package Parameters

| Code   | Туре | Outline<br>(mm) | Interconnects | Pitch<br>(mm) | Nominal Unmounted<br>Height (mm) |
|--------|------|-----------------|---------------|---------------|----------------------------------|
| VR, ZQ | PBGA | 27 x 27         | 516           | 1             | 2.25                             |

## NOTE: Temperature Reflow for the VR Package

In the VR package, sphere composition is lead-free (see Table 2). This requires higher temperature reflow than what is required for other PowerQUICC II packages. Consult "Freescale PowerQUICC II Pb-Free Packaging Information" (MPC8250PBFREEPKG) available on www.freescale.com.



Ordering Information

# **10 Ordering Information**

This figure provides an example of the Freescale part numbering nomenclature for the SoC. In addition to the processor frequency, the part numbering scheme also consists of a part modifier that indicates any enhancement(s) in the part from the original production design. Each part number also contains a revision code that refers to the die mask revision number and is specified in the part numbering scheme for identification purposes only. For more information, contact your local Freescale sales office.



Figure 15. Freescale Part Number Key

# **11 Document Revision History**

This table summarizes changes to this document.

| Table 23. | Document | Revision | History |
|-----------|----------|----------|---------|
|-----------|----------|----------|---------|

| Revision | Date    | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | 09/2011 | In Figure 15, "Freescale Part Number Key," added speed decoding information below processor frequency information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2        | 12/2008 | <ul> <li>Modified Figure 5, "SCC/SMC/SPI/I2C External Clock Diagram," and added second section of figure notes.</li> <li>In Table 12, modified "Data bus in pipeline mode" row and showed 66 MHz as "N/A."</li> <li>In Section 10, "Ordering Information," added "F = 133" to CPU/CPM/Bus Frequency.</li> <li>Added footnote concerning CPM_CLK/PCI_CLK ratio to column "PCI Division Factor" in Table 17, "Clock Configurations for PCI Host Mode (PCI_MODCK=0)," and Table 18, "Clock Configurations for PCI Host Mode (PCI_MODCK=1),."</li> <li>Removed overbar from DLL_ENABLE in Table 21, "Pinout."</li> </ul> |
| 1.5      | 12/2006 | • Section 6, "AC Electrical Characteristics," removed deratings statement and clarified AC timing descriptions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1.4      | 05/2006 | Added row for 133 MHz configurations to Table 8.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1.3      | 02/2006 | Inserted Section 6.3, "JTAG Timings."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



| Revision | Date    | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.2      | 09/2005 | <ul> <li>Added 133-MHz to the list of frequencies in the opening sentence of Section 6, "AC Electrical Characteristics".</li> <li>Added 133 MHz columns to Table 9, Table 11, Table 12, and Table 13.</li> <li>Added footnote 2 to Table 13.</li> <li>Added the conditions note directly above Table 12.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1.1      | 01/2005 | <ul> <li>Modification for correct display of assertion level ("overbar") for some signals</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1.0      | 12/2004 | <ul> <li>Section 1.1: Added 8:1 ratio to Internal CPM/bus clock multiplier values</li> <li>Section 2: removed voltage tracking note</li> <li>Table 3: Note 2 updated regarding VDD/VCCSYN relationship to VDDH during power-on reset</li> <li>Table 4: Updated VDD and VCCSYN to 1.425 V - 1.575 V</li> <li>Table 8: Note 2 updated to reflect VIH=2.5 for TCK, TRST, PORESET; request for external pull-up removed.</li> <li>Section 4.6: Updated description of layout practices</li> <li>Table 8: Note 3 added regarding IIC compatibility</li> <li>Table 8: Note 3 added regarding IIC compatibility</li> <li>Table 8: Note 3 added regarding IIC compatibility</li> <li>Table 9: updated PCI impedance to 27Ω, updated 60x and MEMC values and added note to reflect configurable impedance</li> <li>Section 6: Added sentence providing derating factor</li> <li>Section 6: Added Note: Rise/Fall Time on CPM Input Pins</li> <li>Table 9: updated values for following specs: sp36b, sp37a, sp38a, sp39a, sp38b, sp40, sp41, sp42, sp43, sp42a</li> <li>Table 11: updated values for following specs: sp16a, sp16b, sp18a, sp18b, sp20, sp21, sp22</li> <li>Section 6.2: added pread spectrum clocking note</li> <li>Section 7: unit of ns added to Tval notes</li> <li>Section 7: unit of ns added to Tval notes</li> <li>Section 7: Updated all notes to reflect updated CPU Fmin of 150 MHz commercial temp devices, 175 MHz extended temp; CPM Fmin of 120 MHz.</li> <li>Section 7, "Clock Configuration Modes": Updated all table footnotes reflect updated CPU Fmin of 150 MHz.</li> <li>Table 21: correct superscript of footnote number after pin AD22</li> <li>Table 21: remove DONE3 from PC12</li> <li>Table 21: signals referring to TDMs C2 and D2 removed</li> </ul> |



**Document Revision History** 

| Revision | Date    | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.2      | 12/2003 | <ul> <li>Table 1: New</li> <li>Table 2: New</li> <li>Table 4: Modification of VDD and VCCSYN to 1.45–1.60 V</li> <li>Table 8: Addition of note 2 regarding TRST and PORESET (see V<sub>IH</sub> row of Table 8)</li> <li>Table 8: Addition of note 2 regarding TRST and PORESET (see V<sub>IH</sub> row of Table 8)</li> <li>Table 8: Addition of note 2 regarding TRST and PORESET (see V<sub>IH</sub> row of Table 8)</li> <li>Table 8: Addition of note 2 regarding TRST and PORESET (see V<sub>IH</sub> row of Table 8)</li> <li>Table 8: Addition of note 2 regarding TRST and PORESET (see V<sub>IH</sub> row of Table 8)</li> <li>Table 8: Addition of note 2 regarding TRST and PORESET (see V<sub>IH</sub> row of Table 8)</li> <li>Table 8: Addition of POL_GNT1 (AE13)</li> <li>CPCI_HS_ENUM to POL_GNT2 (AF21)</li> <li>Table 8: Addition of POL_GNT2 (AF21)</li> <li>Table 8: Addition of POWerQUICO II devices:</li> <li>PCI_CFG0 (PCI_HOST_EN) (AC21)</li> <li>PCI_CFG2 (DLL_ENABLE) (AE22)</li> <li>PCI_CCG2 (DLL_ENABLE) (AE23)</li> <li>PCI_RD7 (AF16)</li> <li>PCI_TRD7 (AF16)</li> <li>PCI_TRD7 (AF16)</li> <li>PCI_TRD7 (AF16)</li> <li>PCI_DEV (AF15)</li> <li>PCI_COSTOP (AE15)</li> <li>DEVSEL (AC17)</li> <li>PCI_DERE (AD13)</li> <li>PCI_REQO-2 (AAE20, AF14, AB14)</li> <li>PCI_GINT0-2 (AD20, AE13, AF21)</li> <li>PCI_CO-3 (AE12, AF13, AC15, AE18)</li> <li>PCI_CABD-31</li> <li>Table 8: Addition of R<sub>0,IT</sub> and note 4</li> <li>Sections 4: 1-4.5 and 4.7 on thermal characteristics: New</li> <li>Section 7, "Clock Configuration Modes": Modification to first paragraph. Note that PCI_MODCK is a bit in the Hard Reset Configuration Word. It is not an input signal as it is in the MPCR280 Family.</li> <li>Addition of These 1 to TRST (E21) and PORESET (C24)</li> <li>Table 21: Addition of These (AD24). This pin is now a "No connect." Note 5 unchanged.</li> <li>Table 21: Removal of Thermal0 (D19) and Thermal1(J3). These pins are now "No connects." Note 4 unchanged.</li> <li>Table 21: Removal of Spare0 (AD24). This pin is now a "No connect." Note 5 unchanged.</li> </ul> |
| 0.1      | 9/2003  | <ul> <li>Addition of the MPC8271 and the MPC8247 (these devices do not have a security engine)</li> <li>Table 8: Addition of note 2 to V<sub>IH</sub></li> <li>Table 8: Changed I<sub>OL</sub> for 60x signals to 6.0 mA</li> <li>Modification of note 1 for Table 17, Table 18, Table 19, and Table 20</li> <li>Table 21: Addition of ball AD9 to GND. In rev 0 of this document, AD8 was listed as assigned to both CS5 and GND. AD8 is only assigned to CS5.</li> <li>Table 21: Addition of note 4 to Thermal0 (D19) and Thermal1(J3)</li> <li>Addition of ZQ package code to Figure 15</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0        | 5/2003  | NDA release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

## Table 23. Document Revision History (continued)