

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

E·XF

| Product Status                  | Active                                                      |
|---------------------------------|-------------------------------------------------------------|
| Core Processor                  | PowerPC G2_LE                                               |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                              |
| Speed                           | 300MHz                                                      |
| Co-Processors/DSP               | Communications; RISC CPM, Security; SEC                     |
| RAM Controllers                 | DRAM, SDRAM                                                 |
| Graphics Acceleration           | No                                                          |
| Display & Interface Controllers | -                                                           |
| Ethernet                        | 10/100Mbps (2)                                              |
| SATA                            | -                                                           |
| USB                             | USB 2.0 (1)                                                 |
| Voltage - I/O                   | 3.3V                                                        |
| Operating Temperature           | -40°C ~ 105°C (TA)                                          |
| Security Features               | Cryptography, Random Number Generator                       |
| Package / Case                  | 516-BBGA                                                    |
| Supplier Device Package         | 516-FPBGA (27x27)                                           |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8248cvrpiea |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



This figure shows the block diagram of the SoC.





## 1.1 Features

The major features of the SoC are as follows:

- Dual-issue integer (G2\_LE) core
  - A core version of the MPC603e microprocessor
  - System core microprocessor supporting frequencies of 266–400 MHz
  - Separate 16 KB data and instruction caches:
    - Four-way set associative
    - Physically addressed
    - LRU replacement algorithm
  - Power Architecture®-compliant memory management unit (MMU)
  - Common on-chip processor (COP) test interface
  - Supports bus snooping for cache coherency



Overview

- One of the FCCs supports ATM (MPC8272 and MPC8271 only)—full-duplex SAR at 155 Mbps, 8-bit UTOPIA interface 31 Mphys, AAL5, AAL1, AAL2, AAL0 protocols, TM 4.0 CBR, VBR, UBR, ABR traffic types, up to 64-K external connections
- Three serial communications controllers (SCCs) identical to those on the MPC860 supporting the digital portions of the following protocols:
  - Ethernet/IEEE 802.3 CDMA/CS
  - HDLC/SDLC and HDLC bus
  - Universal asynchronous receiver transmitter (UART)
  - Synchronous UART
  - Binary synchronous (BiSync) communications
  - Transparent
  - QUICC multichannel controller (QMC) up to 64 channels
    - Independent transmit and receive routing, frame synchronization.
    - Serial-multiplexed (full-duplex) input/output 2048, 1544, and 1536 Kbps PCM highways
    - Compatible with T1/DS1 24-channel and CEPT E1 32-channel PCM highway, ISDN basic rate, ISDN primary rate, and user defined.
    - Subchanneling on each time slot.
    - Independent transmit and receive routing, frame synchronization and clocking
    - Concatenation of any not necessarily consecutive time slots to channels independently for receiver/transmitter
    - Supports H1,H11, and H12 channels
    - Allows dynamic allocation of channels
  - SCC3 in NMSI mode is not usable when USB is enabled.
- Two serial management controllers (SMCs), identical to those of the MPC860
  - Provides management for BRI devices as general-circuit interface (GCI) controllers in time-division-multiplexed (TDM) channels
  - Transparent
  - UART (low-speed operation)
- One serial peripheral interface identical to the MPC860 SPI
- One  $I^2C$  controller (identical to the MPC860  $I^2C$  controller)
  - Microwire compatible
  - Multiple-master, single-master, and slave modes
- Up to two TDM interfaces
  - Supports one groups of two TDM channels
  - 1024 bytes of SI RAM
- Eight independent baud rate generators and 14 input clock pins for supplying clocks to FCC, SCC, SMC, and USB serial channels
- Four independent 16-bit timers that can be interconnected as two 32-bit timers



#### **DC Electrical Characteristics**

| Characteristic                     | Symbol          | Min | Max | Unit |
|------------------------------------|-----------------|-----|-----|------|
| I <sub>OL</sub> = 5.3mA            | V <sub>OL</sub> |     | 0.4 | V    |
| <u>ČŠ</u> [0–5]                    | 01              |     |     |      |
| CS6/BCTL1/SMI                      |                 |     |     |      |
| CS7/TLBSYNC                        |                 |     |     |      |
| BADDR27/ IRQ1                      |                 |     |     |      |
| BADDR28/ IRQ2                      |                 |     |     |      |
| ALE/ IRQ4                          |                 |     |     |      |
| BCTL0                              |                 |     |     |      |
| PWE[0-7]/PSDDQM[0-7]/PBS[0-7]      |                 |     |     |      |
| PSDA10/PGPL0                       |                 |     |     |      |
| PSDWE/PGPL1                        |                 |     |     |      |
| POE/PSDRAS/PGPL2                   |                 |     |     |      |
| PSDCAS/PGPL3                       |                 |     |     |      |
| PGTA/PUPMWAIT/PGPL4                |                 |     |     |      |
| PSDAMUX/PGPL5                      |                 |     |     |      |
| PCI_CFG0 (PCI_HOST_EN)             |                 |     |     |      |
| PCI_CFG1 (PCI_ARB_EN)              |                 |     |     |      |
| PCI_CFG2 (DLL_ENABLE)              |                 |     |     |      |
| MODCK1/RSRV/TC(0)/BNKSEL(0)        |                 |     |     |      |
| MODCK2/CSE0/TC(1)/BNKSEL(1)        |                 |     |     |      |
| MODCK3CSE1/TC(2)/BNKSEL(2)         |                 |     |     |      |
| $I_{OL} = 3.2 \text{mA}$           |                 |     |     |      |
| PCI_PAR                            |                 |     |     |      |
| PCI_FRAME                          |                 |     |     |      |
| PCI_TRDY                           |                 |     |     |      |
| PCI_IRDY                           |                 |     |     |      |
| PCI_STOP                           |                 |     |     |      |
| PCI_DEVSEL                         |                 |     |     |      |
| PCI_IDSEL                          |                 |     |     |      |
| PCI_PERR                           |                 |     |     |      |
| PCI_SERR                           |                 |     |     |      |
| PCI_REQ0                           |                 |     |     |      |
| PCI_REQ1/ CPI_HS_ES                |                 |     |     |      |
| PCI_GNT0                           |                 |     |     |      |
| PCI_GNT1/ CPI_HS_LES               |                 |     |     |      |
| PCI_GNT2/ CPI_HS_ENUM              |                 |     |     |      |
| PCI_RST                            |                 |     |     |      |
| PCI_INTA                           |                 |     |     |      |
| PCI_REQ2                           |                 |     |     |      |
| DLLOUT                             |                 |     |     |      |
| PCI_AD(0-31)                       |                 |     |     |      |
| PCI_AD(0-31)<br>PCI_C(0-3)/BE(0-3) |                 |     |     |      |
| PA[8–31]                           |                 |     |     |      |
| PB[18–31]                          |                 |     |     |      |
| PC[0–1,4–29]                       |                 |     |     |      |
| PD[7–25, 29–31]                    |                 |     |     |      |
| TDO                                |                 |     |     |      |
|                                    |                 |     |     |      |

## Table 5. DC Electrical Characteristics<sup>1</sup> (continued)

The default configuration of the CPM pins (PA[8-31], PB[18-31], PC[0-1,4-29], PD[7-25, 29-31]) is input. To prevent excessive DC current, it is recommended either to pull unused pins to GND or VDDH, or to configure them as outputs.

 <sup>2</sup> TCK, TRST and PORESET have min VIH = 2.5V.
 <sup>3</sup> V<sub>IL</sub> for IIC interface does not match IIC standard, but does meet IIC standard for V<sub>OL</sub> and should not cause any compatibility issue.

<sup>4</sup> The leakage current is measured for nominal VDDH,VCCSYN, and VDD.



Thermal Characteristics

<sup>4</sup> MPC8280, MPC8275VR, MPC8275ZQ only.

# 4 Thermal Characteristics

This table describes thermal characteristics. See Table 2 for information on a given SoC's package. Discussions of each characteristic are provided in Section 4.1, "Estimation with Junction-to-Ambient Thermal Resistance," through Section 4.7, "References." For the these discussions,  $P_D = (V_{DD} \times I_{DD}) + PI/O$ , where PI/O is the power dissipation of the I/O drivers.

| Characteristic                       | Symbol                | Value | Unit       | Air Flow           |
|--------------------------------------|-----------------------|-------|------------|--------------------|
| Junction-to-ambient—                 |                       | 27    | 0000       | Natural convection |
| single-layer board <sup>1</sup>      | $R_{	heta JA}$        | 21    | °C/W       | 1 m/s              |
| Junction-to-ambient-                 | R <sub>θJA</sub>      | 19    | - <b>-</b> | Natural convection |
| four-layer board                     |                       | 16    | °C/W       | 1 m/s              |
| Junction-to-board <sup>2</sup>       | R <sub>θJB</sub>      | 11    | °C/W       | —                  |
| Junction-to-case <sup>3</sup>        | $R_{	extsf{	heta}JC}$ | 8     | °C/W       | —                  |
| Junction-to-package top <sup>4</sup> | $R_{	extsf{	heta}JT}$ | 2     | °C/W       | _                  |

**Table 7. Thermal Characteristics** 

<sup>1</sup> Assumes no thermal vias

<sup>2</sup> Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

<sup>3</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).

<sup>4</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

# 4.1 Estimation with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, in C can be obtained from the following equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_A$  = ambient temperature (°C)

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in package

The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity  $T_I - T_A$ ) are possible.



**Thermal Characteristics** 

# 4.2 Estimation with Junction-to-Case Thermal Resistance

Historically, the thermal resistance has frequently been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device related and cannot be influenced by the user. The user adjusts the thermal environment to affect the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This thermal model is most useful for ceramic packages with heat sinks where some 90% of the heat flows through the case and the heat sink to the ambient environment. For most packages, a better model is required.

# 4.3 Estimation with Junction-to-Board Thermal Resistance

A simple package thermal model which has demonstrated reasonable accuracy (about 20%) is a two-resistor model consisting of a junction-to-board and a junction-to-case thermal resistance. The junction-to-case thermal resistance covers the situation where a heat sink is used or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. It has been observed that the thermal performance of most plastic packages, especially PBGA packages, is strongly dependent on the board temperature.

If the board temperature is known, an estimate of the junction temperature in the environment can be made using the following equation:

$$T_{J} = T_{B} + (R_{\theta JB} \times P_{D})$$

where:

 $R_{\theta JB}$  = junction-to-board thermal resistance (°C/W)  $T_B$  = board temperature (°C)  $P_D$  = power dissipation in package

If the board temperature is known and the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. For this method to work, the board and board mounting must be similar to the test board used to determine the junction-to-board thermal resistance, namely a 2s2p (board with a power and a ground plane) and by attaching the thermal balls to the ground plane.



AC Electrical Characteristics

# 6 AC Electrical Characteristics

The following sections include illustrations and tables of clock diagrams, signals, and CPM outputs and inputs for 66.67/83.33/100/133 MHz devices. Note that AC timings are based on a 50-pf load for MAX Delay and 10-pf load for MIN delay. Typical output buffer impedances are shown in this table.

| Output Buffers    | Typical Impedance ( $\Omega$ ) |
|-------------------|--------------------------------|
| 60x bus           | 45 or 27 <sup>2</sup>          |
| Memory controller | 45 or 27 <sup>2</sup>          |
| Parallel I/O      | 45                             |
| PCI               | 27                             |

<sup>1</sup> These are typical values at 65° C. Impedance may vary by ±25% with process and temperature.

<sup>2</sup> Impedance value is selected through SIUMCR[20,21]. See the SoC reference manual.

# 6.1 CPM AC Characteristics

This table lists CPM output characteristics.

| Spec Number |                |                                               | Value (ns) |           |            |               |           |           |            |            |  |
|-------------|----------------|-----------------------------------------------|------------|-----------|------------|---------------|-----------|-----------|------------|------------|--|
|             | Characteristic | N                                             | laximu     | m Dela    | iy         | Minimum Delay |           |           |            |            |  |
| Max         | Min            |                                               | 66<br>MHz  | 83<br>MHz | 100<br>MHz | 133<br>MHz    | 66<br>MHz | 83<br>MHz | 100<br>MHz | 133<br>MHz |  |
| sp36a       | sp37a          | FCC outputs—internal clock (NMSI)             | 6          | 5.5       | 5.5        | 5.5           | 0.5       | 0.5       | 0.5        | 0.5        |  |
| sp36b       | sp37b          | FCC outputs—external clock (NMSI)             | 8          | 8         | 8          | 8             | 2         | 2         | 2          | 2          |  |
| sp38a       | sp39a          | SCC/SMC/SPI/I2C outputs—internal clock (NMSI) | 10         | 10        | 10         | 10            | 0         | 0         | 0          | 0          |  |
| sp38b       | sp39b          | SCC/SMC/SPI/I2C outputs—external clock (NMSI) | 8          | 8         | 8          | 8             | 2         | 2         | 2          | 2          |  |
| sp40        | sp41           | TDM outputs/SI                                | 11         | 11        | 11         | 11            | 2.5       | 2.5       | 2.5        | 2.5        |  |
| sp42        | sp43           | TIMER/IDMA outputs                            | 11         | 11        | 11         | 11            | 0.5       | 0.5       | 0.5        | 0.5        |  |
| sp42a       | sp43a          | PIO outputs                                   | 11         | 11        | 11         | 11            | 0.5       | 0.5       | 0.5        | 0.5        |  |

### Table 10. AC Characteristics for CPM Outputs<sup>1</sup>

<sup>1</sup> Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.



#### **AC Electrical Characteristics**

This figure shows PIO and timer signals.



Note: TGATE is asserted on the rising edge of the clock; it is deasserted on the falling edge.

Figure 8. PIO and Timer Signal Diagram

## 6.2 SIU AC Characteristics

This table lists SIU input characteristics.

## NOTE: CLKIN Jitter and Duty Cycle

The CLKIN input to the SoC should not exceed +/- 150 psec of jitter (peak-to-peak). This represents total input jitter—the combination of short term (peak-to-peak) and long term (cumulative). The duty cycle of CLKIN should not exceed the ratio of 40:60.

## **NOTE: Spread Spectrum Clocking**

Spread spectrum clocking is allowed with 1% input frequency down-spread at maximum 60 KHz modulation rate regardless of input frequency.

## **NOTE: PCI AC Timing**

The SoC meets the timing requirements of *PCI Specification Revision 2.2.* See Section 7, "Clock Configuration Modes," and "Note: Tval (Output Hold)" to determine if a specific clock configuration is compliant.



## **NOTE: Conditions**

The following conditions must be met in order to operate the MPC8272 family devices with 133 MHz bus: single PowerQUICC II Bus mode must be used (no external master, BCR[EBM] = 0); data bus must be in Pipeline mode (BRx[DR] = 1); internal arbiter and memory controller must be used. For expected load of above 40 pF, it is recommended that data and address buses be configured to low (25  $\Omega$ ) impedance (SIUMCR[HLBE0] = 1, SIUMCR[HLBE1] = 1).

| Spec N | umber |                                                    | Value (ns) |           |            |            |           |           |            |            |  |
|--------|-------|----------------------------------------------------|------------|-----------|------------|------------|-----------|-----------|------------|------------|--|
|        |       | Characteristic                                     |            | Se        | tup        |            | Hold      |           |            |            |  |
| Setup  | Hold  |                                                    | 66<br>MHz  | 83<br>MHz | 100<br>MHz | 133<br>MHz | 66<br>MHz | 83<br>MHz | 100<br>MHz | 133<br>MHz |  |
| sp11   | sp10  | AACK/TA/TS/DBG/BG/BR/ARTRY/TEA                     | 6          | 5         | 3.5        | N/A        | 0.5       | 0.5       | 0.5        | N/A        |  |
| sp12   | sp10  | Data bus in normal mode                            | 5          | 4         | 3.5        | N/A        | 0.5       | 0.5       | 0.5        | N/A        |  |
| sp13   | sp10  | Data bus in pipeline mode (without ECC and PARITY) | N/A        | 4         | 2.5        | 1.5        | N/A       | 0.5       | 0.5        | 0.5        |  |
| sp15   | sp10  | All other pins                                     | 5          | 4         | 3.5        | N/A        | 0.5       | 0.5       | 0.5        | N/A        |  |

## Table 12. AC Characteristics for SIU Inputs<sup>1</sup>

<sup>1</sup> Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.

This table lists SIU output characteristics.

Table 13. AC Characteristics for SIU Outputs<sup>1</sup>

| Spec Number |      |                               | Value (ns) |           |            |                  |           |               |            |                |  |
|-------------|------|-------------------------------|------------|-----------|------------|------------------|-----------|---------------|------------|----------------|--|
|             |      | Characteristic                |            | Maximu    | m Delay    | /                |           | Minimum Delay |            |                |  |
| Мах         | Min  |                               | 66<br>MHz  | 83<br>MHz | 100<br>MHz | 133<br>MHz       | 66<br>MHz | 83<br>MHz     | 100<br>MHz | 133<br>MHz     |  |
| sp31        | sp30 | PSDVAL/TEA/TA                 | 7          | 6         | 5.5        | N/A              | 1         | 1             | 1          | N/A            |  |
| sp32        | sp30 | ADD/ADD_atr./BADDR/CI/GBL/WT  | 8          | 6.5       | 5.5        | 4.5 <sup>2</sup> | 1         | 1             | 1          | 1 <sup>2</sup> |  |
| sp33        | sp30 | Data bus <sup>3</sup>         | 6.5        | 6.5       | 5.5        | 4.5              | 0.8       | 0.8           | 0.8        | 1              |  |
| sp34        | sp30 | Memory controller signals/ALE | 6          | 5.5       | 5.5        | 4.5              | 1         | 1             | 1          | 1              |  |
| sp35        | sp30 | All other signals             | 6          | 5.5       | 5.5        | N/A              | 1         | 1             | 1          | N/A            |  |

<sup>1</sup> Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

<sup>2</sup> Value is for ADD only; other sp32/sp30 signals are not applicable.

<sup>3</sup> To achieve 1 ns of hold time at 66.67/83.33/100 MHZ, a minimum loading of 20 pF is required.



# 7 Clock Configuration Modes

As shown in this table, the clocking mode is set according to two sources:

- PCI\_CFG[0]— An input signal. Also defined as "PCI\_HOST\_EN." See Chapter 6, "External Signals," and Chapter 9, "PCI Bridge," in the SoC reference manual.
- PCI\_MODCK—Bit 27 in the Hard Reset Configuration Word. See Chapter 5, "Reset," in the SoC reference manual.

| Pi                      | ns                     | Clocking Mode | PCI Clock Frequency Range (MHz) | Reference   |
|-------------------------|------------------------|---------------|---------------------------------|-------------|
| PCI_CFG[0] <sup>1</sup> | PCI_MODCK <sup>2</sup> | Clocking Mode | Torolock rrequency hange (Milz) | Thereferice |
| 0                       | 0                      | PCI host      | 50–66                           | Table 17    |
| 0                       | 1                      |               | 25–50                           | Table 18    |
| 1                       | 0                      | PCI agent     | 50–66                           | Table 19    |
| 1                       | 1                      |               | 25–50                           | Table 20    |

#### Table 16. SoC Clocking Modes

<sup>1</sup> PCI\_HOST\_EN

<sup>2</sup> Determines PCI clock frequency range.

Within each mode, the configuration of bus, core, PCI, and CPM frequencies is determined by seven bits during the power-on reset—three hardware configuration pins (MODCK[1–3]) and four bits from hardware configuration word[28–31] (MODCK\_H). Both the PLLs and the dividers are set according to the selected clock operation mode as described in the following sections.

## NOTE

Clock configurations change only after PORESET is asserted.

## NOTE: Tval (Output Hold)

The minimum Tval = 2 ns when  $PCI\_MODCK = 1$ , and the minimum Tval = 1 ns when  $PCI\_MODCK = 0$ . Therefore, designers should use clock configurations that fit this condition to achieve PCI-compliant AC timing.

## 7.1 PCI Host Mode

These tables show configurations for PCI host mode. The frequency values listed are for the purpose of illustration only. Users must select a mode and input bus frequency so that the resulting configuration does not exceed the frequency rating of the user's device. Note that in PCI host mode the input clock is the bus clock.



Clock Configuration Modes

| Mode <sup>3</sup>      | Bus (<br>(MI | Clock<br>Hz) | CPM<br>Multiplication |       | Clock<br>Hz) | CPU<br>Multiplication | CPU Clock<br>(MHz) |       | PCI<br>Division     | PCI Clock<br>(MHz) |      |
|------------------------|--------------|--------------|-----------------------|-------|--------------|-----------------------|--------------------|-------|---------------------|--------------------|------|
| MODCK_H-<br>MODCK[1-3] | Low          | High         | Factor <sup>4</sup>   | Low   | High         | Factor <sup>5</sup>   | Low                | High  | Factor <sup>6</sup> | Low                | High |
| 1000_010               | 66.7         | 88.9         | 3                     | 200.0 | 266.6        | 3.5                   | 233.3              | 311.1 | 4                   | 50.0               | 66.7 |
| 1000_011               | 66.7         | 88.9         | 3                     | 200.0 | 266.6        | 4                     | 266.7              | 355.5 | 4                   | 50.0               | 66.7 |
| 1000_100               | 66.7         | 88.9         | 3                     | 200.0 | 266.6        | 4.5                   | 300.0              | 400.0 | 4                   | 50.0               | 66.7 |
| 1000_101               | 66.7         | 88.9         | 3                     | 200.0 | 266.6        | 6                     | 400.0              | 533.3 | 4                   | 50.0               | 66.7 |
| 1000_110               | 66.7         | 88.9         | 3                     | 200.0 | 266.6        | 6.5                   | 433.3              | 577.7 | 4                   | 50.0               | 66.7 |
| 1001_000               |              |              |                       |       |              | Reserved              |                    |       |                     |                    |      |
| 1001_001               |              |              |                       |       |              | Reserved              |                    |       |                     |                    |      |
| 1001_010               | 57.1         | 76.2         | 3.5                   | 200.0 | 266.6        | 3.5                   | 200.0              | 266.6 | 4                   | 50.0               | 66.7 |
| 1001_011               | 57.1         | 76.2         | 3.5                   | 200.0 | 266.6        | 4                     | 228.6              | 304.7 | 4                   | 50.0               | 66.7 |
| 1001_100               | 57.1         | 76.2         | 3.5                   | 200.0 | 266.6        | 4.5                   | 257.1              | 342.8 | 4                   | 50.0               | 66.7 |
|                        |              | r            |                       | 1     |              |                       | 1                  | 1     |                     | r                  |      |
| 1001_101               | 85.7         | 114.3        | 3.5                   | 300.0 | 400.0        | 5                     | 428.6              | 571.4 | 6                   | 50.0               | 66.7 |
| 1001_110               | 85.7         | 114.3        | 3.5                   | 300.0 | 400.0        | 5.5                   | 471.4              | 628.5 | 6                   | 50.0               | 66.7 |
| 1001_111               | 85.7         | 114.3        | 3.5                   | 300.0 | 400.0        | 6                     | 514.3              | 685.6 | 6                   | 50.0               | 66.7 |
| 1010_000               | 75.0         | 100.0        | 2                     | 150.0 | 200.0        | 2                     | 150.0              | 200.0 | 3                   | 50.0               | 66.7 |
| 1010_001               | 75.0         | 100.0        | 2                     | 150.0 | 200.0        | 2.5                   | 187.5              | 250.0 | 3                   | 50.0               | 66.7 |
| 1010_010               | 75.0         | 100.0        | 2                     | 150.0 | 200.0        | 3                     | 225.0              | 300.0 | 3                   | 50.0               | 66.7 |
| 1010_011               | 75.0         | 100.0        | 2                     | 150.0 | 200.0        | 3.5                   | 262.5              | 350.0 | 3                   | 50.0               | 66.7 |
| 1010_100               | 75.0         | 100.0        | 2                     | 150.0 | 200.0        | 4                     | 300.0              | 400.0 | 3                   | 50.0               | 66.7 |
| 1010_101               | 100.0        | 133.3        | 2                     | 200.0 | 266.6        | 2.5                   | 250.0              | 333.3 | 4                   | 50.0               | 66.7 |
| 1010_110               |              | 133.3        |                       |       | 266.6        | 3                     | 300.0              |       | 4                   | 50.0               | 66.7 |
| 1010_111               |              | 133.3        |                       |       | 266.6        | 3.5                   | 350.0              |       | 4                   | 50.0               | 66.7 |
|                        | •            | -            |                       | •     |              |                       | -                  | •     | •                   | -                  |      |
| 1011_000               |              |              |                       |       |              | Reserved              |                    |       |                     |                    |      |
| 1011_001               | 80.0         | 106.7        | 2.5                   | 200.0 | 266.6        | 2.5                   | 200.0              | 266.6 | 4                   | 50.0               | 66.7 |
| 1011_010               | 80.0         | 106.7        | 2.5                   | 200.0 | 266.6        | 3                     | 240.0              | 320.0 | 4                   | 50.0               | 66.7 |
| 1011_011               | 80.0         | 106.7        | 2.5                   | 200.0 | 266.6        | 3.5                   | 280.0              | 373.3 | 4                   | 50.0               | 66.7 |

 Table 17. Clock Configurations for PCI Host Mode (PCI\_MODCK=0)<sup>1,2</sup> (continued)



|                        |              |              |                       |       |              |                       |       |              | •                   | ,    |              |
|------------------------|--------------|--------------|-----------------------|-------|--------------|-----------------------|-------|--------------|---------------------|------|--------------|
| Mode <sup>3</sup>      | Bus (<br>(MI | Clock<br>Hz) | CPM<br>Multiplication |       | Clock<br>Hz) | CPU<br>Multiplication |       | Clock<br>Hz) | PCI<br>Division     |      | Clock<br>Hz) |
| MODCK_H-<br>MODCK[1-3] | Low          | High         | Factor <sup>4</sup>   | Low   | High         | Factor <sup>5</sup>   | Low   | High         | Factor <sup>6</sup> | Low  | High         |
| 1011_100               | 80.0         | 106.7        | 2.5                   | 200.0 | 266.6        | 4                     | 320.0 | 426.6        | 4                   | 50.0 | 66.7         |
| 1011_101               | 80.0         | 106.7        | 2.5                   | 200.0 | 266.6        | 4.5                   | 360.0 | 480.0        | 4                   | 50.0 | 66.7         |
|                        |              |              |                       |       |              |                       |       |              |                     |      |              |
| 1101_000               | 100.0        | 133.3        | 2.5                   | 250.0 | 333.3        | 3                     | 300.0 | 400.0        | 5                   | 50.0 | 66.7         |
| 1101_001               | 100.0        | 133.3        | 2.5                   | 250.0 | 333.3        | 3.5                   | 350.0 | 466.6        | 5                   | 50.0 | 66.7         |
| 1101_010               | 100.0        | 133.3        | 2.5                   | 250.0 | 333.3        | 4                     | 400.0 | 533.3        | 5                   | 50.0 | 66.7         |
| 1101_011               | 100.0        | 133.3        | 2.5                   | 250.0 | 333.3        | 4.5                   | 450.0 | 599.9        | 5                   | 50.0 | 66.7         |
| 1101_100               | 100.0        | 133.3        | 2.5                   | 250.0 | 333.3        | 5                     | 500.0 | 666.6        | 5                   | 50.0 | 66.7         |
|                        |              |              |                       |       |              |                       |       |              |                     |      |              |
| 1101_101               | 125.0        | 166.7        | 2                     | 250.0 | 333.3        | 3                     | 375.0 | 500.0        | 5                   | 50.0 | 66.7         |
| 1101_110               | 125.0        | 166.7        | 2                     | 250.0 | 333.3        | 4                     | 500.0 | 666.6        | 5                   | 50.0 | 66.7         |
|                        |              |              |                       |       |              |                       |       |              |                     |      |              |
| 1110_000               | 100.0        | 133.3        | 3                     | 300.0 | 400.0        | 3.5                   | 350.0 | 466.6        | 6                   | 50.0 | 66.7         |
| 1110_001               | 100.0        | 133.3        | 3                     | 300.0 | 400.0        | 4                     | 400.0 | 533.3        | 6                   | 50.0 | 66.7         |
| 1110_010               | 100.0        | 133.3        | 3                     | 300.0 | 400.0        | 4.5                   | 450.0 | 599.9        | 6                   | 50.0 | 66.7         |
| 1110_011               | 100.0        | 133.3        | 3                     | 300.0 | 400.0        | 5                     | 500.0 | 666.6        | 6                   | 50.0 | 66.7         |
| 1110_100               | 100.0        | 133.3        | 3                     | 300.0 | 400.0        | 5.5                   | 550.0 | 733.3        | 6                   | 50.0 | 66.7         |
|                        |              |              |                       |       |              |                       |       |              |                     |      |              |
| 1100_000               | Reserved     |              |                       |       |              |                       |       |              |                     |      |              |
| 1100_001               | Reserved     |              |                       |       |              |                       |       |              |                     |      |              |
| 1100_010               |              | Reserved     |                       |       |              |                       |       |              |                     |      |              |

| Table 17. Clock Configurations for PCI Host Mode (PC | I_MODCK=0) <sup>1,2</sup> (continued) |
|------------------------------------------------------|---------------------------------------|
|------------------------------------------------------|---------------------------------------|

<sup>1</sup> The "low" values are the minimum allowable frequencies for a given clock mode. The minimum bus frequency in a table entry guarantees only the required minimum CPU operating frequency. The "high" values are for the purpose of illustration only. Users must select a mode and input bus frequency so that the resulting configuration does not exceed the frequency rating of the user's device. The minimum CPU frequency is 150 MHz for commercial temperature devices and 175 MHz for extended temperature devices. The minimum CPM frequency is 120 MHz.

<sup>2</sup> PCI\_MODCK determines the PCI clock frequency range. SeeTable 18 for lower range configurations.

<sup>3</sup> MODCK\_H = hard reset configuration word [28–31] (see Section 5.4 in the SoC reference manual). MODCK[1-3] = three hardware configuration pins.

<sup>4</sup> CPM multiplication factor = CPM clock/bus clock

<sup>5</sup> CPU multiplication factor = Core PLL multiplication factor

<sup>6</sup> CPM\_CLK/PCI\_CLK ratio. When PCI\_MODCK = 0, the ratio of CPM\_CLK/PCI\_CLK should be calculated from SCCR[PCIDF] as follows:

 $CPM_CLK/PCI_CLK = (PCIDF + 1) / 2.$ 



| Mode <sup>3</sup> Bus Clock<br>(MHz) |                          |       |                     |          | CPM Clock<br>(MHz) CPU | CPU Clock<br>(MHz)                    |       | PCI   | PCI Clock<br>(MHz)              |      |      |
|--------------------------------------|--------------------------|-------|---------------------|----------|------------------------|---------------------------------------|-------|-------|---------------------------------|------|------|
| MODCK_H-<br>MODCK[1-3]               | Low                      | High  | Factor <sup>4</sup> | Low      | High                   | Multiplication<br>Factor <sup>5</sup> | Low   | High  | Division<br>Factor <sup>6</sup> | Low  | High |
|                                      |                          |       | Defau               | ult Mode | es (MO                 | DCK_H=0000)                           |       |       |                                 |      |      |
| 0000_000                             | 60.0                     | 100.0 | 2                   | 120.0    | 200.0                  | 2.5                                   | 150.0 | 250.0 | 4                               | 30.0 | 50.0 |
| 0000_001                             | 50.0                     | 100.0 | 2                   | 100.0    | 200.0                  | 3                                     | 150.0 | 300.0 | 4                               | 25.0 | 50.0 |
| 0000_010                             | 60.0                     | 120.0 | 2.5                 | 150.0    | 300.0                  | 3                                     | 180.0 | 360.0 | 6                               | 25.0 | 50.0 |
| 0000_011                             | 60.0                     | 120.0 | 2.5                 | 150.0    | 300.0                  | 3.5                                   | 210.0 | 420.0 | 6                               | 25.0 | 50.0 |
| 0000_100                             | 60.0                     | 120.0 | 2.5                 | 150.0    | 300.0                  | 4                                     | 240.0 | 480.0 | 6                               | 25.0 | 50.0 |
| 0000_101                             | 50.0                     | 100.0 | 3                   | 150.0    | 300.0                  | 3                                     | 150.0 | 300.0 | 6                               | 25.0 | 50.0 |
| 0000_110                             | 50.0                     | 100.0 | 3                   | 150.0    | 300.0                  | 3.5                                   | 175.0 | 350.0 | 6                               | 25.0 | 50.0 |
| 0000_111                             | 50.0                     | 100.0 | 3                   | 150.0    | 300.0                  | 4                                     | 200.0 | 400.0 | 6                               | 25.0 | 50.0 |
|                                      | Full Configuration Modes |       |                     |          |                        |                                       |       |       |                                 |      |      |
| 0001_000                             | 50.0                     | 100.0 | 3                   | 150.0    | 300.0                  | 5                                     | 250.0 | 500.0 | 6                               | 25.0 | 50.0 |
| 0001_001                             | 50.0                     | 100.0 | 3                   | 150.0    | 300.0                  | 6                                     | 300.0 | 600.0 | 6                               | 25.0 | 50.0 |
| 0001_010                             | 50.0                     | 100.0 | 3                   | 150.0    | 300.0                  | 7                                     | 350.0 | 700.0 | 6                               | 25.0 | 50.0 |
| 0001_011                             | 50.0                     | 100.0 | 3                   | 150.0    | 300.0                  | 8                                     | 400.0 | 800.0 | 6                               | 25.0 | 50.0 |
|                                      |                          |       |                     |          |                        |                                       | -     |       |                                 |      |      |
| 0010_000                             | 50.0                     | 100.0 | 4                   | 200.0    | 400.0                  | 5                                     | 250.0 | 500.0 | 8                               | 25.0 | 50.0 |
| 0010_001                             | 50.0                     | 100.0 | 4                   | 200.0    | 400.0                  | 6                                     | 300.0 | 600.0 | 8                               | 25.0 | 50.0 |
| 0010_010                             | 50.0                     | 100.0 | 4                   | 200.0    | 400.0                  | 7                                     | 350.0 | 700.0 | 8                               | 25.0 | 50.0 |
| 0010_011                             | 50.0                     | 100.0 | 4                   | 200.0    | 400.0                  | 8                                     | 400.0 | 800.0 | 8                               | 25.0 | 50.0 |
|                                      |                          |       |                     |          |                        |                                       |       |       |                                 |      |      |
| 0010_100                             | 37.5                     | 75.0  | 4                   | 150.0    | 300.0                  | 5                                     | 187.5 | 375.0 | 6                               | 25.0 | 50.0 |
| 0010_101                             | 37.5                     | 75.0  | 4                   | 150.0    | 300.0                  | 5.5                                   | 206.3 | 412.5 | 6                               | 25.0 | 50.0 |
| 0010_110                             | 37.5                     | 75.0  | 4                   | 150.0    | 300.0                  | 6                                     | 225.0 | 450.0 | 6                               | 25.0 | 50.0 |
|                                      |                          |       |                     |          |                        |                                       |       |       |                                 |      |      |
| 0011_000                             | 30.0                     | 50.0  | 5                   | 150.0    | 250.0                  | 5                                     | 150.0 | 250.0 | 5                               | 30.0 | 50.0 |
| 0011_001                             | 25.0                     | 50.0  | 5                   | 125.0    | 250.0                  | 6                                     | 150.0 | 300.0 | 5                               | 25.0 | 50.0 |
| 0011_010                             | 25.0                     | 50.0  | 5                   | 125.0    | 250.0                  | 7                                     | 175.0 | 350.0 | 5                               | 25.0 | 50.0 |
| 0011_011                             | 25.0                     | 50.0  | 5                   | 125.0    | 250.0                  | 8                                     | 200.0 | 400.0 | 5                               | 25.0 | 50.0 |
|                                      |                          |       |                     |          |                        |                                       |       |       |                                 |      |      |
| 0100_000                             |                          |       |                     |          |                        | Reserved                              |       |       |                                 |      |      |

# Table 18. Clock Configurations for PCI Host Mode (PCI\_MODCK=1)<sup>1,2</sup>



| Mode <sup>3</sup>      | PCI Clock<br>(MHz) |      | СРМ                                   |       | Clock<br>Hz) | CPU      | CPU Clock<br>(MHz) |                    | Bus | Bus Clock<br>(MHz) |      |
|------------------------|--------------------|------|---------------------------------------|-------|--------------|----------|--------------------|--------------------|-----|--------------------|------|
| MODCK_H-<br>MODCK[1-3] | Low                | High | Multiplication<br>Factor <sup>4</sup> | Low   | High High    | Low      | High               | Division<br>Factor | Low | High               |      |
|                        | 1                  |      |                                       |       |              |          |                    |                    |     |                    |      |
| 1000_000               |                    |      | 1                                     |       |              | Reserved |                    |                    |     |                    |      |
| 1000_001               | 50.0               | 66.7 | 3                                     | 150.0 | 200.0        | 2.5      | 150.0              | 166.7              | 2.5 | 60.0               | 80.0 |
| 1000_010               | 50.0               | 66.7 | 3                                     | 150.0 | 200.0        | 3        | 180.0              | 240.0              | 2.5 | 60.0               | 80.0 |
| 1000_011               | 50.0               | 66.7 | 3                                     | 150.0 | 200.0        | 3.5      | 210.0              | 280.0              | 2.5 | 60.0               | 80.0 |
| 1000_100               | 50.0               | 66.7 | 3                                     | 150.0 | 200.0        | 4        | 240.0              | 320.0              | 2.5 | 60.0               | 80.0 |
| 1000_101               | 50.0               | 66.7 | 3                                     | 150.0 | 200.0        | 4.5      | 270.0              | 360.0              | 2.5 | 60.0               | 80.0 |
| 1001 000               |                    |      |                                       |       |              | Decembed |                    |                    |     |                    |      |
| 1001_000               |                    |      |                                       |       |              | Reserved |                    |                    |     |                    |      |
| 1001_001               |                    |      |                                       |       |              | Reserved |                    |                    |     |                    |      |
| 1001_010               |                    |      |                                       |       |              | Reserved |                    |                    |     |                    |      |
| 1001_011               | 50.0               | 66.7 | 4                                     | 200.0 | 266.6        | 4        | 200.0              | 266.6              | 4   | 50.0               | 66.7 |
| 1001_100               | 50.0               | 66.7 | 4                                     | 200.0 | 266.6        | 4.5      | 225.0              | 300.0              | 4   | 50.0               | 66.7 |
| 1010_000               |                    |      |                                       |       |              | Reserved |                    |                    |     |                    |      |
| 1010_001               | 50.0               | 66.7 | 4                                     | 200.0 | 266.6        | 3        | 200.0              | 266.6              | 3   | 66.7               | 88.9 |
| 1010_010               | 50.0               | 66.7 | 4                                     | 200.0 | 266.6        | 3.5      | 233.3              | 311.1              | 3   | 66.7               | 88.9 |
| 1010_011               | 50.0               | 66.7 | 4                                     | 200.0 | 266.6        | 4        | 266.7              | 355.5              | 3   | 66.7               | 88.9 |
| 1010_100               | 50.0               | 66.7 | 4                                     | 200.0 |              |          | 300.0              | 400.0              | 3   | 66.7               | 88.9 |
|                        | 1                  |      |                                       |       |              |          |                    |                    | I   |                    |      |
| 1011_000               |                    |      |                                       |       |              | Reserved |                    |                    |     |                    |      |
| 1011_001               | 50.0               | 66.7 | 4                                     | 200.0 | 266.6        | 2.5      | 200.0              | 266.6              | 2.5 | 80.0               | 106. |
| 1011_010               | 50.0               | 66.7 | 4                                     | 200.0 | 266.6        | 3        | 240.0              | 320.0              | 2.5 | 80.0               | 106. |
| 1011_011               | 50.0               | 66.7 | 4                                     | 200.0 | 266.6        | 3.5      | 280.0              | 373.3              | 2.5 | 80.0               | 106. |
| 1011_100               | 50.0               | 66.7 | 4                                     | 200.0 | 266.6        | 4        | 320.0              | 426.6              | 2.5 | 80.0               | 106. |
|                        |                    |      |                                       |       |              |          |                    |                    |     |                    |      |
| 1011_101               | 50.0               | 66.7 | 4                                     | 200.0 | 266.6        | 2.5      | 250.0              | 333.3              | 2   | 100.0              | 133. |
|                        | 50.0               | 66.7 | 4                                     | 200.0 | 266.6        | 3        | 300.0              | 400.0              | 2   | 100.0              | 133. |
| 1011_110               |                    | 1    |                                       |       | l            |          |                    |                    |     |                    |      |

## Table 19. Clock Configurations for PCI Agent Mode (PCI\_MODCK=0)<sup>1,2</sup> (continued)



| Table 20. Clock Config | urations for PCI Agent | Mode (PCI MODCK=1 | ) <sup>1,2</sup> (continued) |
|------------------------|------------------------|-------------------|------------------------------|
|                        |                        |                   |                              |

| Mode <sup>3</sup>      |      | -        |                     | CPM Clock<br>CPM (MHz)<br>Multiplication |       | CPU<br>Multiplication | CPU Clock<br>(MHz) |       | Bus<br>Division | Bus Clock<br>(MHz) |       |
|------------------------|------|----------|---------------------|------------------------------------------|-------|-----------------------|--------------------|-------|-----------------|--------------------|-------|
| MODCK_H-<br>MODCK[1-3] | Low  | High     | Factor <sup>4</sup> | Low                                      | High  | Factor <sup>5</sup>   | Low                | High  | Factor          | Low                | High  |
| 0100_100               | 25.0 | 50.0     | 6                   | 150.0                                    | 300.0 | 4.5                   | 225.0              | 450.0 | 3               | 50.0               | 100.0 |
|                        |      |          |                     |                                          |       |                       |                    |       |                 |                    |       |
| 0101_000               | 30.0 | 50.0     | 5                   | 150.0                                    | 250.0 | 2.5                   | 150.0              | 250.0 | 2.5             | 60.0               | 100.0 |
| 0101_001               | 25.0 | 50.0     | 5                   | 125.0                                    | 250.0 | 3                     | 150.0              | 300.0 | 2.5             | 50.0               | 100.0 |
| 0101_010               | 25.0 | 50.0     | 5                   | 125.0                                    | 250.0 | 3.5                   | 175.0              | 350.0 | 2.5             | 50.0               | 100.0 |
| 0101_011               | 25.0 | 50.0     | 5                   | 125.0                                    | 250.0 | 4                     | 200.0              | 400.0 | 2.5             | 50.0               | 100.0 |
| 0101_100               | 25.0 | 50.0     | 5                   | 125.0                                    | 250.0 | 4.5                   | 225.0              | 450.0 | 2.5             | 50.0               | 100.0 |
| 0101_101               | 25.0 | 50.0     | 5                   | 125.0                                    | 250.0 | 5                     | 250.0              | 500.0 | 2.5             | 50.0               | 100.0 |
| 0101_110               | 25.0 | 50.0     | 5                   | 125.0                                    | 250.0 | 5.5                   | 275.0              | 550.0 | 2.5             | 50.0               | 100.0 |
|                        |      |          |                     |                                          |       |                       |                    |       |                 |                    |       |
| 0110_000               |      |          |                     |                                          |       | Reserved              |                    |       |                 |                    |       |
| 0110_001               | 25.0 | 50.0     | 8                   | 200.0                                    | 400.0 | 3                     | 200.0              | 400.0 | 3               | 66.7               | 133.3 |
| 0110_010               | 25.0 | 50.0     | 8                   | 200.0                                    | 400.0 | 3.5                   | 233.3              | 466.7 | 3               | 66.7               | 133.3 |
| 0110_011               | 25.0 | 50.0     | 8                   | 200.0                                    | 400.0 | 4                     | 266.7              | 533.3 | 3               | 66.7               | 133.3 |
| 0110_100               | 25.0 | 50.0     | 8                   | 200.0                                    | 400.0 | 4.5                   | 300.0              | 600.0 | 3               | 66.7               | 133.3 |
|                        |      |          |                     |                                          |       |                       |                    |       |                 |                    |       |
| 0111_000               | 25.0 | 50.0     | 6                   | 150.0                                    | 300.0 | 2                     | 150.0              | 300.0 | 2               | 75.0               | 150.0 |
| 0111_001               | 25.0 | 50.0     | 6                   | 150.0                                    | 300.0 | 2.5                   | 187.5              | 375.0 | 2               | 75.0               | 150.0 |
| 0111_010               | 25.0 | 50.0     | 6                   | 150.0                                    | 300.0 | 3                     | 225.0              | 450.0 | 2               | 75.0               | 150.0 |
| 0111_011               | 25.0 | 50.0     | 6                   | 150.0                                    | 300.0 | 3.5                   | 262.5              | 525.0 | 2               | 75.0               | 150.0 |
|                        |      |          |                     |                                          |       |                       |                    |       |                 |                    |       |
| 1000_000               |      |          |                     |                                          |       | Reserved              |                    |       |                 |                    |       |
| 1000_001               | 25.0 | 50.0     | 6                   | 150.0                                    | 300.0 | 2.5                   | 150.0              | 300.0 | 2.5             | 60.0               | 120.0 |
| 1000_010               | 25.0 | 50.0     | 6                   | 150.0                                    | 300.0 | 3                     | 180.0              | 360.0 | 2.5             | 60.0               | 120.0 |
| 1000_011               | 25.0 | 50.0     | 6                   | 150.0                                    | 300.0 | 3.5                   | 210.0              | 420.0 | 2.5             | 60.0               | 120.0 |
| 1000_100               | 25.0 | 50.0     | 6                   | 150.0                                    | 300.0 | 4                     | 240.0              | 480.0 | 2.5             | 60.0               | 120.0 |
| 1000_101               | 25.0 | 50.0     | 6                   | 150.0                                    | 300.0 | 4.5                   | 270.0              | 540.0 | 2.5             | 60.0               | 120.0 |
|                        |      |          | -                   |                                          |       | •                     |                    |       |                 |                    |       |
| 1001_000               |      |          |                     |                                          |       | Reserved              |                    |       |                 |                    |       |
| 1001_001               |      | Reserved |                     |                                          |       |                       |                    |       |                 |                    |       |



Pinout

### Table 21. Pinout (continued)

| Pin Na                                 |                      |      |
|----------------------------------------|----------------------|------|
| MPC8272/MPC8248 and<br>MPC8271/MPC8247 | MPC8272/MPC8271 Only | Ball |
| PCI_II                                 | RDY CONTRACT         | AF15 |
| PCI_S                                  | TOP                  | AE15 |
| PCI_DE                                 | VSEL                 | AE14 |
| PCI_ID                                 | DSEL                 | AC17 |
| PCI_P                                  | ERR                  | AD14 |
| PCI_S                                  | ERR                  | AD13 |
| PCI_R                                  | EQ0                  | AE20 |
| PCI_REQ1/CI                            | PCI_HS_ES            | AF14 |
| PCI_G                                  | NTO                  | AD20 |
| PCI_GNT1/CP                            | CI_HS_LED            | AE13 |
| PCI_GNT2/CPC                           | CI_HS_ENUM           | AF21 |
| PCI_F                                  | AST                  | AF22 |
| PCI_I                                  | NTA                  | AE21 |
| PCI_R                                  | EQ2                  | AB14 |
| DLLC                                   | DUT                  | AC22 |
| PCI_/                                  | AD0                  | AF7  |
| PCI_/                                  | AD1                  | AE10 |
| PCI_/                                  | AD2                  | AB10 |
| PCI_/                                  | AD3                  | AD10 |
| PCI_/                                  | AD4                  | AE9  |
| PCI_/                                  | AD5                  | AF8  |
| PCI_/                                  | AD6                  | AC10 |
| PCI_/                                  | AD7                  | AE11 |
| PCI_/                                  | AD8                  | AB11 |
| PCI_/                                  | AD9                  | AF10 |
| PCI_A                                  | AF9                  |      |
| PCI_A                                  | D11                  | AB12 |
| PCI_A                                  | D12                  | AC12 |
| PCI_A                                  | D13                  | AD12 |
| PCI_A                                  | D14                  | AF11 |
| PCI_A                                  | D15                  | AB13 |



| Table 21. Pinout (c | ontinued) |
|---------------------|-----------|
|---------------------|-----------|

| Pin Na                                 | ame                  |      |
|----------------------------------------|----------------------|------|
| MPC8272/MPC8248 and<br>MPC8271/MPC8247 | MPC8272/MPC8271 Only | Ball |
| PCI_A                                  | D16                  | AE16 |
| PCI_A                                  | D17                  | AF17 |
| PCI_A                                  | D18                  | AD16 |
| PCI_A                                  | D19                  | AC16 |
| PCI_A                                  | D20                  | AF18 |
| PCI_A                                  | D21                  | AB16 |
| PCI_A                                  | D22                  | AD17 |
| PCI_A                                  | D23                  | AF19 |
| PCI_A                                  | D24                  | AB17 |
| PCI_A                                  | D25                  | AF20 |
| PCI_A                                  | D26                  | AE19 |
| PCI_A                                  | D27                  | AC18 |
| PCI_A                                  | D28                  | AB18 |
| PCI_A                                  | D29                  | AD19 |
| PCI_A                                  | D30                  | AD21 |
| PCI_A                                  | D31                  | AC20 |
| PCI_CC                                 | i/BE0                | AE12 |
| PCI_C1                                 | /BE1                 | AF13 |
| PCI_C2                                 | Ø/BE2                | AC15 |
| PCI_C3                                 | 3/BE3                | AE18 |
| IRQ0/NM                                | I_OUT                | A17  |
| TRS                                    | T <sup>2</sup>       | E21  |
| TC                                     | <                    | B22  |
| ТМ                                     | S                    | C23  |
| TD                                     | 1                    | B24  |
| TD                                     | 0                    | A22  |
| TRI                                    | S                    | B23  |
| PORESET <sup>2</sup>                   | PCI_RST              | C24  |
| HRES                                   | SET                  | D22  |
| SRES                                   | SET                  | F22  |
| RSTC                                   | ONF                  | A24  |



Pinout

### Table 21. Pinout (continued)

| Pin Nar                                |                  |                   |
|----------------------------------------|------------------|-------------------|
| MPC8272/MPC8248 and<br>MPC8271/MPC8247 | Ball             |                   |
| PC17/CLK15/BR0                         | GO8/DONE2        | T26 <sup>3</sup>  |
| PC18/CLK14/                            | TGATE2           | R26 <sup>3</sup>  |
| PC19/CLK13/BRG                         | GO7/TGATE1       | P24 <sup>3</sup>  |
| PC20/CLK12/                            | USBOE            | L26 <sup>3</sup>  |
| PC21/CLK11/BRC                         | GO6/CP_INT       | L24 <sup>3</sup>  |
| PC22/CLK10/DONE3                       | FCC1_UT_TXPRTY   | L23 <sup>3</sup>  |
| PC23/CLK9/BRGO                         | 5/DACK3/CD1      | K24 <sup>3</sup>  |
| PC24/CLK8/TIN3/TOUT                    | 4/DREQ2/BRGO1    | K23 <sup>3</sup>  |
| PC25/CLK7/BRGO4/                       | DACK2/SPISEL     | F26 <sup>3</sup>  |
| PC26/CLK6/TOU                          | JT3/TMCLK        | H23 <sup>3</sup>  |
| PC27/CLK5/BRGO3/TOUT1                  | FCC1_UT_RXPRTY   | K22 <sup>3</sup>  |
| PC28/CLK4/TIN1/T                       | OUT2/SPICLK      | D25 <sup>3</sup>  |
| PC29/CLK3/TIN2/E                       | BRGO2/CTS1       | F24 <sup>3</sup>  |
| PD7/SMSYN2                             | FCC1_UT_TXADDR3  | AB21 <sup>3</sup> |
| PD14/I2C                               | SCL              | AC26 <sup>3</sup> |
| PD15/I2C                               | SDA              | Y23 <sup>3</sup>  |
| PD16/SPIMISO                           | FCC1_UT_TXPRTY   | AA25 <sup>3</sup> |
| PD17/BRGO2/SPIMOSI                     | FCC1_UT_RXPRTY   | Y26 <sup>3</sup>  |
| PD18/SPICLK                            | FCC1_UT_RXADDR4  | W25 <sup>3</sup>  |
| PD19/SPISEL/BRGO1                      | FCC1_UT_TXADDR4  | V25 <sup>3</sup>  |
| PD20/RTS4/L1I                          | RSYNCA2          | R24 <sup>3</sup>  |
| PD21/TXD4/L1                           | IRXD0A2          | P23 <sup>3</sup>  |
| PD22/RXD4/L                            | 1TXD0A2          | N25 <sup>3</sup>  |
| PD23/RTS3/U                            | JSB_TP           | K26 <sup>3</sup>  |
| PD24/TXD3/U                            | K25 <sup>3</sup> |                   |
| PD25/RXD3/U                            | J25 <sup>3</sup> |                   |
| PD29/RTS1                              | FCC1_UT_RXADDR3  | C26 <sup>3</sup>  |
| PD30/TX                                | (D1              | E24 <sup>3</sup>  |
| PD31/R>                                | KD1              | B25 <sup>3</sup>  |
| VCCSY                                  | Ń                | C18               |
| VCCSY                                  | N1               | K6                |



# 9.2 Mechanical Dimensions

This figure provides the mechanical dimensions and bottom surface nomenclature of the 516 PBGA package.



Figure 14. Mechanical Dimensions and Bottom Surface Nomenclature—516 PBGA



Ordering Information

# **10 Ordering Information**

This figure provides an example of the Freescale part numbering nomenclature for the SoC. In addition to the processor frequency, the part numbering scheme also consists of a part modifier that indicates any enhancement(s) in the part from the original production design. Each part number also contains a revision code that refers to the die mask revision number and is specified in the part numbering scheme for identification purposes only. For more information, contact your local Freescale sales office.



Figure 15. Freescale Part Number Key

# **11 Document Revision History**

This table summarizes changes to this document.

| Table 23. Document Revision History |
|-------------------------------------|
|-------------------------------------|

| Revision | Date    | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | 09/2011 | In Figure 15, "Freescale Part Number Key," added speed decoding information below processor frequency information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2        | 12/2008 | <ul> <li>Modified Figure 5, "SCC/SMC/SPI/I2C External Clock Diagram," and added second section of figure notes.</li> <li>In Table 12, modified "Data bus in pipeline mode" row and showed 66 MHz as "N/A."</li> <li>In Section 10, "Ordering Information," added "F = 133" to CPU/CPM/Bus Frequency.</li> <li>Added footnote concerning CPM_CLK/PCI_CLK ratio to column "PCI Division Factor" in Table 17, "Clock Configurations for PCI Host Mode (PCI_MODCK=0)," and Table 18, "Clock Configurations for PCI Host Mode (PCI_MODCK=1),."</li> <li>Removed overbar from DLL_ENABLE in Table 21, "Pinout."</li> </ul> |
| 1.5      | 12/2006 | Section 6, "AC Electrical Characteristics," removed deratings statement and clarified AC timing descriptions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1.4      | 05/2006 | Added row for 133 MHz configurations to Table 8.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1.3      | 02/2006 | Inserted Section 6.3, "JTAG Timings."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



| Revision | Date    | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.2      | 09/2005 | <ul> <li>Added 133-MHz to the list of frequencies in the opening sentence of Section 6, "AC Electrical Characteristics".</li> <li>Added 133 MHz columns to Table 9, Table 11, Table 12, and Table 13.</li> <li>Added footnote 2 to Table 13.</li> <li>Added the conditions note directly above Table 12.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1.1      | 01/2005 | Modification for correct display of assertion level ("overbar") for some signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1.0      | 12/2004 | <ul> <li>Section 1.1: Added 8:1 ratio to Internal CPM/bus clock multiplier values</li> <li>Section 2: removed voltage tracking note</li> <li>Table 3: Note 2 updated regarding VDD/VCCSYN relationship to VDDH during power-on reset</li> <li>Table 4: Updated VDD and VCCSYN to 1.425 V - 1.575 V</li> <li>Table 8: Note 2 updated to reflect VIH=2.5 for TCK, TRST, PORESET; request for external pull-up removed.</li> <li>Section 4.6: Updated description of layout practices</li> <li>Table 8: Note 3 added regarding IIC compatibility</li> <li>Table 8: Note 3 added regarding IIC compatibility</li> <li>Table 8: Note 3 added regarding IIC compatibility</li> <li>Table 9: updated PCI impedance to 27Ω, updated 60x and MEMC values and added note to reflect configurable impedance</li> <li>Section 6: Added sentence providing derating factor</li> <li>Section 6.1: added Note: Rise/Fall Time on CPM Input Pins</li> <li>Table 9: updated values for following specs: sp36b, sp37a, sp38a, sp39a, sp38b, sp40, sp41, sp42, sp43, sp42a</li> <li>Table 11: updated values for following specs: sp16a, sp16b, sp18a, sp18b, sp20, sp21, sp22</li> <li>Section 6.2: added Spread spectrum clocking note</li> <li>Section 7: unit of ns added to Tval notes</li> <li>Section 7: unit of ns added to Tval notes</li> <li>Section 7: Updated all notes to reflect updated CPU Fmin of 150 MHz commercial temp devices, 175 MHz extended temp; CPM Fmin of 120 MHz.</li> <li>Section 7: "Clock Configuration Modes": Updated all table footnotes reflect updated CPU Fmin of 120 MHz.</li> <li>Table 21: commercial temp devices, 175 MHz extended temp; CPM Fmin of 120 MHz.</li> <li>Table 21: cornect superscript of footnote number after pin AD22</li> <li>Table 21: remove DONE3 from PC12</li> <li>Table 21: signals referring to TDMs C2 and D2 removed</li> </ul> |