

#### Welcome to E-XFL.COM

### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

### Details

E·XF

| Product Status                  | Active                                                      |
|---------------------------------|-------------------------------------------------------------|
| Core Processor                  | PowerPC G2_LE                                               |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                              |
| Speed                           | 400MHz                                                      |
| Co-Processors/DSP               | Communications; RISC CPM                                    |
| RAM Controllers                 | DRAM, SDRAM                                                 |
| Graphics Acceleration           | No                                                          |
| Display & Interface Controllers |                                                             |
| Ethernet                        | 10/100Mbps (2)                                              |
| SATA                            |                                                             |
| USB                             | USB 2.0 (1)                                                 |
| Voltage - I/O                   | 3.3V                                                        |
| Operating Temperature           | -40°C ~ 105°C (TA)                                          |
| Security Features               | -                                                           |
| Package / Case                  | 516-BBGA                                                    |
| Supplier Device Package         | 516-PBGA (27x27)                                            |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8271cvrtiea |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Overview

- One of the FCCs supports ATM (MPC8272 and MPC8271 only)—full-duplex SAR at 155 Mbps, 8-bit UTOPIA interface 31 Mphys, AAL5, AAL1, AAL2, AAL0 protocols, TM 4.0 CBR, VBR, UBR, ABR traffic types, up to 64-K external connections
- Three serial communications controllers (SCCs) identical to those on the MPC860 supporting the digital portions of the following protocols:
  - Ethernet/IEEE 802.3 CDMA/CS
  - HDLC/SDLC and HDLC bus
  - Universal asynchronous receiver transmitter (UART)
  - Synchronous UART
  - Binary synchronous (BiSync) communications
  - Transparent
  - QUICC multichannel controller (QMC) up to 64 channels
    - Independent transmit and receive routing, frame synchronization.
    - Serial-multiplexed (full-duplex) input/output 2048, 1544, and 1536 Kbps PCM highways
    - Compatible with T1/DS1 24-channel and CEPT E1 32-channel PCM highway, ISDN basic rate, ISDN primary rate, and user defined.
    - Subchanneling on each time slot.
    - Independent transmit and receive routing, frame synchronization and clocking
    - Concatenation of any not necessarily consecutive time slots to channels independently for receiver/transmitter
    - Supports H1,H11, and H12 channels
    - Allows dynamic allocation of channels
  - SCC3 in NMSI mode is not usable when USB is enabled.
- Two serial management controllers (SMCs), identical to those of the MPC860
  - Provides management for BRI devices as general-circuit interface (GCI) controllers in time-division-multiplexed (TDM) channels
  - Transparent
  - UART (low-speed operation)
- One serial peripheral interface identical to the MPC860 SPI
- One  $I^2C$  controller (identical to the MPC860  $I^2C$  controller)
  - Microwire compatible
  - Multiple-master, single-master, and slave modes
- Up to two TDM interfaces
  - Supports one groups of two TDM channels
  - 1024 bytes of SI RAM
- Eight independent baud rate generators and 14 input clock pins for supplying clocks to FCC, SCC, SMC, and USB serial channels
- Four independent 16-bit timers that can be interconnected as two 32-bit timers



**DC Electrical Characteristics** 

| Characteristic          | Symbol          | Min | Мах | Unit |
|-------------------------|-----------------|-----|-----|------|
| I <sub>OL</sub> = 6.0mA | V <sub>OL</sub> | —   | 0.4 | V    |
| BR                      | _               |     |     |      |
| BG/IRQ6                 |                 |     |     |      |
| ABB/IRQ2                |                 |     |     |      |
| TS                      |                 |     |     |      |
| A[0-31]                 |                 |     |     |      |
| TT[0-4]                 |                 |     |     |      |
| TBST                    |                 |     |     |      |
| TSIZE[0-3]              |                 |     |     |      |
| AACK                    |                 |     |     |      |
| ARTRY                   |                 |     |     |      |
| DBG/IRQ7                |                 |     |     |      |
| DBB/IRQ3                |                 |     |     |      |
|                         |                 |     |     |      |
|                         |                 |     |     |      |
|                         |                 |     |     |      |
| IRQ5/TBEN/EXT_DBG3/CINT |                 |     |     |      |
| PSDVAL<br>TA            |                 |     |     |      |
|                         |                 |     |     |      |
| GBL/IRQ1                |                 |     |     |      |
| CI/BADDR29/IRQ2         |                 |     |     |      |
| WT/BADDR30/IRQ3         |                 |     |     |      |
| BADDR31/IRQ5/CINT       |                 |     |     |      |
| CPU_BR/INT_OUT          |                 |     |     |      |
| IRQ0/NMI_OUT            |                 |     |     |      |
| PORESET/PCI_RST         |                 |     |     |      |
| HRESET                  |                 |     |     |      |
| SRESET                  |                 |     |     |      |
| RSTCONF                 |                 |     |     |      |
|                         |                 |     |     |      |

# Table 5. DC Electrical Characteristics<sup>1</sup> (continued)



### **DC Electrical Characteristics**

| Characteristic                     | Symbol          | Min | Max | Unit |
|------------------------------------|-----------------|-----|-----|------|
| I <sub>OL</sub> = 5.3mA            | V <sub>OL</sub> |     | 0.4 | V    |
| <u>ČŠ</u> [0–5]                    | 01              |     |     |      |
| CS6/BCTL1/SMI                      |                 |     |     |      |
| CS7/TLBSYNC                        |                 |     |     |      |
| BADDR27/ IRQ1                      |                 |     |     |      |
| BADDR28/ IRQ2                      |                 |     |     |      |
| ALE/ IRQ4                          |                 |     |     |      |
| BCTL0                              |                 |     |     |      |
| PWE[0-7]/PSDDQM[0-7]/PBS[0-7]      |                 |     |     |      |
| PSDA10/PGPL0                       |                 |     |     |      |
| PSDWE/PGPL1                        |                 |     |     |      |
| POE/PSDRAS/PGPL2                   |                 |     |     |      |
| PSDCAS/PGPL3                       |                 |     |     |      |
| PGTA/PUPMWAIT/PGPL4                |                 |     |     |      |
| PSDAMUX/PGPL5                      |                 |     |     |      |
| PCI_CFG0 (PCI_HOST_EN)             |                 |     |     |      |
| PCI_CFG1 (PCI_ARB_EN)              |                 |     |     |      |
| PCI_CFG2 (DLL_ENABLE)              |                 |     |     |      |
| MODCK1/RSRV/TC(0)/BNKSEL(0)        |                 |     |     |      |
| MODCK2/CSE0/TC(1)/BNKSEL(1)        |                 |     |     |      |
| MODCK3CSE1/TC(2)/BNKSEL(2)         |                 |     |     |      |
| $I_{OL} = 3.2 \text{mA}$           |                 |     |     |      |
| PCI_PAR                            |                 |     |     |      |
| PCI_FRAME                          |                 |     |     |      |
| PCI_TRDY                           |                 |     |     |      |
| PCI_IRDY                           |                 |     |     |      |
| PCI_STOP                           |                 |     |     |      |
| PCI_DEVSEL                         |                 |     |     |      |
| PCI_IDSEL                          |                 |     |     |      |
| PCI_PERR                           |                 |     |     |      |
| PCI_SERR                           |                 |     |     |      |
| PCI_REQ0                           |                 |     |     |      |
| PCI_REQ1/ CPI_HS_ES                |                 |     |     |      |
| PCI_GNT0                           |                 |     |     |      |
| PCI_GNT1/ CPI_HS_LES               |                 |     |     |      |
| PCI_GNT2/ CPI_HS_ENUM              |                 |     |     |      |
| PCI_RST                            |                 |     |     |      |
| PCI_INTA                           |                 |     |     |      |
| PCI_REQ2                           |                 |     |     |      |
| DLLOUT                             |                 |     |     |      |
| PCI_AD(0-31)                       |                 |     |     |      |
| PCI_AD(0-31)<br>PCI_C(0-3)/BE(0-3) |                 |     |     |      |
| PA[8–31]                           |                 |     |     |      |
| PB[18–31]                          |                 |     |     |      |
| PC[0–1,4–29]                       |                 |     |     |      |
| PD[7–25, 29–31]                    |                 |     |     |      |
| TDO                                |                 |     |     |      |
|                                    |                 |     |     |      |

# Table 5. DC Electrical Characteristics<sup>1</sup> (continued)

The default configuration of the CPM pins (PA[8-31], PB[18-31], PC[0-1,4-29], PD[7-25, 29-31]) is input. To prevent excessive DC current, it is recommended either to pull unused pins to GND or VDDH, or to configure them as outputs.

 <sup>2</sup> TCK, TRST and PORESET have min VIH = 2.5V.
 <sup>3</sup> V<sub>IL</sub> for IIC interface does not match IIC standard, but does meet IIC standard for V<sub>OL</sub> and should not cause any compatibility issue.

<sup>4</sup> The leakage current is measured for nominal VDDH,VCCSYN, and VDD.



Thermal Characteristics

<sup>4</sup> MPC8280, MPC8275VR, MPC8275ZQ only.

# 4 Thermal Characteristics

This table describes thermal characteristics. See Table 2 for information on a given SoC's package. Discussions of each characteristic are provided in Section 4.1, "Estimation with Junction-to-Ambient Thermal Resistance," through Section 4.7, "References." For the these discussions,  $P_D = (V_{DD} \times I_{DD}) + PI/O$ , where PI/O is the power dissipation of the I/O drivers.

| Characteristic                       | Symbol                | Value | Unit       | Air Flow           |      |                    |
|--------------------------------------|-----------------------|-------|------------|--------------------|------|--------------------|
| Junction-to-ambient—                 | 27                    |       |            |                    | 0000 | Natural convection |
| single-layer board <sup>1</sup>      | $R_{	heta JA}$        | 21    | °C/W       | 1 m/s              |      |                    |
| Junction-to-ambient-                 | 5                     | 19    | - <b>-</b> | Natural convection |      |                    |
| four-layer board                     | $R_{	heta JA}$        | 16    | °C/W       | 1 m/s              |      |                    |
| Junction-to-board <sup>2</sup>       | $R_{	hetaJB}$         | 11    | °C/W       | —                  |      |                    |
| Junction-to-case <sup>3</sup>        | $R_{	extsf{	heta}JC}$ | 8     | °C/W       | —                  |      |                    |
| Junction-to-package top <sup>4</sup> | $R_{	extsf{	heta}JT}$ | 2     | °C/W       | _                  |      |                    |

**Table 7. Thermal Characteristics** 

<sup>1</sup> Assumes no thermal vias

<sup>2</sup> Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

<sup>3</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).

<sup>4</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

# 4.1 Estimation with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, in C can be obtained from the following equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_A$  = ambient temperature (°C)

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in package

The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity  $T_I - T_A$ ) are possible.



AC Electrical Characteristics

# 6 AC Electrical Characteristics

The following sections include illustrations and tables of clock diagrams, signals, and CPM outputs and inputs for 66.67/83.33/100/133 MHz devices. Note that AC timings are based on a 50-pf load for MAX Delay and 10-pf load for MIN delay. Typical output buffer impedances are shown in this table.

| Output Buffers    | Typical Impedance ( $\Omega$ ) |
|-------------------|--------------------------------|
| 60x bus           | 45 or 27 <sup>2</sup>          |
| Memory controller | 45 or 27 <sup>2</sup>          |
| Parallel I/O      | 45                             |
| PCI               | 27                             |

<sup>1</sup> These are typical values at 65° C. Impedance may vary by ±25% with process and temperature.

<sup>2</sup> Impedance value is selected through SIUMCR[20,21]. See the SoC reference manual.

# 6.1 CPM AC Characteristics

This table lists CPM output characteristics.

| Spec N  | lumber         |                                               | Value (ns)    |           |            |            |               |           |            |            |  |
|---------|----------------|-----------------------------------------------|---------------|-----------|------------|------------|---------------|-----------|------------|------------|--|
| Max Min | Characteristic | N                                             | Maximum Delay |           |            |            | Minimum Delay |           |            |            |  |
|         | Min            |                                               |               | 83<br>MHz | 100<br>MHz | 133<br>MHz | 66<br>MHz     | 83<br>MHz | 100<br>MHz | 133<br>MHz |  |
| sp36a   | sp37a          | FCC outputs—internal clock (NMSI)             | 6             | 5.5       | 5.5        | 5.5        | 0.5           | 0.5       | 0.5        | 0.5        |  |
| sp36b   | sp37b          | FCC outputs—external clock (NMSI)             | 8             | 8         | 8          | 8          | 2             | 2         | 2          | 2          |  |
| sp38a   | sp39a          | SCC/SMC/SPI/I2C outputs—internal clock (NMSI) | 10            | 10        | 10         | 10         | 0             | 0         | 0          | 0          |  |
| sp38b   | sp39b          | SCC/SMC/SPI/I2C outputs—external clock (NMSI) | 8             | 8         | 8          | 8          | 2             | 2         | 2          | 2          |  |
| sp40    | sp41           | TDM outputs/SI                                | 11            | 11        | 11         | 11         | 2.5           | 2.5       | 2.5        | 2.5        |  |
| sp42    | sp43           | TIMER/IDMA outputs                            | 11            | 11        | 11         | 11         | 0.5           | 0.5       | 0.5        | 0.5        |  |
| sp42a   | sp43a          | PIO outputs                                   | 11            | 11        | 11         | 11         | 0.5           | 0.5       | 0.5        | 0.5        |  |

## Table 10. AC Characteristics for CPM Outputs<sup>1</sup>

<sup>1</sup> Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.





This table lists CPM input characteristics.

### NOTE: Rise/Fall Time on CPM Input Pins

It is recommended that the rise/fall time on CPM input pins should not exceed 5 ns. This should be enforced especially on clock signals. Rise time refers to signal transitions from 10% to 90% of VCC; fall time refers to transitions from 90% to 10% of VCC.

| Spec N     | Spec Number    |                                              | Value (ns) |            |            |           |           |            |            |     |  |
|------------|----------------|----------------------------------------------|------------|------------|------------|-----------|-----------|------------|------------|-----|--|
| Setup Hold | Characteristic |                                              | Setup      |            |            |           | Hold      |            |            |     |  |
|            |                |                                              | 83<br>MHz  | 100<br>MHz | 133<br>MHz | 66<br>MHz | 83<br>MHz | 100<br>MHz | 133<br>MHz |     |  |
| sp16a      | sp17a          | FCC inputs—internal clock (NMSI)             | 6          | 6          | 6          | 6         | 0         | 0          | 0          | 0   |  |
| sp16b      | sp17b          | FCC inputs—external clock (NMSI)             | 2.5        | 2.5        | 2.5        | 2.5       | 2         | 2          | 2          | 2   |  |
| sp18a      | sp19a          | SCC/SMC/SPI/I2C inputs—internal clock (NMSI) | 6          | 6          | 6          | 6         | 0         | 0          | 0          | 0   |  |
| sp18b      | sp19b          | SCC/SMC/SPI/I2C inputs—external clock (NMSI) | 4          | 4          | 4          | 4         | 2         | 2          | 2          | 2   |  |
| sp20       | sp21           | TDM inputs/SI                                | 3          | 3          | 3          | 3         | 2.5       | 2.5        | 2.5        | 2.5 |  |
| sp22       | sp23           | PIO/TIMER/IDMA inputs                        | 8          | 8          | 8          | 8         | 0.5       | 0.5        | 0.5        | 0.5 |  |

## Table 11. AC Characteristics for CPM Inputs<sup>1</sup>

<sup>1</sup> Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.

### NOTE

Although the specifications generally reference the rising edge of the clock, the following AC timing diagrams also apply when the falling edge is the active edge.

This figure shows the FCC internal clock.



Figure 3. FCC Internal Clock Diagram



**AC Electrical Characteristics** 

This figure shows signal behavior in MEMC mode.



Figure 10. MEMC Mode Diagram

NOTE

Generally, all SoC bus and system output signals are driven from the rising edge of the input clock (CLKin). Memory controller signals, however, trigger on four points within a CLKin cycle. Each cycle is divided by four internal ticks: T1, T2, T3, and T4. T1 always occurs at the rising edge, and T3 at the falling edge, of CLKin. However, the spacing of T2 and T4 depends on the PLL clock ratio selected, as shown in Table 14.

| Table 14. | . Tick Spacing for Memory Controller Signals |
|-----------|----------------------------------------------|
|-----------|----------------------------------------------|

| PLL Clock Ratio         | Tick Spacing (T1 Occurs at the Rising Edge of CLKin) |           |             |  |  |  |  |
|-------------------------|------------------------------------------------------|-----------|-------------|--|--|--|--|
|                         | T2                                                   | тз        | Т4          |  |  |  |  |
| 1:2, 1:3, 1:4, 1:5, 1:6 | 1/4 CLKin                                            | 1/2 CLKin | 3/4 CLKin   |  |  |  |  |
| 1:2.5                   | 3/10 CLKin                                           | 1/2 CLKin | 8/10 CLKin  |  |  |  |  |
| 1:3.5                   | 4/14 CLKin                                           | 1/2 CLKin | 11/14 CLKin |  |  |  |  |

This table is a representation of the information in Table 14.



Figure 11. Internal Tick Spacing for Memory Controller Signals



**AC Electrical Characteristics** 

## NOTE

The UPM machine outputs change on the internal tick determined by the memory controller programming; the AC specifications are relative to the internal tick. Note that SDRAM and GPCM machine outputs change on CLKin's rising edge.

# 6.3 JTAG Timings

This table lists the JTAG timings.

| Parameter                                                                 | Symbol <sup>2</sup>                        | Min      | Max      | Unit     | Notes      |
|---------------------------------------------------------------------------|--------------------------------------------|----------|----------|----------|------------|
| JTAG external clock frequency of operation                                | f <sub>JTG</sub>                           | 0        | 33.3     | MHz      | —          |
| JTAG external clock cycle time                                            | t <sub>JTG</sub>                           | 30       |          | ns       | —          |
| JTAG external clock pulse width measured at 1.4V                          | t <sub>JTKHKL</sub>                        | 15       |          | ns       | —          |
| JTAG external clock rise and fall times                                   | t <sub>JTGR</sub> and<br>t <sub>JTGF</sub> | 0        | 5        | ns       | 6          |
| TRST assert time                                                          | t <sub>TRST</sub>                          | 25       | _        | ns       | 3,6        |
| Input setup times<br>Boundary-scan data<br>TMS, TDI                       | t <sub>JTDVKH</sub><br>t <sub>JTIVKH</sub> | 4<br>4   | _        | ns<br>ns | 4,7<br>4,7 |
| Input hold times<br>Boundary-scan data<br>TMS, TDI                        | t <sub>JTDXKH</sub><br>t <sub>JTIXKH</sub> | 10<br>10 |          | ns<br>ns | 4,7<br>4,7 |
| Output valid times<br>Boundary-scan data<br>TDO                           | t <sub>JTKLDV</sub><br>t <sub>JTKLOV</sub> |          | 10<br>10 | ns<br>ns | 5 7<br>5 7 |
| Output hold times<br>Boundary-scan data<br>TDO                            | t <sub>JTKLDX</sub><br>t <sub>JTKLOX</sub> | 1<br>1   |          | ns<br>ns | 5,7<br>5,7 |
| JTAG external clock to output high impedance<br>Boundary-scan data<br>TDO | t <sub>JTKLDZ</sub><br>t <sub>JTKLOZ</sub> | 1        | 10<br>10 | ns<br>ns | 5,6<br>5,6 |

Table 15. JTAG Timings<sup>1</sup>

<sup>I</sup> All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load. Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.

<sup>2</sup> The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t(<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub></sub>

- <sup>3</sup> TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- <sup>4</sup> Non-JTAG signal input timing with respect to t<sub>TCLK</sub>.
- <sup>5</sup> Non-JTAG signal output timing with respect to t<sub>TCLK</sub>.
- <sup>6</sup> Guaranteed by design.
- <sup>7</sup> Guaranteed by design and device characterization.



\_\_\_\_\_

| Mode <sup>3</sup>                                          | Bus Clock<br>(MHz) |       | CPM<br>Multiplication | CPM Clock<br>(MHz) |       | CPU<br>Multiplication | CPU Clock<br>(MHz) |       | PCI<br>Division     |      | Clock<br>Hz) |
|------------------------------------------------------------|--------------------|-------|-----------------------|--------------------|-------|-----------------------|--------------------|-------|---------------------|------|--------------|
| MODCK_H-<br>MODCK[1-3]                                     | Low                | High  | Factor <sup>4</sup>   | Low                | High  | Factor <sup>5</sup>   | Low                | High  | Factor <sup>6</sup> | Low  | High         |
| 0100_001                                                   | 50.0               | 66.7  | 6                     | 300.0              | 400.0 | 6                     | 300.0              | 400.0 | 6                   | 50.0 | 66.7         |
| 0100_010                                                   | 50.0               | 66.7  | 6                     | 300.0              | 400.0 | 7                     | 350.0              | 466.6 | 6                   | 50.0 | 66.7         |
| 0100_011                                                   | 50.0               | 66.7  | 6                     | 300.0              | 400.0 | 8                     | 400.0              | 533.3 | 6                   | 50.0 | 66.7         |
| 0101_000 60.0 66.7 2 120.0 133.3 2.5 150.0 166.7 2 60.0 66 |                    |       |                       |                    |       |                       |                    |       |                     | 66.7 |              |
| 0101_001                                                   | 50.0               | 66.7  | 2                     | 100.0              | 133.3 | 3                     | 150.0              | 200.0 | 2                   | 50.0 | 66.7         |
| 0101_010                                                   | 50.0               | 66.7  | 2                     | 100.0              | 133.3 | 3.5                   | 175.0              | 233.3 | 2                   | 50.0 | 66.7         |
| 0101_011                                                   | 50.0               | 66.7  | 2                     | 100.0              | 133.3 | 4                     | 200.0              | 266.6 | 2                   | 50.0 | 66.7         |
| 0101_100                                                   | 50.0               | 66.7  | 2                     | 100.0              | 133.3 | 4.5                   | 225.0              | 300.0 | 2                   | 50.0 | 66.7         |
|                                                            |                    |       |                       |                    |       |                       |                    |       |                     |      |              |
| 0101_101                                                   | 83.3               | 111.1 | 3                     | 250.0              | 333.3 | 3.5                   | 291.7              | 388.9 | 5                   | 50.0 | 66.7         |
| 0101_110                                                   | 83.3               | 111.1 | 3                     | 250.0              | 333.3 | 4                     | 333.3              | 444.4 | 5                   | 50.0 | 66.7         |
| 0101_111                                                   | 83.3               | 111.1 | 3                     | 250.0              | 333.3 | 4.5                   | 375.0              | 500.0 | 5                   | 50.0 | 66.7         |
|                                                            | 1                  | 1     |                       |                    |       |                       | 1                  |       |                     |      |              |
| 0110_000                                                   | 60.0               | 80.0  | 2.5                   | 150.0              | 200.0 | 2.5                   | 150.0              | 200.0 | 3                   | 50.0 | 66.7         |
| 0110_001                                                   | 60.0               | 80.0  | 2.5                   | 150.0              | 200.0 | 3                     | 180.0              | 240.0 | 3                   | 50.0 | 66.7         |
| 0110_010                                                   | 60.0               | 80.0  | 2.5                   | 150.0              | 200.0 | 3.5                   | 210.0              | 280.0 | 3                   | 50.0 | 66.7         |
| 0110_011                                                   | 60.0               | 80.0  | 2.5                   | 150.0              | 200.0 | 4                     | 240.0              | 320.0 | 3                   | 50.0 | 66.7         |
| 0110_100                                                   | 60.0               | 80.0  | 2.5                   | 150.0              | 200.0 | 4.5                   | 270.0              | 360.0 | 3                   | 50.0 | 66.7         |
| 0110_101                                                   | 60.0               | 80.0  | 2.5                   | 150.0              | 200.0 | 5                     | 300.0              | 400.0 | 3                   | 50.0 | 66.7         |
| 0110_110                                                   | 60.0               | 80.0  | 2.5                   | 150.0              | 200.0 | 6                     | 360.0              | 480.0 | 3                   | 50.0 | 66.7         |
| 0111_000                                                   |                    |       |                       |                    |       | Reserved              |                    |       |                     |      |              |
| 0111_001                                                   | 50.0               | 66.7  | 3                     | 150.0              | 200.0 | 3                     | 150.0              | 200.0 | 3                   | 50.0 | 66.7         |
| 0111_010                                                   | 50.0               | 66.7  | 3                     | 150.0              | 200.0 | 3.5                   | 175.0              | 233.3 | 3                   | 50.0 | 66.7         |
| 0111_011                                                   | 50.0               | 66.7  | 3                     | 150.0              | 200.0 | 4                     | 200.0              | 266.6 | 3                   | 50.0 | 66.7         |
| 0111_100                                                   | 50.0               | 66.7  | 3                     | 150.0              | 200.0 | 4.5                   | 225.0              | 300.0 | 3                   | 50.0 | 66.7         |
|                                                            | 1                  |       |                       |                    |       |                       |                    |       |                     |      |              |
| 1000_000                                                   |                    |       |                       |                    |       | Reserved              | 1                  |       |                     |      |              |
| 1000_001                                                   | 66.7               | 88.9  | 3                     | 200.0              | 266.6 | 3                     | 200.0              | 266.6 | 4                   | 50.0 | 66.7         |

| Table 17. Clock Configurations for PCI Host Mode (PCI_MODCK=0) <sup>1,2</sup> (continued) |
|-------------------------------------------------------------------------------------------|
|-------------------------------------------------------------------------------------------|



Clock Configuration Modes

| Mode <sup>3</sup>      | Bus (<br>(MI | Clock<br>Hz) | CPM<br>Multiplication |       | CPM Clock<br>(MHz) | (MHz)               | CPU<br>Multiplication | CPU (MHz |                     | CPU Clock<br>(MHz) |      | PCI<br>Division | PCI Clock<br>(MHz) |  |
|------------------------|--------------|--------------|-----------------------|-------|--------------------|---------------------|-----------------------|----------|---------------------|--------------------|------|-----------------|--------------------|--|
| MODCK_H-<br>MODCK[1-3] | Low          | High         | Factor <sup>4</sup>   | Low   | High               | Factor <sup>5</sup> | Low                   | High     | Factor <sup>6</sup> | Low                | High |                 |                    |  |
| 1000_010               | 66.7         | 88.9         | 3                     | 200.0 | 266.6              | 3.5                 | 233.3                 | 311.1    | 4                   | 50.0               | 66.7 |                 |                    |  |
| 1000_011               | 66.7         | 88.9         | 3                     | 200.0 | 266.6              | 4                   | 266.7                 | 355.5    | 4                   | 50.0               | 66.7 |                 |                    |  |
| 1000_100               | 66.7         | 88.9         | 3                     | 200.0 | 266.6              | 4.5                 | 300.0                 | 400.0    | 4                   | 50.0               | 66.7 |                 |                    |  |
| 1000_101               | 66.7         | 88.9         | 3                     | 200.0 | 266.6              | 6                   | 400.0                 | 533.3    | 4                   | 50.0               | 66.7 |                 |                    |  |
| 1000_110               | 66.7         | 88.9         | 3                     | 200.0 | 266.6              | 6.5                 | 433.3                 | 577.7    | 4                   | 50.0               | 66.7 |                 |                    |  |
| 1001_000               |              |              |                       |       |                    | Reserved            |                       |          |                     |                    |      |                 |                    |  |
| 1001_001               |              |              |                       |       |                    | Reserved            |                       |          |                     |                    |      |                 |                    |  |
| 1001_010               | 57.1         | 76.2         | 3.5                   | 200.0 | 266.6              | 3.5                 | 200.0                 | 266.6    | 4                   | 50.0               | 66.7 |                 |                    |  |
| 1001_011               | 57.1         | 76.2         | 3.5                   | 200.0 | 266.6              | 4                   | 228.6                 | 304.7    | 4                   | 50.0               | 66.7 |                 |                    |  |
| 1001_100               | 57.1         | 76.2         | 3.5                   | 200.0 | 266.6              | 4.5                 | 257.1                 | 342.8    | 4                   | 50.0               | 66.7 |                 |                    |  |
|                        |              | r            |                       | 1     |                    |                     | 1                     | 1        |                     | r                  |      |                 |                    |  |
| 1001_101               | 85.7         | 114.3        | 3.5                   | 300.0 | 400.0              | 5                   | 428.6                 | 571.4    | 6                   | 50.0               | 66.7 |                 |                    |  |
| 1001_110               | 85.7         | 114.3        | 3.5                   | 300.0 | 400.0              | 5.5                 | 471.4                 | 628.5    | 6                   | 50.0               | 66.7 |                 |                    |  |
| 1001_111               | 85.7         | 114.3        | 3.5                   | 300.0 | 400.0              | 6                   | 514.3                 | 685.6    | 6                   | 50.0               | 66.7 |                 |                    |  |
| 1010_000               | 75.0         | 100.0        | 2                     | 150.0 | 200.0              | 2                   | 150.0                 | 200.0    | 3                   | 50.0               | 66.7 |                 |                    |  |
| 1010_001               | 75.0         | 100.0        | 2                     | 150.0 | 200.0              | 2.5                 | 187.5                 | 250.0    | 3                   | 50.0               | 66.7 |                 |                    |  |
| 1010_010               | 75.0         | 100.0        | 2                     | 150.0 | 200.0              | 3                   | 225.0                 | 300.0    | 3                   | 50.0               | 66.7 |                 |                    |  |
| 1010_011               | 75.0         | 100.0        | 2                     | 150.0 | 200.0              | 3.5                 | 262.5                 | 350.0    | 3                   | 50.0               | 66.7 |                 |                    |  |
| 1010_100               | 75.0         | 100.0        | 2                     | 150.0 | 200.0              | 4                   | 300.0                 | 400.0    | 3                   | 50.0               | 66.7 |                 |                    |  |
| 1010_101               | 100.0        | 133.3        | 2                     | 200.0 | 266.6              | 2.5                 | 250.0                 | 333.3    | 4                   | 50.0               | 66.7 |                 |                    |  |
| 1010_110               |              | 133.3        |                       |       | 266.6              | 3                   | 300.0                 |          | 4                   | 50.0               | 66.7 |                 |                    |  |
| 1010_111               |              | 133.3        |                       |       | 266.6              | 3.5                 | 350.0                 |          | 4                   | 50.0               | 66.7 |                 |                    |  |
|                        | •            | -            |                       | •     |                    |                     | -                     | •        | •                   | -                  |      |                 |                    |  |
| 1011_000               |              |              |                       |       |                    | Reserved            |                       |          |                     |                    |      |                 |                    |  |
| 1011_001               | 80.0         | 106.7        | 2.5                   | 200.0 | 266.6              | 2.5                 | 200.0                 | 266.6    | 4                   | 50.0               | 66.7 |                 |                    |  |
| 1011_010               | 80.0         | 106.7        | 2.5                   | 200.0 | 266.6              | 3                   | 240.0                 | 320.0    | 4                   | 50.0               | 66.7 |                 |                    |  |
| 1011_011               | 80.0         | 106.7        | 2.5                   | 200.0 | 266.6              | 3.5                 | 280.0                 | 373.3    | 4                   | 50.0               | 66.7 |                 |                    |  |

 Table 17. Clock Configurations for PCI Host Mode (PCI\_MODCK=0)<sup>1,2</sup> (continued)



| Mode <sup>3</sup>      | Bus Clock<br>(MHz) |          | CPM<br>Multiplication |       | Clock<br>Hz) | CPU<br>Multiplication |       | Clock<br>Hz) | PCI<br>Division     |      | Clock<br>Hz) |
|------------------------|--------------------|----------|-----------------------|-------|--------------|-----------------------|-------|--------------|---------------------|------|--------------|
| MODCK_H-<br>MODCK[1-3] | Low                | High     | Factor <sup>4</sup>   | Low   | High         | Factor <sup>5</sup>   | Low   | High         | Factor <sup>6</sup> | Low  | High         |
| 1011_101               | 80.0               | 160.0    | 2.5                   | 200.0 | 400.0        | 4.5                   | 360.0 | 720.0        | 8                   | 25.0 | 50.0         |
|                        |                    |          |                       |       |              |                       |       |              |                     |      |              |
| 1101_000               | 50.0               | 100.0    | 2.5                   | 125.0 | 250.0        | 3                     | 150.0 | 300.0        | 5                   | 25.0 | 50.0         |
| 1101_001               | 50.0               | 100.0    | 2.5                   | 125.0 | 250.0        | 3.5                   | 175.0 | 350.0        | 5                   | 25.0 | 50.0         |
| 1101_010               | 50.0               | 100.0    | 2.5                   | 125.0 | 250.0        | 4                     | 200.0 | 400.0        | 5                   | 25.0 | 50.0         |
| 1101_011               | 50.0               | 100.0    | 2.5                   | 125.0 | 250.0        | 4.5                   | 225.0 | 450.0        | 5                   | 25.0 | 50.0         |
| 1101_100               | 50.0               | 100.0    | 2.5                   | 125.0 | 250.0        | 5                     | 250.0 | 500.0        | 5                   | 25.0 | 50.0         |
|                        |                    |          |                       |       |              |                       |       |              |                     |      |              |
| 1101_101               | 62.5               | 125.0    | 2                     | 125.0 | 250.0        | 3                     | 187.5 | 375.0        | 5                   | 25.0 | 50.0         |
| 1101_110               | 62.5               | 125.0    | 2                     | 125.0 | 250.0        | 4                     | 250.0 | 500.0        | 5                   | 25.0 | 50.0         |
|                        |                    |          |                       |       |              |                       |       |              |                     |      |              |
| 1110_000               | 50.0               | 100.0    | 3                     | 150.0 | 300.0        | 3.5                   | 175.0 | 350.0        | 6                   | 25.0 | 50.0         |
| 1110_001               | 50.0               | 100.0    | 3                     | 150.0 | 300.0        | 4                     | 200.0 | 400.0        | 6                   | 25.0 | 50.0         |
| 1110_010               | 50.0               | 100.0    | 3                     | 150.0 | 300.0        | 4.5                   | 225.0 | 450.0        | 6                   | 25.0 | 50.0         |
| 1110_011               | 50.0               | 100.0    | 3                     | 150.0 | 300.0        | 5                     | 250.0 | 500.0        | 6                   | 25.0 | 50.0         |
| 1110_100               | 50.0               | 100.0    | 3                     | 150.0 | 300.0        | 5.5                   | 275.0 | 550.0        | 6                   | 25.0 | 50.0         |
|                        |                    |          |                       |       |              |                       |       |              |                     |      |              |
| 1100_000               |                    |          |                       |       |              | Reserved              |       |              |                     |      |              |
| 1100_001               | Reserved           |          |                       |       |              |                       |       |              |                     |      |              |
| 1100_010               |                    | Reserved |                       |       |              |                       |       |              |                     |      |              |

# Table 18. Clock Configurations for PCI Host Mode (PCI\_MODCK=1)<sup>1,2</sup> (continued)

<sup>1</sup> The "low" values are the minimum allowable frequencies for a given clock mode. The minimum bus frequency in a table entry guarantees only the required minimum CPU operating frequency. The "high" values are for the purpose of illustration only. Users must select a mode and input bus frequency so that the resulting configuration does not exceed the frequency rating of the user's device. The minimum CPU frequency is 150 MHz for commercial temperature devices and 175 MHz for extended temperature devices. The minimum CPU frequency is 120 MHz.

<sup>2</sup> PCI\_MODCK determines the PCI clock frequency range. See Table 17 for higher range configurations.

<sup>3</sup> MODCK\_H = hard reset configuration word [28–31] (see Section 5.4 in the SoC reference manual). MODCK[1-3] = three hardware configuration pins.

<sup>4</sup> CPM multiplication factor = CPM clock/bus clock

<sup>5</sup> CPU multiplication factor = Core PLL multiplication factor



### **Clock Configuration Modes**

- <sup>6</sup> CPM\_CLK/PCI\_CLK ratio. When PCI\_MODCK = 1, the ratio of CPM\_CLK/PCI\_CLK should be calculated from PCIDF as follows: PCIDF = 3 > CPM\_CLK/PCI\_CLK = 4 PCIDF = 5 > CPM\_CLK/PCI\_CLK = 6 PCIDF = 7 > CPM\_CLK/PCI\_CLK = 8
  - PCIDF = 9 > CPM\_CLK/PCI\_CLK = 5
  - PCIDF = B > CPM\_CLK/PCI\_CLK = 6

# 7.2 PCI Agent Mode

These tables show configurations for PCI agent mode. The frequency values listed are for the purpose of illustration only. Users must select a mode and input bus frequency so that the resulting configuration does not exceed the frequency rating of the user's device. Note that in PCI agent mode the input clock is PCI clock.

| Mode <sup>3</sup>      |                          | Clock<br>Hz) | CPM<br>Multiplication | (       |        | CPU<br>Multiplication | CPU Clock<br>(MHz) |       | Bus<br>Division | Bus Clock<br>(MHz) |       |
|------------------------|--------------------------|--------------|-----------------------|---------|--------|-----------------------|--------------------|-------|-----------------|--------------------|-------|
| MODCK_H-<br>MODCK[1-3] | Low                      | High         | Factor <sup>4</sup>   | Low     | High   | Factor <sup>5</sup>   | Low                | High  | Factor          | Low                | High  |
|                        |                          |              | Defau                 | ilt Mod | es (MO | DCK_H=0000)           |                    |       |                 |                    |       |
| 0000_000               | 60.0                     | 66.7         | 2                     | 120.0   | 133.3  | 2.5                   | 150.0              | 166.7 | 2               | 60.0               | 66.7  |
| 0000_001               | 50.0                     | 66.7         | 2                     | 100.0   | 133.3  | 3                     | 150.0              | 200.0 | 2               | 50.0               | 66.7  |
| 0000_010               | 50.0                     | 66.7         | 3                     | 150.0   | 200.0  | 3                     | 150.0              | 200.0 | 3               | 50.0               | 66.7  |
| 0000_011               | 50.0                     | 66.7         | 3                     | 150.0   | 200.0  | 4                     | 200.0              | 266.6 | 3               | 50.0               | 66.7  |
| 0000_100               | 50.0                     | 66.7         | 3                     | 150.0   | 200.0  | 3                     | 180.0              | 240.0 | 2.5             | 60.0               | 80.0  |
| 0000_101               | 50.0                     | 66.7         | 3                     | 150.0   | 200.0  | 3.5                   | 210.0              | 280.0 | 2.5             | 60.0               | 80.0  |
| 0000_110               | 50.0                     | 66.7         | 4                     | 200.0   | 266.6  | 3.5                   | 233.3              | 311.1 | 3               | 66.7               | 88.9  |
| 0000_111               | 50.0                     | 66.7         | 4                     | 200.0   | 266.6  | 3                     | 240.0              | 320.0 | 2.5             | 80.0               | 106.7 |
|                        | Full Configuration Modes |              |                       |         |        |                       |                    |       |                 |                    |       |
| 0001_001               | 60.0                     | 66.7         | 2                     | 120.0   | 133.3  | 5                     | 150.0              | 166.7 | 4               | 30.0               | 33.3  |
| 0001_010               | 50.0                     | 66.7         | 2                     | 100.0   | 133.3  | 6                     | 150.0              | 200.0 | 4               | 25.0               | 33.3  |
| 0001_011               | 50.0                     | 66.7         | 2                     | 100.0   | 133.3  | 7                     | 175.0              | 233.3 | 4               | 25.0               | 33.3  |
| 0001_100               | 50.0                     | 66.7         | 2                     | 100.0   | 133.3  | 8                     | 200.0              | 266.6 | 4               | 25.0               | 33.3  |
|                        |                          |              |                       |         |        |                       |                    |       |                 |                    |       |
| 0010_001               | 50.0                     | 66.7         | 3                     | 150.0   | 200.0  | 3                     | 180.0              | 240.0 | 2.5             | 60.0               | 80.0  |
| 0010_010               | 50.0                     | 66.7         | 3                     | 150.0   | 200.0  | 3.5                   | 210.0              | 280.0 | 2.5             | 60.0               | 80.0  |
| 0010_011               | 50.0                     | 66.7         | 3                     | 150.0   | 200.0  | 4                     | 240.0              | 320.0 | 2.5             | 60.0               | 80.0  |
| 0010_100               | 50.0                     | 66.7         | 3                     | 150.0   | 200.0  | 4.5                   | 270.0              | 360.0 | 2.5             | 60.0               | 80.0  |
|                        |                          |              |                       |         |        |                       |                    |       |                 |                    |       |

Table 19. Clock Configurations for PCI Agent Mode (PCI\_MODCK=0)<sup>1,2</sup>



This figure shows the pinout of the 516 PBGA package as viewed from the top surface.



Not to Scale

Figure 12. Pinout of the 516 PBGA Package (View from Top)

This table lists the pins of the MPC8272. Note that the pins in the "MPC8272/8271 Only" column relate to Utopia functionality.

| Table 2 | 21. P | inout |
|---------|-------|-------|
|---------|-------|-------|

| Pin I                                  |                      |      |
|----------------------------------------|----------------------|------|
| MPC8272/MPC8248 and<br>MPC8271/MPC8247 | MPC8272/MPC8271 Only | Ball |
| Ē                                      | A19                  |      |
| BG/                                    | D2                   |      |
| ABB                                    | C1                   |      |



| Pin N                                  | lame                 |      |
|----------------------------------------|----------------------|------|
| MPC8272/MPC8248 and<br>MPC8271/MPC8247 | MPC8272/MPC8271 Only | Ball |
| D1                                     | G3                   |      |
| D1                                     | AB3                  |      |
| D1                                     | 17                   | Y1   |
| D1                                     | 18                   | Τ4   |
| D1                                     | 19                   | Т3   |
| D2                                     | 20                   | P2   |
| D2                                     | 21                   | M1   |
| D2                                     | 22                   | J1   |
| D2                                     | 23                   | G4   |
| D2                                     | 24                   | AB2  |
| D2                                     | 25                   | W4   |
| D2                                     | 26                   | V2   |
| D2                                     | 27                   | T1   |
| D2                                     | 28                   | N5   |
| D2                                     | 29                   | L1   |
| Da                                     | 30                   | H1   |
| Da                                     | 31                   | G5   |
| Da                                     | 32                   | W5   |
| DS                                     | 33                   | W2   |
| Da                                     | 34                   | Т5   |
| DS                                     | 35                   | T2   |
| DS                                     | 36                   | N1   |
| DS                                     | 37                   | K3   |
| DS                                     | 38                   | H2   |
| DS                                     | 39                   | F1   |
| D2                                     | AA2                  |      |
| D4                                     | 41                   | W1   |
| D4                                     | 42                   | U3   |
| D4                                     | 43                   | R2   |
| D4                                     | 14                   | N2   |
| D4                                     | 45                   | L2   |
|                                        |                      |      |

## Table 21. Pinout (continued)



| Pin N                                  | ame                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|----------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| MPC8272/MPC8248 and<br>MPC8271/MPC8247 | MPC8272/MPC8271 Only | Ball                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| CLKI                                   | N2                   | C21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| No con                                 | nect <sup>4</sup>    | D19 <sup>4</sup> , J3 <sup>4</sup> , AD24 <sup>5</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| l/O po                                 | ower                 | B4, F3, J2, N4, AD1, AD5, AE8,<br>AC13, AD18, AB24, AB26, W23, R25,<br>M25, F25, C25, C22, B17, B12, B8,<br>E6, F6, H6, L5, L6, P6, T6, U6, V5,<br>Y5, AA6, AA8, AA10, AA11, AA14,<br>AA16, AA17, AB19, AB20, W21, U21,<br>T21, P21, N21, M22, J22, H21, F21,<br>F19, F17, E16, F14, E13, E12, F10,<br>E10, E9                                                                                                                                                                                                                                                                                            |  |  |
| Core F                                 | ower                 | F5, K5, M5, AA5, AB7, AA13, AA19,<br>AA21, Y22, AC25, U22, R22, L21,<br>H22, E22, E20, E15, F13, F11, F8,<br>L3, V4, W3, AC11, AD11, AB15, U25,<br>T24, J24, H25, F23, B19, D17, C17,<br>D10, C10                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| Grou                                   | Ind                  | E19, E2, K1, Y2, AE1, AE4, AD9,<br>AC14, AE17, AC19, AE25, V24, P26,<br>M26, G26, E26, B21, C12, C11, C8,<br>A8, B18, A18, A2, B1, B2, A5, C5, D4,<br>D6, G2, L4, P1, R1, R4, AC4, AE7,<br>AC23, Y25, N24, J23, A23, D23, D20,<br>E18, A13, A16, K10, K11, K12, K13,<br>K14, K15, K16, K17, L10, L11, L12,<br>L13, L14, L15, L16, L17, M10, M11,<br>M12, M13, M14, M15, M16, M17,<br>N10, N11, N12, N13, N14, N15, N16,<br>N17, P10, P11, P12, P13, P14, P15,<br>P16, P17, R10, R11,R12, R13, R14,<br>R15, R16, R17, T10, T11, T12, T13,<br>T14, T15, T16, T17, U10, U11, U12,<br>U13, U14, U15, U16, U17 |  |  |

### Table 21. Pinout (continued)

<sup>1</sup> Must be tied to ground.

 $^2$  Should be tied to VDDH via a 2K  $\Omega$  external pull-up resistor.

<sup>3</sup> The default configuration of the CPM pins (PA[8–31], PB[18–31], PC[0–1,4–29], PD[7–25, 29–31]) is input. To prevent excessive DC current, it is recommended either to pull unused pins to GND or VDDH, or to configure them as outputs.

<sup>4</sup> This pin is not connected. It should be left floating.

<sup>5</sup> Must be pulled down or left floating



# 9.2 Mechanical Dimensions

This figure provides the mechanical dimensions and bottom surface nomenclature of the 516 PBGA package.



Figure 14. Mechanical Dimensions and Bottom Surface Nomenclature—516 PBGA



Ordering Information

# **10 Ordering Information**

This figure provides an example of the Freescale part numbering nomenclature for the SoC. In addition to the processor frequency, the part numbering scheme also consists of a part modifier that indicates any enhancement(s) in the part from the original production design. Each part number also contains a revision code that refers to the die mask revision number and is specified in the part numbering scheme for identification purposes only. For more information, contact your local Freescale sales office.



Figure 15. Freescale Part Number Key

# **11 Document Revision History**

This table summarizes changes to this document.

| Table 23. Document Revision History |
|-------------------------------------|
|-------------------------------------|

| Revision | Date    | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | 09/2011 | In Figure 15, "Freescale Part Number Key," added speed decoding information below processor frequency information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2        | 12/2008 | <ul> <li>Modified Figure 5, "SCC/SMC/SPI/I2C External Clock Diagram," and added second section of figure notes.</li> <li>In Table 12, modified "Data bus in pipeline mode" row and showed 66 MHz as "N/A."</li> <li>In Section 10, "Ordering Information," added "F = 133" to CPU/CPM/Bus Frequency.</li> <li>Added footnote concerning CPM_CLK/PCI_CLK ratio to column "PCI Division Factor" in Table 17, "Clock Configurations for PCI Host Mode (PCI_MODCK=0)," and Table 18, "Clock Configurations for PCI Host Mode (PCI_MODCK=1),."</li> <li>Removed overbar from DLL_ENABLE in Table 21, "Pinout."</li> </ul> |
| 1.5      | 12/2006 | Section 6, "AC Electrical Characteristics," removed deratings statement and clarified AC timing descriptions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1.4      | 05/2006 | Added row for 133 MHz configurations to Table 8.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1.3      | 02/2006 | Inserted Section 6.3, "JTAG Timings."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



| Revision | Date    | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.2      | 09/2005 | <ul> <li>Added 133-MHz to the list of frequencies in the opening sentence of Section 6, "AC Electrical Characteristics".</li> <li>Added 133 MHz columns to Table 9, Table 11, Table 12, and Table 13.</li> <li>Added footnote 2 to Table 13.</li> <li>Added the conditions note directly above Table 12.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1.1      | 01/2005 | Modification for correct display of assertion level ("overbar") for some signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1.0      | 12/2004 | <ul> <li>Section 1.1: Added 8:1 ratio to Internal CPM/bus clock multiplier values</li> <li>Section 2: removed voltage tracking note</li> <li>Table 3: Note 2 updated regarding VDD/VCCSYN relationship to VDDH during power-on reset</li> <li>Table 4: Updated VDD and VCCSYN to 1.425 V - 1.575 V</li> <li>Table 8: Note 2 updated to reflect VIH=2.5 for TCK, TRST, PORESET; request for external pull-up removed.</li> <li>Section 4.6: Updated description of layout practices</li> <li>Table 8: Note 3 added regarding IIC compatibility</li> <li>Table 8: Note 3 added regarding IIC compatibility</li> <li>Table 8: Note 3 added regarding IIC compatibility</li> <li>Table 9: updated PCI impedance to 27Ω, updated 60x and MEMC values and added note to reflect configurable impedance</li> <li>Section 6: Added sentence providing derating factor</li> <li>Section 6.1: added Note: Rise/Fall Time on CPM Input Pins</li> <li>Table 9: updated values for following specs: sp36b, sp37a, sp38a, sp39a, sp38b, sp40, sp41, sp42, sp43, sp42a</li> <li>Table 11: updated values for following specs: sp16a, sp16b, sp18a, sp18b, sp20, sp21, sp22</li> <li>Section 6.2: added Spread spectrum clocking note</li> <li>Section 7: unit of ns added to Tval notes</li> <li>Section 7: unit of ns added to Tval notes</li> <li>Section 7: Updated all notes to reflect updated CPU Fmin of 150 MHz commercial temp devices, 175 MHz extended temp; CPM Fmin of 120 MHz.</li> <li>Section 7: "Clock Configuration Modes": Updated all table footnotes reflect updated CPU Fmin of 150 MHz commercial temp devices, 175 MHz extended temp; CPM Fmin of 120 MHz.</li> <li>Section 7: Table 21: cornect superscript of footnote number after pin AD22</li> <li>Table 21: remove DONE3 from PC12</li> <li>Table 21: signals referring to TDMs C2 and D2 removed</li> </ul> |



**Document Revision History** 

| Revision        | Date            | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision<br>0.2 | Date<br>12/2003 | <ul> <li>Table 1: New</li> <li>Table 2: New</li> <li>Table 4: Modification of VDD and VCCSYN to 1.45–1.60 V</li> <li>Table 8: Addition of note 2 regarding TRST and PORESET (see V<sub>IH</sub> row of Table 8)</li> <li>Table 8 and Table 21: Addition of muxed signals<br/>CPCL_HS_ES to PCL_REQT (AF14)</li> <li>CPCL_HS_LED to PCL_GNT1 (AE13)</li> <li>CPCL_HS_ENUM to PCL_GNT2 (AF21)</li> <li>Table 8 and Table 21: Modification of PCI signal names for consistency with PCI signal names<br/>on other PowerQUICC II devices:</li> <li>PCL_CFG0 (PCI_HOST_EN) (AC21)</li> <li>PCL_CFG1 (PCI_ARB_EN) (AE22)</li> <li>PCL_CFG2 (DLL_ENABLE) (AE23)</li> <li>PCL_PAR (AF12)</li> <li>PCL_FRAME (AD15)</li> <li>PCI_TRD7 (AF16)</li> <li>PCI_TRD7 (AF16)</li> <li>PCI_TRD7 (AF15)</li> <li>DEVSEL (AE14)</li> <li>PCL_DSEL (AC17)</li> <li>PCI_RER (AD13)</li> <li>PCI_RER (AD13)</li> <li>PCI_REQO-2 (AAE20, AF14, AB14)</li> <li>PCI_CO-3 (AE12, AF13, AC15, AE18)</li> <li>PCL_AD0-31</li> <li>Table 8 and Table 21: Corrected assertion level (added "-") PCI_HOST_EN (AC21) and<br/>PCI_ARB_EN (AE22)</li> <li>Table 7: Addition of H<sub>8UT</sub> and note 4</li> <li>Section 7, "Clock Configuration Modes": Modification to first paragraph. Note that<br/>PCI_MODCK is a bit in the Hard Reset Configuration Word. It is not an input signal as it is in<br/>the MPCR260 Family and MC260 Family.</li> <li>Addition of note 2 to TRST (E21) and PORESET (C24)</li> <li>Table 21: Addition of note 2 to TRST (E21) and PORESET (C24)</li> </ul> |
|                 |                 | <ul> <li>Table 21: Removal of Spare0 (AD24). This pin is now a "No connect." Note 5 unchanged.</li> <li>Table 21: Addition of PCI_MODE (AD22). This pin was previously listed as "Ground." Addition of note 1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0.1             | 9/2003          | <ul> <li>Addition of the MPC8271 and the MPC8247 (these devices do not have a security engine)</li> <li>Table 8: Addition of note 2 to V<sub>IH</sub></li> <li>Table 8: Changed I<sub>OL</sub> for 60x signals to 6.0 mA</li> <li>Modification of note 1 for Table 17, Table 18, Table 19, and Table 20</li> <li>Table 21: Addition of ball AD9 to GND. In rev 0 of this document, AD8 was listed as assigned to both CS5 and GND. AD8 is only assigned to CS5.</li> <li>Table 21: Addition of note 4 to Thermal0 (D19) and Thermal1(J3)</li> <li>Addition of ZQ package code to Figure 15</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0               | 5/2003          | NDA release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

# Table 23. Document Revision History (continued)

### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale, the Freescale logo, CodeWarrior, ColdFire, PowerQUICC, QorlQ, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. CoreNet, QorlQ Qonverge, QUICC Engine, and VortiQa are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2002–2011 Freescale Semiconductor, Inc.

Document Number: MPC8272EC Rev. 3 09/2011



