Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | 8051 | | Core Size | 8-Bit | | Speed | 18MHz | | Connectivity | I <sup>2</sup> C, UART/USART | | Peripherals | Brown-out Detect/Reset, LED, POR, PWM, WDT | | Number of I/O | 18 | | Program Memory Size | 2KB (2K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.4V ~ 3.6V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Through Hole | | Package / Case | 20-DIP (0.300", 7.62mm) | | Supplier Device Package | 20-DIP | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/p89lpc920fn-112 | # 3. Ordering information **Table 1: Ordering information** | Type number | Package | | | |---------------|---------|---------------------------------------------------------------------------|----------| | | Name | Description | Version | | P89LPC920FDH | TSSOP20 | plastic thin shrink small outline package;<br>20 leads; body width 4.4 mm | SOT360-1 | | P89LPC921FDH | TSSOP20 | plastic thin shrink small outline package;<br>20 leads; body width 4.4 mm | SOT360-1 | | P89LPC922FDH | TSSOP20 | plastic thin shrink small outline package;<br>20 leads; body width 4.4 mm | SOT360-1 | | P89LPC922FN | DIP20 | plastic dual in-line package; 20 leads (300 mil) | SOT146-1 | | P89LPC9221FN | DIP20 | plastic dual in-line package; 20 leads (300 mil) | SOT146-1 | | P89LPC9221FDH | TSSOP20 | plastic thin shrink small outline package;<br>20 leads; body width 4.4 mm | SOT360-1 | ## 3.1 Ordering options **Table 2: Part options** | Type number | Flash memory | Temperature range | Frequency | |---------------|--------------|-------------------|-----------------| | P89LPC920FDH | 2 kB | –40 °C to +85 °C | 0 MHz to 18 MHz | | P89LPC921FDH | 4 kB | –40 °C to +85 °C | 0 MHz to 18 MHz | | P89LPC922FDH | 8 kB | –40 °C to +85 °C | 0 MHz to 18 MHz | | P89LPC922FN | 8 kB | –40 °C to +85 °C | 0 MHz to 18 MHz | | P89LPC9221FN | 8 kB | –40 °C to +85 °C | 0 MHz to 18 MHz | | P89LPC9221FDH | 8 kB | –40 °C to +85 °C | 0 MHz to 18 MHz | ## 5. Pinning information ## 5.1 Pinning Product data **Table 4:** Special function registers...continued \* indicates SFRs that are bit addressable. | | Name | Description | SFR | Bit function | ons and ad | dresses | | | | | | Reset value | | | |---|--------|--------------------------------------------------|-------------|--------------|--------------|----------------|---------------|---------------|---------------|---------------|--------------|-------------------|----------|--| | | | | addr. | MSB | | | | | | | LSB | Hex | Binary | | | | I2SCLL | Serial clock generator/S duty cycle register LOW | | | | | | | | | | 00 | 00000000 | | | | I2STAT | I <sup>2</sup> C status register | D9H | STA.4 | STA.3 | STA.2 | STA.1 | STA.0 | 0 | 0 | 0 | F8 | 1111100 | | | | | | Bit address | AF | AE | AD | AC | AB | AA | A9 | A8 | | | | | | IEN0* | Interrupt enable 0 | A8H | EA | EWDRT | EBO | ES/ESR | ET1 | EX1 | ET0 | EX0 | 00[1] | 0000000 | | | | | | Bit address | EF | EE | ED | EC | EB | EA | <b>E</b> 9 | E8 | | | | | | IEN1* | Interrupt enable 1 | E8H | - | EST | - | - | - | EC | EKBI | EI2C | 00[1] | 00x0000 | | | | | | Bit address | BF | BE | BD | ВС | BB | BA | <b>B</b> 9 | B8 | | | | | | IP0* | Interrupt priority 0 | B8H | - | PWDRT | PBO | PS/PSR | PT1 | PX1 | PT0 | PX0 | 00[1] | x000000 | | | | IP0H | Interrupt priority 0 HIGH | В7Н | - | PWDRT<br>H | PBOH | PSH/<br>PSRH | PT1H | PX1H | PT0H | PX0H | 00 <sup>[1]</sup> | x0000000 | | | | | | Bit address | FF | FE | FD | FC | FB | FA | F9 | F8 | | | | | | IP1* | Interrupt priority 1 | F8H | - | PST | - | - | - | PC | PKBI | PI2C | 00[1] | 00x0000 | | | | IP1H | Interrupt priority 1 HIGH | F7H | - | PSTH | - | - | - | PCH | PKBIH | PI2CH | 00[1] | 00x0000 | | | - | KBCON | Keypad control register | 94H | - | - | - | - | - | - | PATN<br>_SEL | KBIF | 00 <sup>[1]</sup> | xxxxxx00 | | | | KBMASK | Keypad interrupt mask register | 86H | | | | | | | | | 00 | 0000000 | | | | KBPATN | Keypad pattern register | 93H | | | | | | | | | FF | 1111111 | | | | | | Bit address | 87 | 86 | 85 | 84 | 83 | 82 | 81 | 80 | | | | | | P0* | Port 0 | 80H | T1/KB7 | CMP1<br>/KB6 | CMPREF<br>/KB5 | CIN1A<br>/KB4 | CIN1B<br>/KB3 | CIN2A<br>/KB2 | CIN2B<br>/KB1 | CMP2<br>/KB0 | | [1] | | | - | | | Bit address | 97 | 96 | 95 | 94 | 93 | 92 | 91 | 90 | | | | | | P1* | Port 1 | 90H | - | - | RST | ĪNT1 | ĪNT0/<br>SDA | T0/SCL | RXD | TXD | | [1] | | | | | | Bit address | B7 | B6 | B5 | B4 | В3 | <b>B2</b> | B1 | В0 | | | | | | P3* | Port 3 | В0Н | - | - | - | - | - | - | XTAL1 | XTAL2 | | [1] | | | | P0M1 | Port 0 output mode 1 | 84H | (P0M1.7) | (P0M1.6) | (P0M1.5) | (P0M1.4) | (P0M1.3) | (P0M1.2) | (P0M1.1) | (P0M1.0) | FF | 1111111 | | | | P0M2 | Port 0 output mode 2 | 85H | (P0M2.7) | (P0M2.6) | (P0M2.5) | (P0M2.4) | (P0M2.3) | (P0M2.2) | (P0M2.1) | (P0M2.0) | 00 | 0000000 | | | | P1M1 | Port 1 output mode 1 | 91H | (P1M1.7) | (P1M1.6) | - | (P1M1.4) | (P1M1.3) | (P1M1.2) | (P1M1.1) | (P1M1.0) | D3 <sup>[1]</sup> | 11x1xx1 | | Product data Special function registers...continued Table 4: \* indicates SFRs that are bit addressable. | Name | Description | SFR | Bit function | ons and ad | dresses | | | | | | Reset | Reset value | | | |--------|-----------------------------------|-------|--------------|------------|---------|--------|--------|--------|--------|--------|-------|-------------|--|--| | | | addr. | MSB | | | | | | | LSB | Hex | Binary | | | | TRIM | Internal oscillator trim register | 96H | - | ENCLK | TRIM.5 | TRIM.4 | TRIM.3 | TRIM.2 | TRIM.1 | TRIM.0 | | [5] [6] | | | | WDCON | Watchdog control register | A7H | PRE2 | PRE1 | PRE0 | - | - | WDRUN | WDTOF | WDCLK | | [4] [6] | | | | WDL | Watchdog load | C1H | | | | | | | | | FF | 11111111 | | | | WFEED1 | Watchdog feed 1 | C2H | | | | | | | | | | | | | | WFEED2 | Watchdog feed 2 | СЗН | | | | | | | | | | | | | - [1] All ports are in input only (high impedance) state after power-up. - BRGR1 and BRGR0 must only be written if BRGEN in BRGCON SFR is '0'. If any are written while BRGEN = 1, the result is unpredictable. - [3] The RSTSRC register reflects the cause of the P89LPC920/921/922/9221 reset. Upon a power-up reset, all reset source flags are cleared except POF and BOF; the power-on reset value is xx110000. - After reset, the value is 111001x1, i.e., PRE2-PRE0 are all '1', WDRUN = 1 and WDCLK = 1. WDTOF bit is '1' after watchdog reset and is '0' after power-on reset. Other resets will not affect WDTOF. - On power-on reset, the TRIM SFR is initialized with a factory preprogrammed value. Other resets will not cause initialization of the TRIM register. - The only reset source that affects these SFRs is power-on reset. ## 8. Functional description **Remark:** Please refer to the *P89LPC920/921/922/9221 User's Manual* for a more detailed functional description. ### 8.1 Enhanced CPU The P89LPC920/921/922/9221 uses an enhanced 80C51 CPU which runs at 6 times the speed of standard 80C51 devices. A machine cycle consists of two CPU clock cycles, and most instructions execute in one or two machine cycles. ### 8.2 Clocks #### 8.2.1 Clock definitions The P89LPC920/921/922/9221 device has several internal clocks as defined below: **OSCCLK** — Input to the DIVM clock divider. OSCCLK is selected from one of four clock sources (see Figure 5) and can also be optionally divided to a slower frequency (see Section 8.7 "CPU Clock (CCLK) modification: DIVM register"). **Note:** fosc is defined as the OSCCLK frequency. **CCLK** — CPU clock; output of the clock divider. There are two CCLK cycles per machine cycle, and most instructions are executed in one to two machine cycles (two or four CCLK cycles). RCCLK — The internal 7.373 MHz RC oscillator output. **PCLK** — Clock for the various peripheral devices and is CCLK/2 ### 8.2.2 CPU clock (OSCCLK) The P89LPC920/921/922/9221 provides several user-selectable oscillator options in generating the CPU clock. This allows optimization for a range of needs from high precision to lowest possible cost. These options are configured when the FLASH is programmed and include an on-chip watchdog oscillator, an on-chip RC oscillator, an oscillator using an external crystal, or an external clock source. The crystal oscillator can be optimized for low, medium, or high frequency crystals covering a range from 20 kHz to 12 MHz. #### 8.2.3 Low speed oscillator option This option supports an external crystal in the range of 20 kHz to 100 kHz. Ceramic resonators are also supported in this configuration. ### 8.2.4 Medium speed oscillator option This option supports an external crystal in the range of 100 kHz to 4 MHz. Ceramic resonators are also supported in this configuration. ### 8.2.5 High speed oscillator option This option supports an external crystal in the range of 4 MHz to 18 MHz. Ceramic resonators are also supported in this configuration. When using an oscillator frequency above 12 MHz, the reset input function of P1.5 must be enabled. An external circuit is required to hold the device in reset at power-up until $V_{DD}$ has reached its specified level. When system power is removed $V_{DD}$ will fall below ## 8.10 Data RAM arrangement The 256 bytes of on-chip RAM are organized as shown in Table 5. Table 5: On-chip data memory usages | Туре | Data RAM | Size (bytes) | |-------|------------------------------------------------------|--------------| | DATA | Memory that can be addressed directly and indirectly | 128 | | IDATA | Memory that can be addressed indirectly | 256 | ### 8.11 Interrupts The P89LPC920/921/922/9221 uses a four priority level interrupt structure. This allows great flexibility in controlling the handling of the many interrupt sources. The P89LPC920/921/922/9221 supports 12 interrupt sources: external interrupts 0 and 1, timers 0 and 1, serial port Tx, serial port Rx, combined serial port Rx/Tx, brownout detect, watchdog/real-time clock, I<sup>2</sup>C, keyboard, and comparators 1 and 2. Each interrupt source can be individually enabled or disabled by setting or clearing a bit in the interrupt enable registers IEN0 or IEN1. The IEN0 register also contains a global disable bit, EA, which disables all interrupts. Each interrupt source can be individually programmed to one of four priority levels by setting or clearing bits in the interrupt priority registers IP0, IP0H, IP1, and IP1H. An interrupt service routine in progress can be interrupted by a higher priority interrupt, but not by another interrupt of the same or lower priority. The highest priority interrupt service cannot be interrupted by any other interrupt source. If two requests of different priority levels are pending at the start of an instruction, the request of higher priority level is serviced. If requests of the same priority level are pending at the start of an instruction, an internal polling sequence determines which request is serviced. This is called the arbitration ranking. Note that the arbitration ranking is only used to resolve pending requests of the same priority level. ### 8.11.1 External interrupt inputs The P89LPC920/921/922/9221 has two external interrupt inputs as well as the Keypad Interrupt function. The two interrupt inputs are identical to those present on the standard 80C51 microcontrollers. These external interrupts can be programmed to be level-triggered or edge-triggered by setting or clearing bit IT1 or IT0 in Register TCON. In edge-triggered mode if successive samples of the INTn pin show a HIGH in one cycle and a LOW in the next cycle, the interrupt request flag IEn in TCON is set, causing an interrupt request. If an external interrupt is enabled when the P89LPC920/921/922/9221 is put into Power-down or Idle mode, the interrupt will cause the processor to wake-up and resume operation. Refer to Section 8.14 "Power reduction modes" for details. ## 8.12 I/O ports The P89LPC920/921/922/9221 has three I/O ports: Port 0, Port 1, and Port 3. Ports 0 and 1 are 8-bit ports, and Port 3 is a 2-bit port. The exact number of I/O pins available depend upon the clock and reset options chosen, as shown in Table 6. Table 6: Number of I/O pins available | Clock source | Reset option | Number of I/O pins (20-pin package) | |--------------------------------------------------------|--------------------------------------------|-------------------------------------| | On-chip oscillator or | No external reset (except during power-up) | 18 | | watchdog oscillator | External RST pin supported[1] | 17 | | External clock input | No external reset (except during power-up) | 17 | | Zatomai olook iliput | External RST pin supported[1] | 16 | | Low/medium/high | No external reset (except during power-up) | 16 | | speed oscillator<br>(external crystal or<br>resonator) | External RST pin supported <sup>[1]</sup> | 15 | [1] Required for operation above 12 MHz. ## 8.12.1 Port configurations All but three I/O port pins on the P89LPC920/921/922/9221 may be configured by software to one of four types on a bit-by-bit basis. These are: quasi-bidirectional (standard 80C51 port outputs), push-pull, open drain, and input-only. Two configuration registers for each port select the output type for each port pin. P1.5 (RST) can only be an input and cannot be configured. ### 8.12.7 Additional port features After power-up, all pins are in Input-Only mode. Please note that this is different from the LPC76x series of devices. - After power-up, all I/O pins except P1.5, may be configured by software. - Pin P1.5 is input only. Pins P1.2 and P1.3 and are configurable for either input-only or open-drain. Every output on the P89LPC920/921/922/9221 has been designed to sink typical LED drive current. However, there is a maximum total output current for all ports which must not be exceeded. Please refer to Table 8 "DC electrical characteristics" for detailed specifications. All ports pins that can function as an output have slew rate controlled outputs to limit noise generated by quickly switching output signals. The slew rate is factory-set to approximately 10 ns rise and fall times. ## 8.13 Power monitoring functions The P89LPC920/921/922/9221 incorporates power monitoring functions designed to prevent incorrect operation during initial power-up and power loss or reduction during operation. This is accomplished with two hardware functions: Power-on Detect and Brownout detect. #### 8.13.1 Brownout detection The Brownout detect function determines if the power supply voltage drops below a certain level. The default operation is for a Brownout detection to cause a processor reset, however it may alternatively be configured to generate an interrupt. Brownout detection may be enabled or disabled in software. If Brownout detection is enabled, the brownout condition occurs when $V_{DD}$ falls below the brownout trip voltage, $V_{BO}$ (see Table 8 "DC electrical characteristics"), and is negated when $V_{DD}$ rises above $V_{BO}$ . If the P89LPC920/921/922/9221 device is to operate with a power supply that can be below 2.7 V, BOE should be left in the unprogrammed state so that the device can operate at 2.4 V, otherwise continuous brownout reset may prevent the device from operating. For correct activation of Brownout detect, the $V_{DD}$ rise and fall times must be observed. Please see Table 8 "DC electrical characteristics" for specifications. ### 8.13.2 Power-on detection The Power-on Detect has a function similar to the Brownout detect, but is designed to work as power comes up initially, before the power supply voltage reaches a level where Brownout detect can work. The POF flag in the RSTSRC register is set to indicate an initial power-up condition. The POF flag will remain set until cleared by software. ### 8.14 Power reduction modes The P89LPC920/921/922/9221 supports three different power reduction modes. These modes are Idle mode, Power-down mode, and total Power-down mode. **Product data** #### 8.18.7 Break detect Break detect is reported in the status register (SSTAT). A break is detected when 11 consecutive bits are sensed LOW. The break detect can be used to reset the device and force the device into ISP mode. ### 8.18.8 Double buffering The UART has a transmit double buffer that allows buffering of the next character to be written to SBUF while the first character is being transmitted. Double buffering allows transmission of a string of characters with only one stop bit between any two characters, as long as the next character is written between the start bit and the stop bit of the previous character. Double buffering can be disabled. If disabled (DBMOD, i.e., SSTAT.7 = $^{\circ}$ 0), the UART is compatible with the conventional 80C51 UART. If enabled, the UART allows writing to SnBUF while the previous data is being shifted out. Double buffering is only allowed in Modes 1, 2 and 3. When operated in Mode 0, double buffering must be disabled (DBMOD = $^{\circ}$ 0). ### 8.18.9 Transmit interrupts with double buffering enabled (Modes 1, 2 and 3) Unlike the conventional UART, in double buffering mode, the Tx interrupt is generated when the double buffer is ready to receive new data. ## 8.18.10 The 9<sup>th</sup> bit (bit 8) in double buffering (Modes 1, 2 and 3) If double buffering is disabled TB8 can be written before or after SBUF is written, as long as TB8 is updated some time before that bit is shifted out. TB8 must not be changed until the bit is shifted out, as indicated by the Tx interrupt. If double buffering is enabled, TB8 **must** be updated before SBUF is written, as TB8 will be double-buffered together with SBUF data. ### 8.19 I<sup>2</sup>C-bus serial interface I<sup>2</sup>C-bus uses two wires (SDA and SCL) to transfer information between devices connected to the bus, and it has the following features: - Bidirectional data transfer between masters and slaves - Multimaster bus (no central master) - Arbitration between simultaneously transmitting masters without corruption of serial data on the bus - Serial clock synchronization allows devices with different bit rates to communicate via one serial bus - Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer - The I<sup>2</sup>C-bus may be used for test and diagnostic purposes. A typical I<sup>2</sup>C-bus configuration is shown in Figure 8. The P89LPC920/921/922/9221 device provides a byte-oriented I<sup>2</sup>C-bus interface that supports data transfers up to 400 kHz. ### 8.20.2 Comparator interrupt Each comparator has an interrupt flag contained in its configuration register. This flag is set whenever the comparator output changes state. The flag may be polled by software or may be used to generate an interrupt. The two comparators use one common interrupt vector. If both comparators enable interrupts, after entering the interrupt service routine, the user needs to read the flags to determine which comparator caused the interrupt. ### 8.20.3 Comparators and power reduction modes Either or both comparators may remain enabled when Power-down or Idle mode is activated, but both comparators are disabled automatically in Total Power-down mode. If a comparator interrupt is enabled (except in Total Power-down mode), a change of the comparator output state will generate an interrupt and wake up the processor. If the comparator output to a pin is enabled, the pin should be configured in the push-pull mode in order to obtain fast switching times while in Power-down mode. The reason is that with the oscillator stopped, the temporary strong pull-up that normally occurs during switching on a quasi-bidirectional port pin does not take place. Comparators consume power in Power-down and Idle modes, as well as in the normal operating mode. This fact should be taken into account when system power consumption is an issue. To minimize power consumption, the user can disable the comparators via PCONA.5, or put the device in Total Power-down mode. ## 8.21 Keypad interrupt (KBI) The Keypad Interrupt function is intended primarily to allow a single interrupt to be generated when Port 0 is equal to or not equal to a certain pattern. This function can be used for bus address recognition or keypad recognition. The user can configure the port via SFRs for different tasks. The Keypad Interrupt Mask Register (KBMASK) is used to define which input pins connected to Port 0 can trigger the interrupt. The Keypad Pattern Register (KBPATN) is used to define a pattern that is compared to the value of Port 0. The Keypad Interrupt Flag (KBIF) in the Keypad Interrupt Control Register (KBCON) is set when the condition is matched while the Keypad Interrupt function is active. An interrupt will be generated if enabled. The PATN\_SEL bit in the Keypad Interrupt Control Register (KBCON) is used to define equal or not-equal for the comparison. In order to use the Keypad Interrupt as an original KBI function like in 87LPC76x series, the user needs to set KBPATN = 0FFH and PATN\_SEL = 1 (not equal), then any key connected to Port 0 which is enabled by the KBMASK register will cause the hardware to set KBIF and generate an interrupt if it has been enabled. The interrupt may be used to wake up the CPU from Idle or Power-down modes. This feature is particularly useful in handheld, battery-powered systems that need to carefully manage power consumption yet also need to be convenient to use. In order to set the flag and cause an interrupt, the pattern on Port 0 must be held longer than 6 CCLKs. ## 8.22 Watchdog timer The Watchdog timer causes a system reset when it underflows as a result of a failure to feed the timer prior to the timer reaching its terminal count. It consists of a programmable 12-bit prescaler, and an 8-bit down counter. The down counter is decremented by a tap taken from the prescaler. The clock source for the prescaler is either the PCLK or the nominal 400 kHz Watchdog oscillator. The Watchdog timer can only be reset by a power-on reset. When the watchdog feature is disabled, it can be used as an interval timer and may generate an interrupt. Figure 11 shows the Watchdog timer in watchdog mode. Feeding the watchdog requires a two-byte sequence. If PCLK is selected as the watchdog clock and the CPU is powered-down, the watchdog is disabled. The Watchdog timer has a time-out period that ranges from a few µs to a few seconds. Please refer to the *P89LPC920/921/922/9221* User's Manual for more details. #### 8.23 Additional features #### 8.23.1 Software reset The SRST bit in AUXR1 gives software the opportunity to reset the processor completely, as if an external reset or watchdog reset had occurred. Care should be taken when writing to AUXR1 to avoid accidental software resets. ### 8.23.2 Dual data pointers The dual Data Pointers (DPTR) provides two different Data Pointers to specify the address used with certain instructions. The DPS bit in the AUXR1 register selects one of the two Data Pointers. Bit 2 of AUXR1 is permanently wired as a logic '0' so that the DPS bit may be toggled (thereby switching Data Pointers) simply by incrementing the AUXR1 register, without the possibility of inadvertently altering other bits in the register. 9397 750 14469 and Boot Status Bit. After programming the Flash, the Boot Status Bit should be programmed to zero in order to allow execution of the user's application code beginning at address 0000H. In-System Programming (ISP): In-System Programming is performed without removing the microcontroller from the system. The In-System Programming facility consists of a series of internal hardware resources coupled with internal firmware to facilitate remote programming of the P89LPC920/921/922/9221 through the serial port. This firmware is provided by Philips and embedded within each P89LPC920/921/922/9221 device. The Philips In-System Programming facility has made in-system programming in an embedded application possible with a minimum of additional expense in components and circuit board area. The ISP function uses five pins (V<sub>DD</sub>, V<sub>SS</sub>, TXD, RXD, and RST). Only a small connector needs to be available to interface your application to an external circuit in order to use this feature. Please see the *P89LPC920/921/922/9221 User's Manual* for additional details. In-Application Programming (IAP): Several In-Application Programming (IAP) calls are available for use by an application program to permit selective erasing and programming of Flash sectors, pages, security bits, configuration bytes, and device identification. All calls are made through a common interface, PGM\_MTP. The programming functions are selected by setting up the microcontroller's registers before making a call to PGM\_MTP at FF00H. Please see the P89LPC920/921/922/9221 User's Manual for additional details. In-Circuit Programming (ICP): In-Circuit Programming is a method intended to allow commercial programmers to program and erase these devices without removing the microcontroller from the system. The In-Circuit Programming facility consists of a series of internal hardware resources to facilitate remote programming of the P89LPC920/921/922/9221 through a two-wire serial interface. Philips has made in-circuit programming in an embedded application possible with a minimum of additional expense in components and circuit board area. The ICP function uses five pins (V<sub>DD</sub>, V<sub>SS</sub>, P0.5, P0.4, and RST). Only a small connector needs to be available to interface your application to an external programmer in order to use this feature. ## 8.25 User configuration bytes A number of user-configurable features of the P89LPC920/921/922/9221 must be defined at power-up and therefore cannot be set by the program after start of execution. These features are configured through the use of the Flash byte UCFG1. Please see the *P89LPC920/921/922/9221 User's Manual* for additional details. ### 8.26 User sector security bytes There are two/four/eight User Sector Security Bytes, each corresponding to one sector. Please see the *P89LPC920/921/922/9221 User's Manual* for additional details. ## 9. Limiting values Table 7: Limiting values<sup>[1]</sup> In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------------|----------------------------------------------------------|--------------------------------------------------------------------|-------------|----------------|------| | T <sub>amb(bias)</sub> | operating bias ambient temperature | | <b>–</b> 55 | +125 | °C | | T <sub>stg</sub> | storage temperature range | | -65 | +150 | °C | | $V_{xtal}$ | voltage on XTAL1, XTAL2 pin to $V_{\rm SS}$ | | - | $V_{DD} + 0.5$ | V | | V <sub>n</sub> | voltage on any other pin to $V_{\mbox{\scriptsize SS}}$ | | -0.5 | +5.5 | V | | I <sub>OH(I/O)</sub> | HIGH-level output current per I/O pin, P89LPC9221 | P0.3 to P0.7, P1.4, P1.6,<br>P1.7 | - | 20 | mA | | | | all other I/O pins | - | 8 | mA | | | HIGH-level output current per I/O pin, P89LPC920/921/922 | | - | 8 | mA | | I <sub>OL(I/O)</sub> | LOW-level output current per I/O pin | | - | 20 | mA | | I <sub>I/O(tot)(max)</sub> | maximum total I/O current,<br>P89LPC9221 | | - | 160 | mA | | | maximum total I/O current,<br>P89LPC920/921/922 | | - | 80 | mA | | P <sub>tot(pack)</sub> | total power dissipation per package | based on package heat<br>transfer, not device power<br>consumption | - | 1.5 | W | <sup>[1]</sup> The following applies to Limiting values: a) Stresses above those listed under Table 7 may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in Table 8 "DC electrical characteristics", Table 9 "AC characteristics" and Table 10 "AC characteristics" of this specification are not implied. b) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum. c) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted. #### Table 8: DC electrical characteristics...continued $V_{DD}$ = 2.4 V to 3.6 V unless otherwise specified. $T_{amb}$ = -40 °C to +85 °C for industrial, unless otherwise specified. | Symbol | Parameter | Conditions | Min | Typ <sup>[1]</sup> | Max | Unit | |----------------------|-----------------------------------------------------|---------------------------------|------|--------------------|------|--------| | $V_{BO}$ | brownout trip voltage with<br>BOV = '0', BOPD = '1' | 2.4 V < V <sub>DD</sub> < 3.6 V | 2.40 | - | 2.70 | V | | $V_{REF}$ | bandgap reference voltage | | 1.11 | 1.23 | 1.34 | V | | TC <sub>(VREF)</sub> | bandgap temperature coefficient | | - | 10 | 20 | ppm/°C | - [1] Typical ratings are not guaranteed. The values listed are at room temperature, 3 V. - [2] The I<sub>DD(oper)</sub>, I<sub>DD(idle)</sub>, and I<sub>DD(PD)</sub> specifications are measured using an external clock with the following functions disabled: comparators, brownout detect, and Watchdog timer. - [3] See Table 7 "Limiting values<sup>[1]</sup>" on page 35 for steady state (non-transient) limits on I<sub>OL</sub> or I<sub>OH</sub>. If I<sub>OL</sub>/I<sub>OH</sub> exceeds the test condition, V<sub>OL</sub>/V<sub>OH</sub> may exceed the related specification. - [4] Pin capacitance is characterized but not tested. - [5] Measured with port in quasi-bidirectional mode. - [6] Measured with port in high-impedance mode. - [7] Ports in quasi-bidirectional mode with weak pull-up (applies to all port pins with pull-ups). Does not apply to open-drain pins. - [8] Port pins source a transition current when used in quasi-bidirectional mode and externally driven from '1' to '0'. This current is highest when V<sub>IN</sub> is approximately 2 V. Table 10: AC characteristics $V_{DD}$ = 3.0 V to 3.6 V unless otherwise specified. $T_{amb} = -40 \,^{\circ}C$ to +85 $^{\circ}C$ for industrial, unless otherwise specified.<sup>[1]</sup> | Symbol | Parameter | Conditions | | Variable ( | clock | f <sub>osc</sub> = 1 | 8 MHz | Unit | |--------------------|-----------------------------------------------------------------|-----------------------------------------------------|-----|----------------------|---------------------------------------|----------------------|-------|------| | | | | | Min | Max | Min | Max | | | f <sub>RCOSC</sub> | internal RC oscillator frequency<br>(nominal f = 7.3728 MHz) | trimmed to $\pm 1\%$<br>at T <sub>amb</sub> = 25 °C | ' | 7.189 | 7.557 | 7.189 | 7.557 | MHz | | f <sub>WDOSC</sub> | internal Watchdog oscillator<br>frequency (nominal f = 400 kHz) | | | 320 | 520 | 320 | 520 | kHz | | f <sub>osc</sub> | oscillator frequency | | [2] | 0 | 18 | - | - | MHz | | t <sub>CLCL</sub> | clock cycle | see Figure 13 | | 55 | - | - | - | ns | | f <sub>CLKP</sub> | CLKLP active frequency | | | 0 | 8 | - | - | MHz | | Glitch filt | ter | | | | | | | | | | glitch rejection, P1.5/RST pin | | | - | 50 | - | 50 | ns | | | signal acceptance, P1.5/RST pin | | | 125 | - | 125 | - | ns | | | glitch rejection, any pin except<br>P1.5/RST | | | - | 15 | - | 15 | ns | | | signal acceptance, any pin except P1.5/RST | | | 50 | - | 50 | - | ns | | External | clock | | | | | | | | | t <sub>CHCX</sub> | HIGH time | see Figure 13 | | 22 | $t_{CLCL} - t_{CLCX}$ | 22 | - | ns | | t <sub>CLCX</sub> | LOW time | see Figure 13 | | 22 | t <sub>CLCL</sub> - t <sub>CHCX</sub> | 22 | - | ns | | t <sub>CLCH</sub> | rise time | see Figure 13 | | - | 5 | - | 5 | ns | | t <sub>CHCL</sub> | fall time | see Figure 13 | | - | 5 | - | 5 | ns | | Shift reg | ister (UART mode 0) | | | | | | | | | $t_{XLXL}$ | serial port clock cycle time | | | 16 t <sub>CLCL</sub> | - | 888 | - | ns | | t <sub>QVXH</sub> | output data set-up to clock rising edge | | | 13 t <sub>CLCL</sub> | - | 722 | - | ns | | t <sub>XHQX</sub> | output data hold after clock rising edge | | | - | t <sub>CLCL</sub> + 20 | - | 75 | ns | | t <sub>XHDX</sub> | input data hold after clock rising edge | | | - | 0 | - | 0 | ns | | t <sub>DVXH</sub> | input data valid to clock rising edge | | | 150 | - | 150 | - | ns | <sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified. Parts are tested to 2 MHz, but are guaranteed to operate down to 0 Hz. <sup>[2]</sup> When using an oscillator frequency above 12 MHz, the reset input function of P1.5 must be enabled. An external circuit is required to hold the device in reset at power-up until V<sub>DD</sub> has reached its specified level. When system power is removed V<sub>DD</sub> will fall below the minimum specified operating voltage. When using an oscillator frequency above 12 MHz, in some applications, an external brownout detect circuit may be required to hold the device in reset when V<sub>DD</sub> falls below the minimum specified operating voltage. ## 12. Comparator electrical characteristics ### **Table 12: Comparator electrical characteristics** $V_{DD}$ = 2.4 V to 3.6 V, unless otherwise specified. $T_{amb} = -40 \,^{\circ}C$ to +85 $^{\circ}C$ for industrial, unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|-------------------------------------|-----------------------|-------|-----|--------------|------| | $V_{IO}$ | offset voltage comparator inputs | | - | - | ±20 | mV | | V <sub>CR</sub> | common mode range comparator inputs | | 0 | - | $V_{DD}-0.3$ | V | | CMRR | common mode rejection ratio | | [1] _ | - | <b>–</b> 50 | dB | | | response time | | - | 250 | 500 | ns | | | comparator enable to output valid | | - | - | 10 | μs | | I <sub>IL</sub> | input leakage current, comparator | $0 < V_{IN} < V_{DD}$ | - | - | ±10 | μΑ | <sup>[1]</sup> This parameter is characterized, but not tested in production. ## DIP20: plastic dual in-line package; 20 leads (300 mil) SOT146-1 | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>1</sub> | L | ME | Мн | w | Z <sup>(1)</sup><br>max. | |--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------| | mm | 4.2 | 0.51 | 3.2 | 1.73<br>1.30 | 0.53<br>0.38 | 0.36<br>0.23 | 26.92<br>26.54 | 6.40<br>6.22 | 2.54 | 7.62 | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3 | 0.254 | 2 | | inches | 0.17 | 0.02 | 0.13 | 0.068<br>0.051 | 0.021<br>0.015 | 0.014<br>0.009 | 1.060<br>1.045 | 0.25<br>0.24 | 0.1 | 0.3 | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01 | 0.078 | ### Note 1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included. | OUTLINE<br>VERSION | REFERENCES | | | | EUROPEAN | ISSUE DATE | |--------------------|------------|--------|--------|--|------------|---------------------------------| | | IEC | JEDEC | JEITA | | PROJECTION | 1350E DATE | | SOT146-1 | | MS-001 | SC-603 | | | <del>99-12-27</del><br>03-02-13 | Fig 16. DIP20 (SOT146-1). ## 15. Data sheet status | Level | Data sheet status <sup>[1]</sup> Product status <sup>[2][3]</sup> | | Definition | | | | |-------|-------------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | I | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | | | | II | Preliminary data Qualification | | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Phillips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | | | | III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). | | | | - [1] Please consult the most recently issued data sheet before initiating or completing a design. - [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. - [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. ## 16. Definitions **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. ### 17. Disclaimers **Life support** — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. ### 18. Licenses #### Purchase of Philips I<sup>2</sup>C components Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011. ## **Contact information** For additional information, please visit http://www.semiconductors.philips.com. For sales office addresses, send e-mail to: sales.addresses@www.semiconductors.philips.com. Fax: +31 40 27 24825 © Koninklijke Philips Electronics N.V. 2004. All rights reserved. ## **Contents** | 1 | General description | . 1 | 8.16.5 | Mode 6 | 24 | |----------------|----------------------------------------------|-----|---------|-------------------------------------------|----| | 2 | Features | . 1 | 8.16.6 | Timer overflow toggle output | | | 2.1 | Principal features | . 1 | 8.17 | Real-Time clock/system timer | | | 2.2 | Additional features | | 8.18 | UART | 24 | | 3 | Ordering information | . 3 | 8.18.1 | Mode 0 | | | 3.1 | Ordering options | | 8.18.2 | Mode 1 | | | | 5 . | | 8.18.3 | Mode 2 | | | 4 | Block diagram | | 8.18.4 | Mode 3 | | | 5 | Pinning information | | 8.18.5 | Baud rate generator and selection | | | 5.1 | Pinning | | 8.18.6 | Framing error | | | 5.2 | Pin description | | 8.18.7 | Break detect | | | 6 | Logic symbol | . 8 | 8.18.8 | Double buffering | 26 | | 7 | Special function registers | . 9 | 8.18.9 | Transmit interrupts with double buffering | 26 | | 8 | Functional description | 14 | 8.18.10 | enabled (Modes 1, 2 and 3) | | | 8.1 | Enhanced CPU | | 0.10.10 | 3) | | | 8.2 | Clocks | | 8.19 | l <sup>2</sup> C-bus serial interface | | | 8.2.1 | Clock definitions | | 8.20 | Analog comparators | | | 8.2.2 | CPU clock (OSCCLK) | 14 | 8.20.1 | Internal reference voltage | | | 8.2.3 | Low speed oscillator option | 14 | 8.20.2 | Comparator interrupt | | | 8.2.4 | Medium speed oscillator option | | 8.20.3 | Comparators and power reduction modes | | | 8.2.5 | High speed oscillator option | 14 | 8.21 | Keypad interrupt (KBI) | | | 8.2.6 | Clock output | 15 | 8.22 | Watchdog timer | | | 8.3 | On-chip RC oscillator option | | 8.23 | Additional features | | | 8.4 | Watchdog oscillator option | | 8.23.1 | Software reset | | | 8.5 | External clock input option | | 8.23.2 | Dual data pointers | 31 | | 8.6 | CPU Clock (CCLK) wake-up delay | 17 | 8.24 | Flash program memory | | | 8.7 | CPU Clock (CCLK) modification: DIVM register | 17 | 8.24.1 | General description | | | 8.8 | Low power select | 17 | 8.24.2 | Features | 32 | | 8.9 | Memory organization | | 8.24.3 | ISP and IAP capabilities of | | | 8.10 | Data RAM arrangement | 18 | | the P89LPC920/921/922/9221 | 32 | | 8.11 | Interrupts | | 8.25 | User configuration bytes | 34 | | 8.11.1 | External interrupt inputs | | 8.26 | User sector security bytes | 34 | | 8.12 | I/O ports | | 9 | Limiting values | 35 | | 8.12.1 | Port configurations | | 10 | Static characteristics | | | 8.12.2 | Quasi-bidirectional output configuration | | 11 | Dynamic characteristics | | | 8.12.3 | Open-drain output configuration | | | | | | 8.12.4 | Input-only configuration | 20 | 12 | Comparator electrical characteristics | | | 8.12.5 | Push-pull output configuration | | 13 | Package outline | 42 | | 8.12.6 | Port 0 analog functions | | 14 | Revision history | 44 | | 8.12.7<br>8.13 | Additional port features | | 15 | Data sheet status | 45 | | 8.13.1 | Power monitoring functions | | 16 | Definitions | 45 | | 8.13.2 | Power-on detection | | 17 | Disclaimers | | | 8.14 | Power reduction modes | | | | | | 8.14.1 | Idle mode | | 18 | Licenses | 45 | | 8.14.2 | Power-down mode | | | | | | 8.14.3 | Total Power-down mode | | | | | | 8.15 | Reset | | | | | | 8.15.1 | Reset vector | | | | | | 8.16 | Timers/counters 0 and 1 | | | | | | 8.16.1 | Mode 0 | | | | | | 8.16.2 | Mode 1 | | | | | | 8.16.3 | Mode 2 | 24 | | | | | 8.16.4 | Mode 3 | 24 | | | | #### © Koninklijke Philips Electronics N.V. 2004. Printed in the U.S.A. All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Date of release: 15 December 2004 Document order number: 9397 750 14469 Let's make things better.