Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | ete | |--------------------------------------------------------------------| | | | | | | | z | | ART/USART | | n-out Detect/Reset, LED, POR, PWM, WDT | | | | 3K x 8) | | I | | | | 8 | | ~ 3.6V | | | | al | | ~ 85°C (TA) | | ce Mount | | SOP (0.173", 4.40mm Width) | | SOP | | //www.e-xfl.com/product-detail/nxp-semiconductors/p89lpc922fdh-512 | | | #### 2.2 Additional features - 15 I/O pins minimum. Up to 18 I/O pins while using on-chip oscillator and reset options. - 20-pin TSSOP and DIP packages. - A high performance 80C51 CPU provides instruction cycle times of 111 ns to 222 ns for all instructions except multiply and divide when executing at 18 MHz. This is six times the performance of the standard 80C51 running at the same clock frequency. A lower clock frequency for the same performance results in power savings and reduced EMI. - In-Application Programming of the Flash code memory. This allows changing the code in a running application. - Serial Flash programming allows simple in-circuit production coding. Flash security bits prevent reading of sensitive application programs. - Watchdog timer with separate on-chip oscillator, requiring no external components. The watchdog prescaler is selectable from eight values. - Low voltage reset (Brownout detect) allows a graceful system shutdown when power fails. May optionally be configured as an interrupt. - Idle and two different Power-down reduced power modes. Improved wake-up from Power-down mode (a low interrupt input starts execution). Typical Power-down current is 1 μA (total Power-down with voltage comparators disabled). - Active-LOW reset. On-chip power-on reset allows operation without external reset components. A reset counter and reset glitch suppression circuitry prevent spurious and incomplete resets. A software reset function is also available. - Oscillator Fail Detect. The watchdog timer has a separate fully on-chip oscillator allowing it to perform an oscillator fail detect function. - Programmable port output configuration options: - quasi-bidirectional, - open drain, - push-pull, - input-only. - Port 'input pattern match' detect. Port 0 may generate an interrupt when the value of the pins match or do not match a programmable pattern. - LED drive capability (20 mA) on all port pins. A maximum limit is specified for the entire chip (160 mA for the P89LPC9221; 80 mA for the P89LPC920/921/922). - Controlled slew rate port outputs to reduce EMI. Outputs have approximately 10 ns minimum ramp times. - Only power and ground connections are required to operate the P89LPC920/921/922/9221 when internal reset option is selected. - Four interrupt priority levels. - Eight keypad interrupt inputs, plus two additional external interrupt inputs. - Second data pointer. - Schmitt trigger port inputs. - Emulation support. # 3. Ordering information **Table 1: Ordering information** | Type number | Package | | | | | | | | | | |---------------|---------|---------------------------------------------------------------------------|----------|--|--|--|--|--|--|--| | | Name | Description | Version | | | | | | | | | P89LPC920FDH | TSSOP20 | plastic thin shrink small outline package;<br>20 leads; body width 4.4 mm | SOT360-1 | | | | | | | | | P89LPC921FDH | TSSOP20 | plastic thin shrink small outline package;<br>20 leads; body width 4.4 mm | SOT360-1 | | | | | | | | | P89LPC922FDH | TSSOP20 | plastic thin shrink small outline package;<br>20 leads; body width 4.4 mm | SOT360-1 | | | | | | | | | P89LPC922FN | DIP20 | plastic dual in-line package; 20 leads (300 mil) | SOT146-1 | | | | | | | | | P89LPC9221FN | DIP20 | plastic dual in-line package; 20 leads (300 mil) | SOT146-1 | | | | | | | | | P89LPC9221FDH | TSSOP20 | plastic thin shrink small outline package;<br>20 leads; body width 4.4 mm | SOT360-1 | | | | | | | | # 3.1 Ordering options **Table 2: Part options** | Type number | Flash memory | Temperature range | Frequency | |---------------|--------------|-------------------|-----------------| | P89LPC920FDH | 2 kB | –40 °C to +85 °C | 0 MHz to 18 MHz | | P89LPC921FDH | 4 kB | –40 °C to +85 °C | 0 MHz to 18 MHz | | P89LPC922FDH | 8 kB | –40 °C to +85 °C | 0 MHz to 18 MHz | | P89LPC922FN | 8 kB | –40 °C to +85 °C | 0 MHz to 18 MHz | | P89LPC9221FN | 8 kB | –40 °C to +85 °C | 0 MHz to 18 MHz | | P89LPC9221FDH | 8 kB | –40 °C to +85 °C | 0 MHz to 18 MHz | # 4. Block diagram Product data **Table 4:** Special function registers...continued \* indicates SFRs that are bit addressable. | | Name | Description | SFR | Bit function | ons and ad | dresses | | | | | | Reset | value | |---|--------|--------------------------------------------------|-------------|--------------|--------------|----------------|---------------|---------------|---------------|---------------|--------------|-------------------|----------| | | | | addr. | MSB | | | | | | | LSB | Hex | Binary | | | I2SCLL | Serial clock generator/S duty cycle register LOW | | | | | | | | | | 00 | 00000000 | | | I2STAT | I <sup>2</sup> C status register | D9H | STA.4 | STA.3 | STA.2 | STA.1 | STA.0 | 0 | 0 | 0 | F8 | 1111100 | | | | | Bit address | AF | AE | AD | AC | AB | AA | A9 | A8 | | | | | IEN0* | Interrupt enable 0 | A8H | EA | EWDRT | EBO | ES/ESR | ET1 | EX1 | ET0 | EX0 | 00[1] | 0000000 | | | | | Bit address | EF | EE | ED | EC | EB | EA | <b>E</b> 9 | E8 | | | | | IEN1* | Interrupt enable 1 | E8H | - | EST | - | - | - | EC | EKBI | EI2C | 00[1] | 00x0000 | | | | | Bit address | BF | BE | BD | ВС | BB | BA | <b>B</b> 9 | B8 | | | | | IP0* | Interrupt priority 0 | B8H | - | PWDRT | PBO | PS/PSR | PT1 | PX1 | PT0 | PX0 | 00[1] | x0000000 | | - | IP0H | Interrupt priority 0 HIGH | В7Н | - | PWDRT<br>H | РВОН | PSH/<br>PSRH | PT1H | PX1H | PT0H | PX0H | 00[1] | x0000000 | | | | | Bit address | FF | FE | FD | FC | FB | FA | F9 | F8 | | | | _ | IP1* | Interrupt priority 1 | F8H | - | PST | - | - | - | PC | PKBI | PI2C | 00[1] | 00x0000 | | | IP1H | Interrupt priority 1 HIGH | F7H | - | PSTH | - | - | - | PCH | PKBIH | PI2CH | 00[1] | 00x0000 | | | KBCON | Keypad control register | 94H | - | - | - | - | - | - | PATN<br>_SEL | KBIF | 00[1] | xxxxxx00 | | | KBMASK | Keypad interrupt mask register | 86H | | | | | | | | | 00 | 0000000 | | | KBPATN | Keypad pattern register | 93H | | | | | | | | | FF | 1111111 | | | | | Bit address | 87 | 86 | 85 | 84 | 83 | 82 | 81 | 80 | | | | | P0* | Port 0 | 80H | T1/KB7 | CMP1<br>/KB6 | CMPREF<br>/KB5 | CIN1A<br>/KB4 | CIN1B<br>/KB3 | CIN2A<br>/KB2 | CIN2B<br>/KB1 | CMP2<br>/KB0 | | [1] | | | | | Bit address | 97 | 96 | 95 | 94 | 93 | 92 | 91 | 90 | | | | | P1* | Port 1 | 90H | - | - | RST | ĪNT1 | ĪNT0/<br>SDA | T0/SCL | RXD | TXD | | [1] | | | | | Bit address | B7 | B6 | B5 | B4 | В3 | <b>B2</b> | B1 | В0 | | | | | P3* | Port 3 | В0Н | - | - | - | - | - | - | XTAL1 | XTAL2 | | [1] | | | P0M1 | Port 0 output mode 1 | 84H | (P0M1.7) | (P0M1.6) | (P0M1.5) | (P0M1.4) | (P0M1.3) | (P0M1.2) | (P0M1.1) | (P0M1.0) | FF | 1111111 | | | P0M2 | Port 0 output mode 2 | 85H | (P0M2.7) | (P0M2.6) | (P0M2.5) | (P0M2.4) | (P0M2.3) | (P0M2.2) | (P0M2.1) | (P0M2.0) | 00 | 0000000 | | | P1M1 | Port 1 output mode 1 | 91H | (P1M1.7) | (P1M1.6) | - | (P1M1.4) | (P1M1.3) | (P1M1.2) | (P1M1.1) | (P1M1.0) | D3 <sup>[1]</sup> | 11x1xx1 | Product data **Table 4:** Special function registers...continued \* indicates SFRs that are bit addressable. | Name | Description | SFR | Bit function | ons and ad | dresses | | | | | | Reset v | /alue | |--------|--------------------------------------|--------|--------------|------------|-----------|----------|----------|----------|----------|----------|----------------------|----------| | | | addr. | MSB | | | | | | | LSB | Hex | Binary | | P1M2 | Port 1 output mode 2 | 92H | (P1M2.7) | (P1M2.6) | - | (P1M2.4) | (P1M2.3) | (P1M2.2) | (P1M2.1) | (P1M2.0) | 00 <sup>[1]</sup> | 00x0xx00 | | P3M1 | Port 3 output mode 1 | В1Н | - | - | - | - | - | - | (P3M1.1) | (P3M1.0) | 03 <sup>[1]</sup> | xxxxxx11 | | P3M2 | Port 3 output mode 2 | B2H | - | - | - | - | - | - | (P3M2.1) | (P3M2.0) | 00 <sup>[1]</sup> | xxxxxx00 | | PCON | Power control register | 87H | SMOD1 | SMOD0 | BOPD | BOI | GF1 | GF0 | PMOD1 | PMOD0 | 00 | 0000000 | | PCONA | Power control register A | B5H | RTCPD | - | VCPD | - | I2PD | - | SPD | - | 00[1] | 0000000 | | | Bit ac | ddress | D7 | D6 | <b>D5</b> | D4 | D3 | D2 | D1 | D0 | | | | PSW* | Program status word | D0H | CY | AC | F0 | RS1 | RS0 | OV | F1 | Р | 00H | 0000000 | | PT0AD | Port 0 digital input disable | F6H | - | - | PT0AD.5 | PT0AD.4 | PT0AD.3 | PT0AD.2 | PT0AD.1 | - | 00H | xx00000x | | RSTSRC | Reset source register | DFH | - | - | BOF | POF | R_BK | R_WD | R_SF | R_EX | | [3] | | RTCCON | Real-time clock control | D1H | RTCF | RTCS1 | RTCS0 | - | - | - | ERTC | RTCEN | 60 <sup>[1][6]</sup> | | | RTCH | Real-time clock register<br>HIGH | D2H | | | | | | | | | 00 <sup>[6]</sup> | 0000000 | | RTCL | Real-time clock register LOW | D3H | | | | | | | | | 00[6] | 0000000 | | SADDR | Serial port address register | А9Н | | | | | | | | | 00 | 0000000 | | SADEN | Serial port address enable | В9Н | | | | | | | | | 00 | 0000000 | | SBUF | Serial Port data buffer register | 99H | | | | | | | | | xx | xxxxxxx | | | Bit ac | ddress | 9F | 9E | 9D | 9C | 9B | 9A | 99 | 98 | | | | SCON* | Serial port control | 98H | SM0/FE | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | 00 | 0000000 | | SSTAT | Serial port extended status register | BAH | DBMOD | INTLO | CIDIS | DBISEL | FE | BR | OE | STINT | 00 | 0000000 | | SP | Stack pointer | 81H | | | | | | | | | 07 | 0000011 | | TAMOD | Timer 0 and 1 auxiliary mode | 8FH | - | - | - | T1M2 | - | - | - | T0M2 | 00 | xxx0xxx | | | Bit ac | ddress | 8F | 8E | 8D | 8C | 8B | 8A | 89 | 88 | | | | TCON* | Timer 0 and 1 control | 88H | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | 00 | 0000000 | | TH0 | Timer 0 HIGH | 8CH | | | | | | | | | 00 | 0000000 | | TH1 | Timer 1 HIGH | 8DH | | | | | | | | | 00 | 0000000 | | TL0 | Timer 0 LOW | 8AH | | | | | | | | | 00 | 0000000 | | TL1 | Timer 1 LOW | 8BH | | | | | | | | | 00 | 0000000 | | TMOD | Timer 0 and 1 mode | 89H | T1GATE | T1C/T | T1M1 | T1M0 | T0GATE | T0C/T | T0M1 | TOMO | 00 | 0000000 | # 8. Functional description **Remark:** Please refer to the *P89LPC920/921/922/9221 User's Manual* for a more detailed functional description. #### 8.1 Enhanced CPU The P89LPC920/921/922/9221 uses an enhanced 80C51 CPU which runs at 6 times the speed of standard 80C51 devices. A machine cycle consists of two CPU clock cycles, and most instructions execute in one or two machine cycles. #### 8.2 Clocks #### 8.2.1 Clock definitions The P89LPC920/921/922/9221 device has several internal clocks as defined below: **OSCCLK** — Input to the DIVM clock divider. OSCCLK is selected from one of four clock sources (see Figure 5) and can also be optionally divided to a slower frequency (see Section 8.7 "CPU Clock (CCLK) modification: DIVM register"). **Note:** fosc is defined as the OSCCLK frequency. **CCLK** — CPU clock; output of the clock divider. There are two CCLK cycles per machine cycle, and most instructions are executed in one to two machine cycles (two or four CCLK cycles). RCCLK — The internal 7.373 MHz RC oscillator output. **PCLK** — Clock for the various peripheral devices and is CCLK/2 #### 8.2.2 CPU clock (OSCCLK) The P89LPC920/921/922/9221 provides several user-selectable oscillator options in generating the CPU clock. This allows optimization for a range of needs from high precision to lowest possible cost. These options are configured when the FLASH is programmed and include an on-chip watchdog oscillator, an on-chip RC oscillator, an oscillator using an external crystal, or an external clock source. The crystal oscillator can be optimized for low, medium, or high frequency crystals covering a range from 20 kHz to 12 MHz. #### 8.2.3 Low speed oscillator option This option supports an external crystal in the range of 20 kHz to 100 kHz. Ceramic resonators are also supported in this configuration. ### 8.2.4 Medium speed oscillator option This option supports an external crystal in the range of 100 kHz to 4 MHz. Ceramic resonators are also supported in this configuration. ### 8.2.5 High speed oscillator option This option supports an external crystal in the range of 4 MHz to 18 MHz. Ceramic resonators are also supported in this configuration. When using an oscillator frequency above 12 MHz, the reset input function of P1.5 must be enabled. An external circuit is required to hold the device in reset at power-up until $V_{DD}$ has reached its specified level. When system power is removed $V_{DD}$ will fall below the minimum specified operating voltage. When using an oscillator frequency above 12 MHz, in some applications, an external brownout detect circuit may be required to hold the device in reset when $V_{DD}$ falls below the minimum specified operating voltage. #### 8.2.6 Clock output The P89LPC920/921/922/9221 supports a user-selectable clock output function on the XTAL2/CLKOUT pin when crystal oscillator is not being used. This condition occurs if another clock source has been selected (on-chip RC oscillator, watchdog oscillator, external clock input on X1) and if the Real-Time clock is not using the crystal oscillator as its clock source. This allows external devices to synchronize to the P89LPC920/921/922/9221. This output is enabled by the ENCLK bit in the TRIM register. The frequency of this clock output is $\frac{1}{2}$ that of the CCLK. If the clock output is not needed in Idle mode, it may be turned off prior to entering Idle, saving additional power. # 8.3 On-chip RC oscillator option The P89LPC920/921/922/9221 has a 6-bit TRIM register that can be used to tune the frequency of the RC oscillator. During reset, the TRIM value is initialized to a factory pre-programmed value to adjust the oscillator frequency to 7.373 MHz, $\pm 1\%$ at room temperature. End-user applications can write to the Trim register to adjust the on-chip RC oscillator to other frequencies. # 8.4 Watchdog oscillator option The watchdog has a separate oscillator which has a frequency of 400 kHz. This oscillator can be used to save power when a high clock frequency is not needed. ### 8.5 External clock input option In this configuration, the processor clock is derived from an external source driving the XTAL1/P3.1 pin. The rate may be from 0 Hz up to 12 MHz. The XTAL2/P3.0 pin may be used as a standard port pin or a clock output. When using an oscillator frequency above 12 MHz, the reset input function of P1.5 must be enabled. An external circuit is required to hold the device in reset at power-up until $V_{DD}$ has reached its specified level. When system power is removed $V_{DD}$ will fall below the minimum specified operating voltage. When using an oscillator frequency above 12 MHz, in some applications, an external brownout detect circuit may be required to hold the device in reset when $V_{DD}$ falls below the minimum specified operating voltage. # 8.6 CPU Clock (CCLK) wake-up delay The P89LPC920/921/922/9221 has an internal wake-up timer that delays the clock until it stabilizes depending to the clock source used. If the clock source is any of the three crystal selections (low, medium and high frequencies) the delay is 992 OSCCLK cycles plus 60 to 100 $\mu$ s. If the clock source is either the internal RC oscillator, watchdog oscillator, or external clock, the delay is 224 OSCCLK cycles plus 60 to 100 $\mu$ s. ## 8.7 CPU Clock (CCLK) modification: DIVM register The OSCCLK frequency can be divided down up to 510 times by configuring a dividing register, DIVM, to generate CCLK. This feature makes it possible to temporarily run the CPU at a lower rate, reducing power consumption. By dividing the clock, the CPU can retain the ability to respond to events that would not exit Idle mode by executing its normal program at a lower rate. This can also allow bypassing the oscillator start-up time in cases where Power-down mode would otherwise be used. The value of DIVM may be changed by the program at any time without interrupting code execution. ## 8.8 Low power select The P89LPC920/921/922/9221 is designed to run at 18 MHz (CCLK) maximum. However, if CCLK is 8 MHz or slower, the CLKLP SFR bit (AUXR1.7) can be set to '1' to lower the power consumption further. On any reset, CLKLP is '0' allowing highest performance access. This bit can then be set in software if CCLK is running at 8 MHz or slower. ## 8.9 Memory organization The various P89LPC920/921/922/9221 memory spaces are as follows: #### DATA 128 bytes of internal data memory space (00h:7Fh) accessed via direct or indirect addressing, using instruction other than MOVX and MOVC. All or part of the Stack may be in this area. #### IDATA Indirect Data. 256 bytes of internal data memory space (00h:FFh) accessed via indirect addressing using instructions other than MOVX and MOVC. All or part of the Stack may be in this area. This area includes the DATA area and the 128 bytes immediately above it. ### • SFR Special Function Registers. Selected CPU registers and peripheral control and status registers, accessible only via direct addressing. #### • CODE 64 kB of Code memory space, accessed as part of program execution and via the MOVC instruction. The P89LPC920/921/922/9221 has 2 kB/4 kB/8 kB of on-chip Code memory. # 8.10 Data RAM arrangement The 256 bytes of on-chip RAM are organized as shown in Table 5. Table 5: On-chip data memory usages | Туре | Data RAM | Size (bytes) | |-------|------------------------------------------------------|--------------| | DATA | Memory that can be addressed directly and indirectly | 128 | | IDATA | Memory that can be addressed indirectly | 256 | ## 8.11 Interrupts The P89LPC920/921/922/9221 uses a four priority level interrupt structure. This allows great flexibility in controlling the handling of the many interrupt sources. The P89LPC920/921/922/9221 supports 12 interrupt sources: external interrupts 0 and 1, timers 0 and 1, serial port Tx, serial port Rx, combined serial port Rx/Tx, brownout detect, watchdog/real-time clock, I<sup>2</sup>C, keyboard, and comparators 1 and 2. Each interrupt source can be individually enabled or disabled by setting or clearing a bit in the interrupt enable registers IEN0 or IEN1. The IEN0 register also contains a global disable bit, EA, which disables all interrupts. Each interrupt source can be individually programmed to one of four priority levels by setting or clearing bits in the interrupt priority registers IP0, IP0H, IP1, and IP1H. An interrupt service routine in progress can be interrupted by a higher priority interrupt, but not by another interrupt of the same or lower priority. The highest priority interrupt service cannot be interrupted by any other interrupt source. If two requests of different priority levels are pending at the start of an instruction, the request of higher priority level is serviced. If requests of the same priority level are pending at the start of an instruction, an internal polling sequence determines which request is serviced. This is called the arbitration ranking. Note that the arbitration ranking is only used to resolve pending requests of the same priority level. #### 8.11.1 External interrupt inputs The P89LPC920/921/922/9221 has two external interrupt inputs as well as the Keypad Interrupt function. The two interrupt inputs are identical to those present on the standard 80C51 microcontrollers. These external interrupts can be programmed to be level-triggered or edge-triggered by setting or clearing bit IT1 or IT0 in Register TCON. In edge-triggered mode if successive samples of the INTn pin show a HIGH in one cycle and a LOW in the next cycle, the interrupt request flag IEn in TCON is set, causing an interrupt request. If an external interrupt is enabled when the P89LPC920/921/922/9221 is put into Power-down or Idle mode, the interrupt will cause the processor to wake-up and resume operation. Refer to Section 8.14 "Power reduction modes" for details. #### 8.18.2 Mode 1 10 bits are transmitted (through TxD) or received (through RxD): a start bit (logical '0'), 8 data bits (LSB first), and a stop bit (logical '1'). When data is received, the stop bit is stored in RB8 in Special Function Register SCON. The baud rate is variable and is determined by the Timer 1 overflow rate or the Baud Rate Generator (described in Section 8.18.5 "Baud rate generator and selection"). #### 8.18.3 Mode 2 11 bits are transmitted (through TxD) or received (through RxD): start bit (logical '0'), 8 data bits (LSB first), a programmable $9^{th}$ data bit, and a stop bit (logical '1'). When data is transmitted, the $9^{th}$ data bit (TB8 in SCON) can be assigned the value of '0' or '1'. Or, for example, the parity bit (P, in the PSW) could be moved into TB8. When data is received, the $9^{th}$ data bit goes into RB8 in Special Function Register SCON, while the stop bit is not saved. The baud rate is programmable to either $\frac{1}{16}$ or $\frac{1}{32}$ of the CPU clock frequency, as determined by the SMOD1 bit in PCON. #### 8.18.4 Mode 3 11 bits are transmitted (through TxD) or received (through RxD): a start bit (logical '0'), 8 data bits (LSB first), a programmable 9<sup>th</sup> data bit, and a stop bit (logical '1'). In fact, Mode 3 is the same as Mode 2 in all respects except baud rate. The baud rate in Mode 3 is variable and is determined by the Timer 1 overflow rate or the Baud Rate Generator (described in Section 8.18.5 "Baud rate generator and selection"). #### 8.18.5 Baud rate generator and selection The P89LPC920/921/922/9221 enhanced UART has an independent Baud Rate Generator. The baud rate is determined by a baud-rate preprogrammed into the BRGR1 and BRGR0 SFRs which together form a 16-bit baud rate divisor value that works in a similar manner as Timer 1 but is much more accurate. If the baud rate generator is used, Timer 1 can be used for other timing functions. The UART can use either Timer 1 or the baud rate generator output (see Figure 7). Note that Timer T1 is further divided by 2 if the SMOD1 bit (PCON.7) is set. The independent Baud Rate Generator uses OSCCLK. #### 8.18.6 Framing error Framing error is reported in the status register (SSTAT). In addition, if SMOD0 (PCON.6) is '1', framing errors can be made available in SCON.7 respectively. If SMOD0 is '0', SCON.7 is SM0. It is recommended that SM0 and SM1 (SCON.7:6) are set up when SMOD0 is '0'. #### 8.19 I<sup>2</sup>C-bus serial interface I<sup>2</sup>C-bus uses two wires (SDA and SCL) to transfer information between devices connected to the bus, and it has the following features: - Bidirectional data transfer between masters and slaves - Multimaster bus (no central master) - Arbitration between simultaneously transmitting masters without corruption of serial data on the bus - Serial clock synchronization allows devices with different bit rates to communicate via one serial bus - Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer - The I<sup>2</sup>C-bus may be used for test and diagnostic purposes. A typical I<sup>2</sup>C-bus configuration is shown in Figure 8. The P89LPC920/921/922/9221 device provides a byte-oriented I<sup>2</sup>C-bus interface that supports data transfers up to 400 kHz. #### 8.20.2 Comparator interrupt Each comparator has an interrupt flag contained in its configuration register. This flag is set whenever the comparator output changes state. The flag may be polled by software or may be used to generate an interrupt. The two comparators use one common interrupt vector. If both comparators enable interrupts, after entering the interrupt service routine, the user needs to read the flags to determine which comparator caused the interrupt. ### 8.20.3 Comparators and power reduction modes Either or both comparators may remain enabled when Power-down or Idle mode is activated, but both comparators are disabled automatically in Total Power-down mode. If a comparator interrupt is enabled (except in Total Power-down mode), a change of the comparator output state will generate an interrupt and wake up the processor. If the comparator output to a pin is enabled, the pin should be configured in the push-pull mode in order to obtain fast switching times while in Power-down mode. The reason is that with the oscillator stopped, the temporary strong pull-up that normally occurs during switching on a quasi-bidirectional port pin does not take place. Comparators consume power in Power-down and Idle modes, as well as in the normal operating mode. This fact should be taken into account when system power consumption is an issue. To minimize power consumption, the user can disable the comparators via PCONA.5, or put the device in Total Power-down mode. # 8.21 Keypad interrupt (KBI) The Keypad Interrupt function is intended primarily to allow a single interrupt to be generated when Port 0 is equal to or not equal to a certain pattern. This function can be used for bus address recognition or keypad recognition. The user can configure the port via SFRs for different tasks. The Keypad Interrupt Mask Register (KBMASK) is used to define which input pins connected to Port 0 can trigger the interrupt. The Keypad Pattern Register (KBPATN) is used to define a pattern that is compared to the value of Port 0. The Keypad Interrupt Flag (KBIF) in the Keypad Interrupt Control Register (KBCON) is set when the condition is matched while the Keypad Interrupt function is active. An interrupt will be generated if enabled. The PATN\_SEL bit in the Keypad Interrupt Control Register (KBCON) is used to define equal or not-equal for the comparison. In order to use the Keypad Interrupt as an original KBI function like in 87LPC76x series, the user needs to set KBPATN = 0FFH and PATN\_SEL = 1 (not equal), then any key connected to Port 0 which is enabled by the KBMASK register will cause the hardware to set KBIF and generate an interrupt if it has been enabled. The interrupt may be used to wake up the CPU from Idle or Power-down modes. This feature is particularly useful in handheld, battery-powered systems that need to carefully manage power consumption yet also need to be convenient to use. In order to set the flag and cause an interrupt, the pattern on Port 0 must be held longer than 6 CCLKs. # 8.24 Flash program memory #### 8.24.1 General description The P89LPC920/921/922/9221 Flash memory provides in-circuit electrical erasure and programming. The Flash can be read, erased, or written as bytes. The Sector and Page Erase functions can erase any Flash sector (1 kB) or page (64 bytes). The Chip Erase operation will erase the entire program memory. In-System Programming and standard parallel programming are both available. On-chip erase and write timing generation contribute to a user-friendly programming interface. The P89LPC920/921/922/9221 Flash reliably stores memory contents even after 10,000 erase and program cycles. The cell is designed to optimize the erase and programming mechanisms. The P89LPC920/921/922/9221 uses $\rm V_{DD}$ as the supply voltage to perform the Program/Erase algorithms. #### 8.24.2 Features - Parallel programming with industry-standard commercial programmers. - In-Circuit serial Programming (ICP) with industry-standard commercial programmers. - IAP-Lite allows individual and multiple bytes of code memory to be used for data storage and programmed under control of the end application. - Internal fixed boot ROM, containing low-level In-Application Programming (IAP) routines that can be called from the end application (in addition to IAP-Lite). - Default serial loader providing In-System Programming (ISP) via the serial port, located in upper end of user program memory. - Boot vector allows user-provided Flash loader code to reside anywhere in the Flash memory space, providing flexibility to the user. - Programming and erase over the full operating voltage range. - Read/Programming/Erase using ISP/IAP/IAP-Lite. - Any flash program or erase operation in 2 ms. - Programmable security for the code in the Flash for each sector. - >100,000 typical erase/program cycles for each byte. - 10 year minimum data retention. #### 8.24.3 ISP and IAP capabilities of the P89LPC920/921/922/9221 Flash organization: The P89LPC920/921/922/9221 program memory consists of two/four/eight 1 kB sectors. Each sector can be further divided into 64-byte pages. In addition to sector erase, page erase, and byte erase, a 64-byte page register is included which allows from 1 to 64 bytes of a given page to be programmed at the same time, substantially reducing overall programming time. An In-Application Programming (IAP) interface is provided to allow the end user's application to erase and reprogram the user code memory. In addition, erasing and reprogramming of user-programmable bytes including UCFG1, the Boot Status Bit and the Boot Vector are supported. As shipped from the factory, the upper 512 bytes of user code space contains a serial In-System Programming (ISP) routine allowing for the device to be programmed in circuit through the serial port. Flash programming and erasing: There are three methods of erasing or programming of the Flash memory that may be used. First, the Flash may be programmed or erased in the end-user application by calling low-level routines through a common entry point. Second, the on-chip ISP boot loader may be invoked. This ISP boot loader will, in turn, call low-level routines through the same common entry point that can be used by the end-user application. Third, the Flash may be programmed or erased using the parallel method by using a commercially available EPROM programmer which supports this device. This device does not provide for direct verification of code memory contents. Instead this device provides a 32-bit CRC result on either a sector or the entire 2 kB/4 kB/8 kB of user code space. **Boot ROM:** When the microcontroller programs its own Flash memory, all of the low-level details are handled by code that is contained in a Boot ROM that is separate from the Flash memory. A user program simply calls the common entry point in the Boot ROM with appropriate parameters to accomplish the desired operation. The Boot ROM include operations such as erase sector, erase page, program page, CRC, program security bit, etc. The Boot ROM occupies the program memory space at the top of the address space from FF00H to FEFFH, thereby not conflicting with the user program memory space. Power-on reset code execution: The P89LPC920/921/922/9221 contains two special Flash elements: the Boot Vector and the Boot Status Bit. Following reset, the P89LPC920/921/922/9221 examines the contents of the Boot Status Bit. If the Boot Status Bit is set to zero, power-up execution starts at location 0000H, which is the normal start address of the user's application code. When the Boot Status Bit is set to a one, the contents of the Boot Vector is used as the high byte of the execution address and the low byte is set to 00H. The factory default setting is 1FH for the P89LPC9221 and P89LPC922, and corresponds to the address 1F00H for the default ISP boot loader. The factory default setting is 0FH for the P89LPC921 and corresponds to the address 0F00H for the default ISP boot loader. The factory default setting for the LPC920 is 07H and corresponds to the address 0700H. This boot loader is pre-programmed at the factory into this address space and can be erased by the user. Users who wish to use this loader should take precautions to avoid erasing the 1 kB sector from 1C00H to 1FFFH in the P89LPC922/9221 or the 1 kB sector from 0C00H to 0FFFH in the P89LPC921, or the 1 kB sector from 0400H to 07FFH in the P89LPC920. Instead, the page erase function can be used to erase the eight 64-byte pages which comprise the lower 512 bytes of the sector. A custom boot loader can be written with the Boot Vector set to the custom boot loader, if desired. Hardware activation of the boot loader: The boot loader can also be executed by forcing the device into ISP mode during a power-on sequence (see the *P89LPC920/921/922/9221 User's Manual* for specific information). This has the same effect as having a non-zero Boot Status Bit. This allows an application to be built that will normally execute user code but can be manually forced into ISP operation. If the factory default setting for the Boot Vector is changed, it will no longer point to the factory pre-programmed ISP boot loader code. If this happens, the only way it is possible to change the contents of the Boot Vector is through the parallel programming method, provided that the end user application does not contain a customized loader that provides for erasing and reprogramming of the Boot Vector and Boot Status Bit. After programming the Flash, the Boot Status Bit should be programmed to zero in order to allow execution of the user's application code beginning at address 0000H. In-System Programming (ISP): In-System Programming is performed without removing the microcontroller from the system. The In-System Programming facility consists of a series of internal hardware resources coupled with internal firmware to facilitate remote programming of the P89LPC920/921/922/9221 through the serial port. This firmware is provided by Philips and embedded within each P89LPC920/921/922/9221 device. The Philips In-System Programming facility has made in-system programming in an embedded application possible with a minimum of additional expense in components and circuit board area. The ISP function uses five pins (V<sub>DD</sub>, V<sub>SS</sub>, TXD, RXD, and RST). Only a small connector needs to be available to interface your application to an external circuit in order to use this feature. Please see the *P89LPC920/921/922/9221 User's Manual* for additional details. In-Application Programming (IAP): Several In-Application Programming (IAP) calls are available for use by an application program to permit selective erasing and programming of Flash sectors, pages, security bits, configuration bytes, and device identification. All calls are made through a common interface, PGM\_MTP. The programming functions are selected by setting up the microcontroller's registers before making a call to PGM\_MTP at FF00H. Please see the P89LPC920/921/922/9221 User's Manual for additional details. In-Circuit Programming (ICP): In-Circuit Programming is a method intended to allow commercial programmers to program and erase these devices without removing the microcontroller from the system. The In-Circuit Programming facility consists of a series of internal hardware resources to facilitate remote programming of the P89LPC920/921/922/9221 through a two-wire serial interface. Philips has made in-circuit programming in an embedded application possible with a minimum of additional expense in components and circuit board area. The ICP function uses five pins (V<sub>DD</sub>, V<sub>SS</sub>, P0.5, P0.4, and RST). Only a small connector needs to be available to interface your application to an external programmer in order to use this feature. # 8.25 User configuration bytes A number of user-configurable features of the P89LPC920/921/922/9221 must be defined at power-up and therefore cannot be set by the program after start of execution. These features are configured through the use of the Flash byte UCFG1. Please see the *P89LPC920/921/922/9221 User's Manual* for additional details. ## 8.26 User sector security bytes There are two/four/eight User Sector Security Bytes, each corresponding to one sector. Please see the *P89LPC920/921/922/9221 User's Manual* for additional details. # 10. Static characteristics Table 8: DC electrical characteristics $V_{DD}$ = 2.4 V to 3.6 V unless otherwise specified. $T_{amb}$ = -40 °C to +85 °C for industrial, unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ <sup>[1]</sup> | Max | Unit | |-----------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------|-----------------------|-----------------------|-------------|-----------| | I <sub>DD(oper)</sub> | power supply current, operating | 3.6 V; 12 MHz | [2] | - | 9 | 15 | mΑ | | | | 3.6 V; 18 MHz | [2] | - | 11.5 | 20 | mA | | I <sub>DD(idle)</sub> | power supply current, Idle mode | 3.6 V; 12 MHz | [2] | - | 3.25 | 5 | mA | | | | 3.6 V; 18 MHz | [2] | - | 5 | 7 | mA | | I <sub>DD(PD)</sub> | power supply current, Power-down mode, voltage comparators powered-down | 3.6 V | [2] | - | 55 | 80 | μΑ | | I <sub>DD(TPD)</sub> | power supply current, Total<br>Power-down mode | 3.6 V | [2] | - | 1 | 5 | μΑ | | $(dV_{DD}/dt)_r$ | V <sub>DD</sub> rise rate | | | - | - | 2 | mV/μs | | $(dV_{DD}/dt)_f$ | V <sub>DD</sub> fall rate | | | - | - | 50 | mV/μs | | $V_{POR}$ | Power-on reset detect voltage | | | - | - | 0.2 | V | | $V_{RAM}$ | RAM keep-alive voltage | | | 1.5 | - | - | V | | V <sub>th(HL)</sub> | negative-going threshold voltage | except SCL, SDA | | $0.22V_{DD}$ | $0.4V_{DD}$ | - | V | | V <sub>IL</sub> | LOW-level input voltage | SCL, SDA only | | -0.5 | - | $0.3V_{DD}$ | V | | $V_{th(LH)}$ | positive-going threshold voltage | except SCL, SDA | | - | $0.6V_{DD}$ | $0.7V_{DD}$ | V | | V <sub>IH</sub> | HIGH-level input voltage | SCL, SDA only | | $0.7V_{DD}$ | - | 5.5 | V | | $V_{hys}$ | hysteresis voltage | Port 1 | | - | $0.2V_{DD}$ | - | V | | V <sub>OL</sub> | LOW-level output voltage; all ports, | $I_{OL} = 20 \text{ mA}$ | | - | 0.6 | 1.0 | V | | | all modes except Hi-Z <sup>[3]</sup> | $I_{OL} = 3.2 \text{ mA}$ | | - | 0.2 | 0.3 | V | | V <sub>OH</sub> | HIGH-level output voltage | I <sub>OH</sub> = -20 mA;<br>push-pull mode P0.3<br>to P0.7, P1.4, P1.6,<br>P1.7 | | 0.8V <sub>DD</sub> | - | - | V | | | | I <sub>OH</sub> = -3.2 mA;<br>push-pull mode, all<br>other ports | | $V_{DD} - 0.7$ | V <sub>DD</sub> – 0.4 | - | V | | | | $I_{OH} = -20 \mu A;$<br>quasi-bidirectional<br>mode, all ports | | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> – 0.2 | - | V | | C <sub>ig</sub> | input/output pin capacitance | | [4] | - | - | 15 | pF | | I <sub>IL</sub> | logical 0 input current, all ports | $V_{IN} = 0.4 V$ | [5] | - | - | -80 | μΑ | | I <sub>LI</sub> | input leakage current, all ports | $V_{IN} = V_{IL}$ or $V_{IH}$ | [6] | - | - | ±10 | μΑ | | I <sub>TL</sub> | logical 1-to-0 transition current, all ports | $V_{IN} = 2.0 \text{ V at}$<br>$V_{DD} = 3.6 \text{ V}$ | [7], [8] | -30 | - | -450 | μΑ | | R <sub>RST</sub> | internal reset pull-up resistor | | | 10 | - | 30 | $k\Omega$ | | | | | | | | | | # 13. Package outline TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm SOT360-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E (2) | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------| | mm | 1.1 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 6.6<br>6.4 | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2 | 8°<br>0° | #### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | |----------|-----|--------|----------|------------|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | SOT360-1 | | MO-153 | | | | <del>99-12-27</del><br>03-02-19 | Fig 15. TSSOP20 (SOT360-1). 9397 750 14469 ## 15. Data sheet status | Level | Data sheet status <sup>[1]</sup> | Product status <sup>[2][3]</sup> | Definition | |-------|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). | - [1] Please consult the most recently issued data sheet before initiating or completing a design. - [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. - [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. # 16. Definitions **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. ### 17. Disclaimers **Life support** — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. ## 18. Licenses #### Purchase of Philips I<sup>2</sup>C components Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011. # **Contact information** For additional information, please visit http://www.semiconductors.philips.com. For sales office addresses, send e-mail to: sales.addresses@www.semiconductors.philips.com. Fax: +31 40 27 24825 © Koninklijke Philips Electronics N.V. 2004. All rights reserved. # **Contents** | 1 | General description | . 1 | 8.16.5 | Mode 6 | 24 | |----------------|----------------------------------------------|-----|---------|-------------------------------------------|----| | 2 | Features | . 1 | 8.16.6 | Timer overflow toggle output | | | 2.1 | Principal features | . 1 | 8.17 | Real-Time clock/system timer | | | 2.2 | Additional features | | 8.18 | UART | 24 | | 3 | Ordering information | . 3 | 8.18.1 | Mode 0 | | | 3.1 | Ordering options | | 8.18.2 | Mode 1 | | | | 5 . | | 8.18.3 | Mode 2 | | | 4 | Block diagram | | 8.18.4 | Mode 3 | | | 5 | Pinning information | | 8.18.5 | Baud rate generator and selection | | | 5.1 | Pinning | | 8.18.6 | Framing error | | | 5.2 | Pin description | | 8.18.7 | Break detect | | | 6 | Logic symbol | . 8 | 8.18.8 | Double buffering | 26 | | 7 | Special function registers | . 9 | 8.18.9 | Transmit interrupts with double buffering | 26 | | 8 | Functional description | 14 | 8.18.10 | enabled (Modes 1, 2 and 3) | | | 8.1 | Enhanced CPU | | 0.10.10 | 3) | | | 8.2 | Clocks | | 8.19 | l <sup>2</sup> C-bus serial interface | | | 8.2.1 | Clock definitions | | 8.20 | Analog comparators | | | 8.2.2 | CPU clock (OSCCLK) | 14 | 8.20.1 | Internal reference voltage | | | 8.2.3 | Low speed oscillator option | 14 | 8.20.2 | Comparator interrupt | | | 8.2.4 | Medium speed oscillator option | | 8.20.3 | Comparators and power reduction modes | | | 8.2.5 | High speed oscillator option | 14 | 8.21 | Keypad interrupt (KBI) | | | 8.2.6 | Clock output | 15 | 8.22 | Watchdog timer | | | 8.3 | On-chip RC oscillator option | | 8.23 | Additional features | | | 8.4 | Watchdog oscillator option | | 8.23.1 | Software reset | | | 8.5 | External clock input option | | 8.23.2 | Dual data pointers | 31 | | 8.6 | CPU Clock (CCLK) wake-up delay | 17 | 8.24 | Flash program memory | | | 8.7 | CPU Clock (CCLK) modification: DIVM register | 17 | 8.24.1 | General description | | | 8.8 | Low power select | 17 | 8.24.2 | Features | 32 | | 8.9 | Memory organization | | 8.24.3 | ISP and IAP capabilities of | | | 8.10 | Data RAM arrangement | 18 | | the P89LPC920/921/922/9221 | 32 | | 8.11 | Interrupts | | 8.25 | User configuration bytes | 34 | | 8.11.1 | External interrupt inputs | | 8.26 | User sector security bytes | 34 | | 8.12 | I/O ports | | 9 | Limiting values | 35 | | 8.12.1 | Port configurations | | 10 | Static characteristics | | | 8.12.2 | Quasi-bidirectional output configuration | | - | | | | 8.12.3 | Open-drain output configuration | | 11 | Dynamic characteristics | | | 8.12.4 | Input-only configuration | 20 | 12 | Comparator electrical characteristics | | | 8.12.5 | Push-pull output configuration | | 13 | Package outline | 42 | | 8.12.6 | Port 0 analog functions | | 14 | Revision history | 44 | | 8.12.7 | Additional port features | | 15 | Data sheet status | 45 | | 8.13 | Power monitoring functions | | 16 | Definitions | | | 8.13.1 | Brownout detection | | | Disclaimers | | | 8.13.2<br>8.14 | Power-on detection | | 17 | | | | 8.14.1 | Idle mode | | 18 | Licenses | 45 | | 8.14.2 | Power-down mode | | | | | | 8.14.3 | Total Power-down mode | | | | | | 8.15 | Reset | | | | | | 8.15.1 | Reset vector | | | | | | 8.16 | Timers/counters 0 and 1 | | | | | | 8.16.1 | Mode 0 | | | | | | 8.16.2 | Mode 1 | | | | | | 8.16.3 | Mode 2 | | | | | | 8.16.4 | Mode 3 | | | | | #### © Koninklijke Philips Electronics N.V. 2004. Printed in the U.S.A. All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Date of release: 15 December 2004 Document order number: 9397 750 14469 Let's make things better.