

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 25                                                                          |
| Program Memory Size        | 7KB (4K x 14)                                                               |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 512 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                 |
| Data Converters            | A/D 24x10b; D/A 1x5b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-VQFN Exposed Pad                                                         |
| Supplier Device Package    | 28-QFN (6x6)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f15354t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Address | Name                                            | Bit 7         | Bit 6  | Bit 5  | Bit 4   | Bit 3  | Bit 2  | Bit 1  | Bit 0   | Value on:<br>POR, BOR | V <u>alue o</u> n:<br>MCLR |
|---------|-------------------------------------------------|---------------|--------|--------|---------|--------|--------|--------|---------|-----------------------|----------------------------|
| Bank 14 |                                                 | ·             |        |        |         |        |        |        | •       |                       |                            |
|         | CPU CORE REGISTERS; see Table 4-3 for specifics |               |        |        |         |        |        |        |         |                       |                            |
| 70Ch    | PIR0                                            | —             | —      | TMR0IF | IOCIF   | —      | _      | _      | INTF    | 000                   | 000                        |
| 70Dh    | PIR1                                            | OSFIF         | CSWIF  | -      | _       | _      | _      | ADTIF  | ADIF    | 0000                  | 0000                       |
| 70Eh    | PIR2                                            | _             | ZCDIF  | _      | —       | —      | —      | C2IF   | C1IF    | -000                  | -000                       |
| 70Fh    | PIR3                                            | RC2IF         | TX2IF  | RC1IF  | TX1IF   | BCL2IF | SSP2IF | BCL1IF | SSP1IF  | 0000 0000             | 0000 0000                  |
| 710h    | PIR4                                            | _             | -      | _      | —       | —      | —      | TMR2IF | TMR1IF  | 00                    | 00                         |
| 711h    | PIR5                                            | CLC4IF        | CLC3IF | CLC2IF | CLC1IF  | _      | _      | _      | TMR1GIF | 00000                 | 00000                      |
| 712h    | PIR6                                            | _             | -      | _      | _       | _      | _      | CCP2IF | CCP1IF  | 00                    | 00                         |
| 713h    | PIR7                                            | _             | -      | NVMIF  | NCO1IF  | —      | —      | —      | CWG1IF  | 000                   | 000                        |
| 714h    | —                                               |               |        |        | Unimple | mented |        |        |         |                       |                            |
| 715h    | —                                               |               |        |        | Unimple | mented |        |        |         |                       |                            |
| 716h    | PIE0                                            | —             | —      | TMR0IE | IOCIE   | —      | —      | —      | INTE    | 000                   | 000                        |
| 717h    | PIE1                                            | OSFIE         | CSWIE  | -      | —       | _      | —      | ADTIE  | ADIE    | 0000                  | 0000                       |
| 718h    | PIE2                                            | _             | ZCDIE  |        | _       | _      | _      | C2IE   | C1IE    | -000                  | -000                       |
| 719h    | PIE3                                            | RC2IE         | TX2IE  | RC1IE  | TX1IE   | BCL2IE | SSP2IE | BCL1IE | SSP1IE  | 0000 0000             | 0000 0000                  |
| 71Ah    | PIE4                                            | _             | -      | _      | —       | —      | —      | TMR2IE | TMR1IE  | 00                    | 00                         |
| 71Bh    | PIE5                                            | CLC4IE        | CLC3IE | CLC2IE | CLC1IE  | —      | —      | _      | TMR1GIE | 00000                 | 00000                      |
| 71Ch    | PIE6                                            | —             | _      |        |         | —      | —      | CCP2IE | CCP1IE  | 00                    | 00                         |
| 71Dh    | PIE7                                            | —             |        | NVMIE  | NCO1IE  |        | _      | —      | CWG1IE  | 000                   | 000                        |
| 71Eh    | _                                               |               |        |        | Unimple | mented |        |        |         |                       |                            |
| 71Fh    | _                                               | Unimplemented |        |        |         |        |        |        |         |                       |                            |

#### TABLE 4-10: SPECIAL FUNCTION REGISTER SUMMARY BANKS 0-63 (CONTINUED)

Legend: x = unknown, u = unchanged, q = depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'.

|                  |                                                 | AL I ONO HON    |         | 001111/1 | B/titite 0 |        |        |        |        |                       |                            |
|------------------|-------------------------------------------------|-----------------|---------|----------|------------|--------|--------|--------|--------|-----------------------|----------------------------|
| Address          | Name                                            | Bit 7           | Bit 6   | Bit 5    | Bit 4      | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on:<br>POR, BOR | V <u>alue o</u> n:<br>MCLR |
| Bank 15          | Bank 15                                         |                 |         |          |            |        |        |        |        |                       |                            |
|                  | CPU CORE REGISTERS; see Table 4-3 for specifics |                 |         |          |            |        |        |        |        |                       |                            |
| 78Ch<br><br>795h | — Unimplemented                                 |                 |         |          |            |        |        |        | _      | _                     |                            |
| 796h             | PMD0                                            | SYSCMD          | FVRMD   | —        | —          | —      | NVMMD  | CLKRMD | IOCMD  | 00000                 | 00000                      |
| 797h             | PMD1                                            | NCO1MD          | —       | —        | —          | —      | TMR2MD | TMR1MD | TMR0MD | 0000                  | 0000                       |
| 798h             | PMD2                                            | _               | DAC1MD  | ADCMD    | —          | —      | CMP2MD | CMP1MD | ZCDMD  | -00000                | -00000                     |
| 799h             | PMD3                                            | _               | —       | PWM6MD   | PWM5MD     | PWM4MD | PWM3MD | CCP2MD | CCP1MD | 00 0000               | 00 0000                    |
| 79Ah             | PMD4                                            | UART2MD         | UART1MD | MSSP2MD  | MSSP1MD    | —      | —      | _      | CWG1MD | 00000                 | 00000                      |
| 79Bh             | PMD5                                            | _               | —       | —        | CLC4MD     | CLC3MD | CLC2MD | CLC1MD | —      | 0 000-                | 0 000-                     |
| 79Ch             | —                                               | - Unimplemented |         |          |            |        |        |        |        |                       |                            |
| 79Dh             | PDh — Unimplemented                             |                 |         |          |            |        |        |        |        |                       |                            |
| 79Eh             | _                                               | Unimplemented   |         |          |            |        |        |        |        |                       |                            |
| 79Fh             | _                                               | Unimplemented   |         |          |            |        |        |        |        |                       |                            |

# TABLE 4-10: SPECIAL FUNCTION REGISTER SUMMARY BANKS 0-63 (CONTINUED)

Legend: x = unknown, u = unchanged, q = depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'.

# 9.2.1.4 4x PLL

The oscillator module contains a PLL that can be used with external clock sources and internal oscillator to provide a system clock source. The input frequency for the PLL must fall within specifications. See the PLL Clock Timing Specifications in Table 37-9.

The PLL may be enabled for use by one of two methods:

- 1. Program the RSTOSC bits in the Configuration Word 1 to enable the EXTOSC with 4x PLL.
- 2. Write the NOSC bits in the OSCCON1 register to enable the EXTOSC with 4x PLL.

#### 9.2.1.5 Secondary Oscillator

The secondary oscillator is a separate oscillator block that can be used as an alternate system clock source. The secondary oscillator is optimized for 31 kHz, and can be used with an external crystal oscillator connected to the SOSCI and SOSCO device pins, or an external clock source connected to the SOSCIN pin. The secondary oscillator can be selected during run-time using clock switching. Refer to **Section 9.3 "Clock Switching"** for more information.

#### FIGURE 9-5: QUARTZ CRYSTAL OPERATION (SECONDARY OSCILLATOR)



- Note 1: Quartz crystal characteristics vary according to type, package and manufacturer. The user should consult the manufacturer data sheets for specifications and recommended application.
  - Always verify oscillator performance over the VDD and temperature range that is expected for the application.
  - **3:** For oscillator design assistance, reference the following Microchip Application Notes:
    - AN826, "Crystal Oscillator Basics and Crystal Selection for rfPIC<sup>®</sup> and PIC<sup>®</sup> Devices" (DS00826)
    - AN849, "Basic PIC<sup>®</sup> Oscillator Design" (DS00849)
    - AN943, "Practical PIC<sup>®</sup> Oscillator Analysis and Design" (DS00943)
    - AN949, "Making Your Oscillator Work" (DS00949)
    - TB097, "Interfacing a Micro Crystal MS1V-T1K 32.768 kHz Tuning Fork Crystal to a PIC16F690/SS" (DS91097)
    - AN1288, "Design Practices for Low-Power External Oscillators" (DS01288)

# **10.6 Register Definitions: Interrupt Control**

# REGISTER 10-1: INTCON: INTERRUPT CONTROL REGISTER

| R/W-0/0                               | R/W-0/0                                                                                                                                                  | U-0                                                                                                                      | U-0                                                                       | U-0            | U-0              | U-0            | R/W-1/1      |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------|------------------|----------------|--------------|
| GIE                                   | PEIE                                                                                                                                                     | -                                                                                                                        | —                                                                         | —              | _                | —              | INTEDG       |
| bit 7                                 |                                                                                                                                                          |                                                                                                                          |                                                                           |                |                  |                | bit 0        |
|                                       |                                                                                                                                                          |                                                                                                                          |                                                                           |                |                  |                |              |
| Legend:                               |                                                                                                                                                          |                                                                                                                          |                                                                           |                |                  |                |              |
| R = Readab                            | ole bit                                                                                                                                                  | W = Writable                                                                                                             | bit                                                                       | U = Unimpler   | nented bit, read | l as '0'       |              |
| u = Bit is un                         | changed                                                                                                                                                  | x = Bit is unkr                                                                                                          | nown                                                                      | -n/n = Value a | at POR and BO    | R/Value at all | other Resets |
| '1' = Bit is s                        | et                                                                                                                                                       | '0' = Bit is clea                                                                                                        | ared                                                                      |                |                  |                |              |
|                                       |                                                                                                                                                          |                                                                                                                          |                                                                           |                |                  |                |              |
| bit 7                                 | GIE: Global Ir                                                                                                                                           | terrupt Enable                                                                                                           | bit                                                                       |                |                  |                |              |
|                                       | 1 = Enables a<br>0 = Disables a                                                                                                                          | II active interru<br>all interrupts                                                                                      | ipts                                                                      |                |                  |                |              |
| bit 6                                 | <b>PEIE:</b> Periphe<br>1 = Enables a<br>0 = Disables a                                                                                                  | eral Interrupt E<br>Il active periph<br>all peripheral ir                                                                | nable bit<br>eral interrupts<br>iterrupts                                 | 3              |                  |                |              |
| bit 5-1                               | Unimplement                                                                                                                                              | ted: Read as '                                                                                                           | 0'                                                                        |                |                  |                |              |
| bit 0                                 | INTEDG: Inte<br>1 = Interrupt c<br>0 = Interrupt c                                                                                                       | rrupt Edge Sel<br>on rising edge o<br>on falling edge                                                                    | ect bit<br>of INT pin<br>of INT pin                                       |                |                  |                |              |
| Note: I<br>G<br>I<br>E<br>U<br>C<br>A | nterrupt flag bits a<br>condition occurs, re<br>ts corresponding e<br>Enable bit, GIE, o<br>Jser software<br>appropriate interru<br>prior to enabling ar | re set when an<br>egardless of the<br>enable bit or the<br>f the INTCON<br>should ensu<br>upt flag bits an<br>interrupt. | interrupt<br>e state of<br>le Global<br>register.<br>ure the<br>are clear |                |                  |                |              |

# FIGURE 13-5: PROGRAM FLASH MEMORY (PFM) WRITE FLOWCHART



# 20.2.6 ADC CONVERSION PROCEDURE

This is an example procedure for using the ADC to perform an Analog-to-Digital conversion:

- 1. Configure Port:
  - Disable pin output driver (Refer to the TRIS register)
  - Configure pin as analog (Refer to the ANSEL register)
- 2. Configure the ADC module:
  - Select ADC conversion clock
  - Select voltage reference
  - Select ADC input channel
  - Turn on ADC module
- 3. Configure ADC interrupt (optional):
  - Clear ADC interrupt flag
  - · Enable ADC interrupt
  - Enable peripheral interrupt
  - Enable global interrupt<sup>(1)</sup>
- 4. Wait the required acquisition time<sup>(2)</sup>.
- 5. Start conversion by setting the  $GO/\overline{DONE}$  bit.
- 6. Wait for ADC conversion to complete by one of the following:
  - Polling the GO/DONE bit
  - · Waiting for the ADC interrupt
- 7. Read ADC Result.
- 8. Clear the ADC interrupt flag (required if interrupt is enabled).
  - **Note 1:** The global interrupt can be disabled if the user is attempting to wake-up from Sleep and resume in-line code execution.
    - 2: Refer to Section 20.3 "ADC Acquisition Requirements".

#### EXAMPLE 20-1: ADC CONVERSION

;This code block configures the ADC ;for polling, Vdd and Vss references, ADCRC ;oscillator and ANO input.

;Conversion start & polling for completion ; are included.

| BANKSEL | ADCON1       | ;                     |
|---------|--------------|-----------------------|
| MOVLW   | B'11110000'  | ;Right justify, ADCRC |
|         |              | ;oscillator           |
| MOVWF   | ADCON1       | ;Vdd and Vss Vref     |
| BANKSEL | TRISA        | ;                     |
| BSF     | TRISA,0      | ;Set RAO to input     |
| BANKSEL | ANSEL        | ;                     |
| BSF     | ANSEL,0      | ;Set RA0 to analog    |
| BANKSEL | ADCON0       | ;                     |
| MOVLW   | B'0000001'   | ;Select channel ANO   |
| MOVWF   | ADCON0       | ;Turn ADC On          |
| CALL    | SampleTime   | ;Acquisiton delay     |
| BSF     | ADCON0, ADGO | ;Start conversion     |
| BTFSC   | ADCON0, ADGO | ;Is conversion done?  |
| GOTO    | \$-1         | ;No, test again       |
| BANKSEL | ADRESH       | ;                     |
| MOVF    | ADRESH,W     | ;Read upper 2 bits    |
| MOVWF   | RESULTHI     | ;store in GPR space   |
| BANKSEL | ADRESL       | ;                     |
| MOVF    | ADRESL,W     | ;Read lower 8 bits    |
| MOVWF   | RESULTLO     | ;Store in GPR space   |
|         |              |                       |

# 21.0 5-BIT DIGITAL-TO-ANALOG CONVERTER (DAC1) MODULE

The Digital-to-Analog Converter supplies a variable voltage reference, ratiometric with the input source, with 32 selectable output levels.

The input of the DAC can be connected to:

- External VREF pins
- VDD supply voltage
- FVR (Fixed Voltage Reference)

The output of the DAC can be configured to supply a reference voltage to the following:

- Comparator positive input
- ADC input channel
- DAC1OUT pin

The Digital-to-Analog Converter (DAC) is enabled by setting the DAC1EN bit of the DAC1CON0 register.

# EQUATION 21-1: DAC OUTPUT VOLTAGE

# $V_{OUT} = \left( V_{SOURCE+} - V_{SOURCE-} \times \frac{DAC1R\langle 4:0\rangle}{2^5} \right) + (V_{SOURCE-})$ $V_{SOURCE+} = V_{DD} \quad or \quad V_{REF+} \quad or \quad FVR$

# $V_{SOURCE-} = V_{SS} \text{ or } V_{REF-}$

# 21.2 Ratiometric Output Level

The DAC output value is derived using a resistor ladder with each end of the ladder tied to a positive and negative voltage reference input source. If the voltage of either input source fluctuates, a similar fluctuation will result in the DAC output value.

The value of the individual resistors within the ladder can be found in Table 37-15.

# 21.3 DAC Voltage Reference Output

The DAC voltage can be output to the DAC1OUT1/2 pins by setting the DAC1OE1/2 bits of the DAC1CON0 register, respectively. Selecting the DAC reference voltage for output on the DAC1OUT1/2 pins automatically overrides the digital output buffer and digital input threshold detector functions, disables the weak pull-up, and disables the current-controlled drive function of that pin. Reading the DAC1OUT1/2 pin when it has been configured for DAC reference voltage output will always return a '0'.

Due to the limited current drive capability, a buffer must be used on the DAC voltage reference output for external connections to the DAC1OUT1/2 pins. Figure 21-2 shows an example buffering technique.

# 21.1 Output Voltage Selection

The DAC has 32 voltage level ranges. The 32 levels are set with the DAC1R<4:0> bits of the DAC1CON1 register.

The DAC output voltage is determined by Equation 21-1:

© 2016 Microchip Technology Inc.

# 22.1 NCO OPERATION

The NCO operates by repeatedly adding a fixed value to an accumulator. Additions occur at the input clock rate. The accumulator will overflow with a carry periodically, which is the raw NCO output (NCO\_overflow). This effectively reduces the input clock by the ratio of the addition value to the maximum accumulator value. See Equation 22-1.

The NCO output can be further modified by stretching the pulse or toggling a flip-flop. The modified NCO output is then distributed internally to other peripherals and can be optionally output to a pin. The accumulator overflow also generates an interrupt (NCO\_overflow).

The NCO period changes in discrete steps to create an average frequency.

#### EQUATION 22-1: NCO OVERFLOW FREQUENCY

FOVERFLOW= <u>NCO Clock Frequency × Increment Value</u>

 $2^{20}$ 

#### 22.1.1 NCO CLOCK SOURCES

Clock sources available to the NCO include:

- HFINTOSC
- Fosc
- LC1\_out
- LC2\_out
- LC3\_out
- LC4\_out
- MFINTOSC (500 kHz)
- MFINTOSC (32 kHz)
- SOSC
- CLKR

The NCO clock source is selected by configuring the N1CKS<2:0> bits in the NCO1CLK register.

#### 22.1.2 ACCUMULATOR

The accumulator is a 20-bit register. Read and write access to the accumulator is available through three registers:

- NCO1ACCL
- NCO1ACCH
- NCO1ACCU

#### 22.1.3 ADDER

The NCO Adder is a full adder, which operates synchronously from the source clock. The addition of the previous result and the increment value replaces the accumulator value on the rising edge of each input clock.

#### 22.1.4 INCREMENT REGISTERS

The increment value is stored in three registers making up a 20-bit incrementer. In order of LSB to MSB they are:

- NCO1INCL
- NCO1INCH
- NCO1INCU

When the NCO module is enabled, the NCO1INCU and NCO1INCH registers should be written first, then the NCO1INCL register. Writing to the NCO1INCL register initiates the increment buffer registers to be loaded simultaneously on the second rising edge of the NCO clk signal.

The registers are readable and writable. The increment registers are double-buffered to allow value changes to be made without first disabling the NCO module.

When the NCO module is disabled, the increment buffers are loaded immediately after a write to the increment registers.

Note: The increment buffer registers are not useraccessible.

# 24.0 ZERO-CROSS DETECTION (ZCD) MODULE

The ZCD module detects when an A/C signal crosses through the ground potential. The actual zero crossing threshold is the zero crossing reference voltage, VCPINV, which is typically 0.75V above ground.

The connection to the signal to be detected is through a series current limiting resistor. The module applies a current source or sink to the ZCD pin to maintain a constant voltage on the pin, thereby preventing the pin voltage from forward biasing the ESD protection diodes. When the applied voltage is greater than the reference voltage, the module sinks current. When the applied voltage is less than the reference voltage, the module sources current. The current source and sink action keeps the pin voltage constant over the full range of the applied voltage. The ZCD module is shown in the simplified block diagram Figure 24-2.

The ZCD module is useful when monitoring an A/C waveform for, but not limited to, the following purposes:

- A/C period measurement
- · Accurate long term time measurement
- · Dimmer phase delayed drive
- · Low EMI cycle switching

# 24.1 External Resistor Selection

The ZCD module requires a current limiting resistor in series with the external voltage source. The impedance and rating of this resistor depends on the external source peak voltage. Select a resistor value that will drop all of the peak voltage when the current through the resistor is nominally 300  $\mu$ A. Refer to Equation 24-1 and Figure 24-1. Make sure that the ZCD I/O pin internal weak pull-up is disabled so it does not interfere with the current source and sink.



$$RSERIES = \frac{VPEAK}{3 \times 10^{-4}}$$

FIGURE 24-1: EXTERNAL VOLTAGE





# FIGURE 26-5: TIMER1 GATE SINGLE-PULSE MODE



#### 27.5.5 SOFTWARE START ONE-SHOT MODE

In One-Shot mode the timer resets and the ON bit is cleared when the timer value matches the PRx period value. The ON bit must be set by software to start another timer cycle. Setting MODE<4:0> = 01000 selects One-Shot mode which is illustrated in Figure 27-8. In the example, ON is controlled by BSF and BCF instructions. In the first case, a BSF instruction sets ON and the counter runs to completion and clears ON. In the second case, a BSF instruction starts the cycle, BCF/BSF instructions turn the counter off and on during the cycle, and then it runs to completion.

When One-Shot mode is used in conjunction with the CCP PWM operation the PWM pulse drive starts concurrent with setting the ON bit. Clearing the ON bit while the PWM drive is active will extend the PWM drive. The PWM drive will terminate when the timer value matches the CCPRx pulse width value. The PWM drive will remain off until software sets the ON bit to start another cycle. If software clears the ON bit after the CCPRx match but before the PRx match then the PWM drive will be extended by the length of time the ON bit remains cleared. Another timing cycle can only be initiated by setting the ON bit after it has been cleared by a PRx period count match.





# 27.6 Timer2 Operation During Sleep

When PSYNC = 1, Timer2 cannot be operated while the processor is in Sleep mode. The contents of the TMR2 and T2PR registers will remain unchanged while processor is in Sleep mode.

When PSYNC = 0, Timer2 will operate in Sleep as long as the clock source selected is also still running. Selecting the LFINTOSC, MFINTOSC, or HFINTOSC oscillator as the timer clock source will keep the selected oscillator running during Sleep.

# 28.1.2 TIMER1 MODE RESOURCE

Timer1 must be running in Timer mode or Synchronized Counter mode for the CCP module to use the capture feature. In Asynchronous Counter mode, the capture operation may not work.

See Section 26.0 "Timer1 Module with Gate Control" for more information on configuring Timer1.

#### 28.1.3 SOFTWARE INTERRUPT MODE

When the Capture mode is changed, a false capture interrupt may be generated. The user should keep the CCPxIE interrupt enable bit of the PIE6 register clear to avoid false interrupts. Additionally, the user should clear the CCPxIF interrupt flag bit of the PIR6 register following any change in Operating mode.

| Note: | Clocking Timer1 from the system clock   |
|-------|-----------------------------------------|
|       | (Fosc) should not be used in Capture    |
|       | mode. In order for Capture mode to      |
|       | recognize the trigger event on the CCPx |
|       | pin, Timer1 must be clocked from the    |
|       | instruction clock (Fosc/4) or from an   |
|       | external clock source.                  |

### 28.1.4 CCP PRESCALER

There are four prescaler settings specified by the CCPxMODE<3:0> bits of the CCPxCON register. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. Any Reset will clear the prescaler counter.

Switching from one capture prescaler to another does not clear the prescaler and may generate a false interrupt. To avoid this unexpected operation, turn the module off by clearing the CCPxCON register before changing the prescaler. Example 28-1 demonstrates the code to perform this function.

#### EXAMPLE 28-1: CHANGING BETWEEN CAPTURE PRESCALERS

| BANKSEI | CCPxCON     | ;Set Bank bits to point<br>;to CCPxCON |
|---------|-------------|----------------------------------------|
| CLRF    | CCPxCON     | ;Turn CCP module off                   |
| MOVLW   | NEW_CAPT_PS | ;Load the W reg with                   |
|         |             | ;the new prescaler                     |
|         |             | ;move value and CCP ON                 |
| MOVWF   | CCPxCON     | ;Load CCPxCON with this                |
|         |             | ;value                                 |

# 28.1.5 CAPTURE DURING SLEEP

Capture mode depends upon the Timer1 module for proper operation. There are two options for driving the Timer1 module in Capture mode. It can be driven by the instruction clock (FOSC/4), or by an external clock source.

When Timer1 is clocked by Fosc/4, Timer1 will not increment during Sleep. When the device wakes from Sleep, Timer1 will continue from its previous state.

Capture mode will operate during Sleep when Timer1 is clocked by an external clock source.

# 28.2 Compare Mode

Compare mode makes use of the 16-bit Timer1 resource. The 16-bit value of the CCPRxH:CCPRxL register pair is constantly compared against the 16-bit value of the TMR1H:TMR1L register pair. When a match occurs, one of the following events can occur:

- Toggle the CCPx output
- Set the CCPx output
- · Clear the CCPx output
- Generate an Auto-conversion Trigger
- · Generate a Software Interrupt

The action on the pin is based on the value of the CCPxMODE<3:0> control bits of the CCPxCON register. At the same time, the interrupt flag CCPxIF bit is set, and an ADC conversion can be triggered, if selected.

All Compare modes can generate an interrupt and trigger and ADC conversion.

Figure 28-2 shows a simplified diagram of the compare operation.



#### COMPARE MODE OPERATION BLOCK DIAGRAM



#### 30.8 Dead-Band Uncertainty

When the rising and falling edges of the input source are asynchronous to the CWG clock, it creates uncertainty in the dead-band time delay. The maximum uncertainty is equal to one CWG clock period. Refer to Equation 30-1 for more details.

#### EQUATION 30-1: DEAD-BAND UNCERTAINTY





# FIGURE 30-8: EXAMPLE OF PWM DIRECTION CHANGE





# FIGURE 32-4: SPI MASTER AND MULTIPLE SLAVE CONNECTION



# 32.2.1 SPI MODE REGISTERS

The MSSP module has five registers for SPI mode operation. These are:

- MSSP STATUS register (SSPxSTAT)
- MSSP Control register 1 (SSPxCON1)
- MSSP Control register 3 (SSPxCON3)
- MSSP Data Buffer register (SSPxBUF)
- MSSP Address register (SSPxADD)
- MSSP Shift register (SSPxSR) (Not directly accessible)

SSPxCON1 and SSPxSTAT are the control and status registers in SPI mode operation. The SSPxCON1 register is readable and writable. The lower six bits of the SSPxSTAT are read-only. The upper two bits of the SSPxSTAT are read/write.

In one SPI master mode, SSPxADD can be loaded with a value used in the Baud Rate Generator. More information on the Baud Rate Generator is available in **Section 32.7 "Baud Rate Generator"**.

SSPxSR is the shift register used for shifting data in and out. SSPxBUF provides indirect access to the SSPxSR register. SSPxBUF is the buffer register to which data bytes are written, and from which data bytes are read.

In receive operations, SSPxSR and SSPxBUF together create a buffered receiver. When SSPxSR receives a complete byte, it is transferred to SSPxBUF and the SSPxIF interrupt is set.

During transmission, the SSPxBUF is not buffered. A write to SSPxBUF will write to both SSPxBUF and SSPxSR.

#### 32.2.4 SPI SLAVE MODE

In Slave mode, the data is transmitted and received as external clock pulses appear on SCK. When the last bit is latched, the SSPxIF interrupt flag bit is set.

Before enabling the module in SPI Slave mode, the clock line must match the proper Idle state. The clock line can be observed by reading the SCK pin. The Idle state is determined by the CKP bit of the SSPxCON1 register.

While in Slave mode, the external clock is supplied by the external clock source on the SCK pin. This external clock must meet the minimum high and low times as specified in the electrical specifications.

While in Sleep mode, the slave can transmit/receive data. The shift register is clocked from the SCK pin input and when a byte is received, the device will generate an interrupt. If enabled, the device will wake-up from Sleep.

#### 32.2.4.1 Daisy-Chain Configuration

The SPI bus can sometimes be connected in a daisy-chain configuration. The first slave output is connected to the second slave input, the second slave output is connected to the third slave input, and so on. The final slave output is connected to the master input. Each slave sends out, during a second group of clock pulses, an exact copy of what was received during the first group of clock pulses. The whole chain acts as one large communication shift register. The daisy-chain feature only requires a single Slave Select line from the master device.

Figure 32-7 shows the block diagram of a typical daisy-chain connection when operating in SPI mode.

In a daisy-chain configuration, only the most recent byte on the bus is required by the slave. Setting the BOEN bit of the SSPxCON3 register will enable writes to the SSPxBUF register, even if the previous byte has not been read. This allows the software to ignore data that may not apply to it.

### 32.2.5 SLAVE SELECT SYNCHRONIZATION

The Slave Select can also be used to synchronize communication. The Slave Select line is held high until the master device is ready to communicate. When the Slave Select line is pulled low, the slave knows that a new transmission is starting.

If the slave fails to receive the communication properly, it will be reset at the end of the transmission, when the Slave Select line returns to a high state. The slave is then ready to receive a new transmission when the Slave Select line is pulled low again. If the Slave Select line is not used, there is a risk that the slave will eventually become out of sync with the master. If the slave misses a bit, it will always be one bit off in future transmissions. Use of the Slave Select line allows the slave and master to align themselves at the beginning of each transmission.

The  $\overline{SS}$  pin allows a Synchronous Slave mode. The SPI must be in Slave mode with  $\overline{SS}$  pin control enabled (SSPxCON1<3:0> = 0100).

When the  $\overline{SS}$  pin is low, transmission and reception are enabled and the SDO pin is driven.

When the  $\overline{SS}$  pin goes high, the SDO pin is no longer driven, even if in the middle of a transmitted byte and becomes a floating output. External pull-up/pull-down resistors may be desirable depending on the application.

| Note 1: | When the SPI is in Slave mode with $\overline{SS}$ pin<br>control enabled (SSPxCON1<3:0> =<br>0100), the SPI module will reset if the $\overline{SS}$<br>pin is set to VDD. |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:      | When the SPI is used in Slave mode with CKE set; the user must enable $\overline{SS}$ pin control.                                                                          |
| 3:      | While operated in SPI Slave mode the SMP bit of the SSPxSTAT register must                                                                                                  |

When the SPI module resets, the bit counter is forced to '0'. This can be done by either forcing the  $\overline{SS}$  pin to a high level or clearing the SSPEN bit.

remain clear.











# TABLE 37-24: I<sup>2</sup>C BUS START/STOP BITS REQUIREMENTS

| Standard Operating Conditions (unless otherwise stated) |         |                 |              |         |      |     |      |       |                                    |
|---------------------------------------------------------|---------|-----------------|--------------|---------|------|-----|------|-------|------------------------------------|
| Param.<br>No.                                           | Symbol  | Characteristic  |              |         | Min. | Тур | Max. | Units | Conditions                         |
| SP90*                                                   | TSU:STA | Start condition | 100 kHz m    | iode // | 4700 | Ŵ   |      | ns    | Only relevant for Repeated Start   |
|                                                         |         | Setup time      | 400 kHz m    | iode /  | 600  | -   | _    |       | condition                          |
| SP91*                                                   | THD:STA | Start condition | 106 kH2 4    | iode    | 4000 |     | _    | ns    | After this period, the first clock |
|                                                         |         | Hold time       | 400 kHz mode |         | 600  |     |      |       | pulse is generated                 |
| SP92*                                                   | Tsu:sto | Stop condition  | 100 kHz m    | iòde 📏  | 4700 | _   |      | ns    |                                    |
|                                                         |         | Setup time      | 400 kHz rr   | iode    | 600  | _   |      |       |                                    |
| SP93                                                    | THD:STO | Stop condition  | 100 kHz m    | idde    | 4000 |     |      | ns    |                                    |
|                                                         |         | Hold time       | 400 kHz m    | iode    | 600  |     |      |       |                                    |

\* These parameters are characterized but not tested.

# FIGURE 37-22: /I<sup>2</sup>C BUS DATA TIMING



# 39.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers (MCU) and dsPIC<sup>®</sup> digital signal controllers (DSC) are supported with a full range of software and hardware development tools:

- Integrated Development Environment
  - MPLAB<sup>®</sup> X IDE Software
  - MPLAB® XPRESS IDE Software
- Compilers/Assemblers/Linkers
  - MPLAB XC Compiler
  - MPASM<sup>™</sup> Assembler
  - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian
  - MPLAB Assembler/Linker/Librarian for Various Device Families
- · Simulators
  - MPLAB X SIM Software Simulator
- · Emulators
  - MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debuggers/Programmers
  - MPLAB ICD 3
  - PICkit™ 3
- Device Programmers
  - MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits and Starter Kits
- Third-party development tools

# 39.1 MPLAB X Integrated Development Environment Software

The MPLAB X IDE is a single, unified graphical user interface for Microchip and third-party software, and hardware development tool that runs on Windows<sup>®</sup>, Linux and Mac OS<sup>®</sup> X. Based on the NetBeans IDE, MPLAB X IDE is an entirely new IDE with a host of free software components and plug-ins for high-performance application development and debugging. Moving between tools and upgrading from software simulators to hardware debugging and programming tools is simple with the seamless user interface.

With complete project management, visual call graphs, a configurable watch window and a feature-rich editor that includes code completion and context menus, MPLAB X IDE is flexible and friendly enough for new users. With the ability to support multiple tools on multiple projects with simultaneous debugging, MPLAB X IDE is also suitable for the needs of experienced users.

Feature-Rich Editor:

- Color syntax highlighting
- Smart code completion makes suggestions and provides hints as you type
- Automatic code formatting based on user-defined rules
- · Live parsing

User-Friendly, Customizable Interface:

- Fully customizable interface: toolbars, toolbar buttons, windows, window placement, etc.
- Call graph window
- Project-Based Workspaces:
- Multiple projects
- Multiple tools
- Multiple configurations
- · Simultaneous debugging sessions
- File History and Bug Tracking:
- Local file history feature
- Built-in support for Bugzilla issue tracker