

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 25                                                                          |
| Program Memory Size        | 14KB (8K x 14)                                                              |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 1K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                 |
| Data Converters            | A/D 24x10b; D/A 1x5b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-VQFN Exposed Pad                                                         |
| Supplier Device Package    | 28-QFN (6x6)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f15355t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com**. We welcome your feedback.

## Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Website at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Website; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

## Customer Notification System

Register on our website at www.microchip.com to receive the most current information on all of our products.

| Name                                           | Function              | Input<br>Type | Output Type | Description                                       |
|------------------------------------------------|-----------------------|---------------|-------------|---------------------------------------------------|
| RA0/ANA0/C1IN0-/C2IN0-/CLCIN0 <sup>(1)</sup> / | RA0                   | TTL/ST        | CMOS/OD     | General purpose I/O.                              |
| IOCAU                                          | ANA0                  | AN            | —           | ADC Channel A0 input.                             |
|                                                | C1IN0-                | AN            | —           | Comparator 1 negative input.                      |
|                                                | C2IN0-                | AN            | -           | Comparator 2 negative input.                      |
|                                                | CLCIN0 <sup>(1)</sup> | TTL/ST        | -           | Configurable Logic Cell source input.             |
|                                                | IOCA0                 | TTL/ST        | _           | Interrupt-on-change input.                        |
| RA1/ANA1/C1IN1-/C2IN1-/CLCIN1 <sup>(1)</sup> / | RA1                   | TTL/ST        | CMOS/OD     | General purpose I/O.                              |
| IUCAT                                          | ANA1                  | AN            | -           | ADC Channel A1 input.                             |
|                                                | C1IN1-                | AN            |             | Comparator 1 negative input.                      |
|                                                | C2IN1-                | AN            |             | Comparator 2 negative input.                      |
|                                                | CLCIN1 <sup>(1)</sup> | TTL/ST        |             | Configurable Logic Cell source input.             |
|                                                | IOCA1                 | TTL/ST        | _           | Interrupt-on-change input.                        |
| RA2/ANA2/C1IN0+/C2IN0+/VREF-/                  | RA2                   | TTL/ST        | CMOS/OD     | General purpose I/O.                              |
| DACTOOT MOCAZ                                  | ANA2                  | AN            | _           | ADC Channel A2 input.                             |
|                                                | C1IN0+                | AN            |             | Comparator 2 positive input.                      |
|                                                | C2IN0+                | AN            |             | Comparator 2 positive input.                      |
|                                                | DAC1OUT1              | _             | AN          | Digital-to-Analog Converter output.               |
|                                                | IOCA2                 | TTL/ST        | _           | Interrupt-on-change input.                        |
| RA3/ANA3/C1IN1+/VREF+/IOCA3/                   | RA3                   | TTL/ST        | CMOS/OD     | General purpose I/O.                              |
| DACIREFT                                       | ANA3                  | AN            | -           | ADC Channel A3 input.                             |
|                                                | C1IN1+                | AN            |             | Comparator 1 positive input.                      |
|                                                | VREF+                 | AN            |             | External ADC and/or DAC positive reference input. |
|                                                | IOCA3                 | TTL/ST        | -           | Interrupt-on-change input.                        |
|                                                | DAC1REF+              | TTL/ST        | AN          | DAC positive reference.                           |
| RA4/ANA4/T0CKI <sup>(1)</sup> /IOCA4           | RA4                   | TTL/ST        | CMOS/OD     | General purpose I/O.                              |
|                                                | ANA4                  | AN            | _           | ADC Channel A4 input.                             |
|                                                | T0CKI <sup>(1)</sup>  | TTL/ST        | _           | Timer0 clock input.                               |
|                                                | IOCA4                 | TTL/ST        | -           | Interrupt-on-change input.                        |
| RA5/ANA5/SS1 <sup>(1)</sup> /IOCA5             | RA5                   | TTL/ST        | CMOS/OD     | General purpose I/O.                              |
|                                                | ANA5                  | AN            |             | ADC Channel A5 input.                             |
|                                                | SS1 <sup>(1)</sup>    | TTL/ST        | _           | MSSP1 SPI slave select input.                     |
|                                                | IOCA5                 | TTL/ST        | _           | Interrupt-on-change input.                        |

TABLE 1-2: PIC16(L)F15354/55 PINOUT DESCRIPTION

Legend:AN= Analog input or output<br/>TTLCMOS= CMOS compatible input or output<br/>STOD= Open-Drain<br/>I^2CHV= High VoltageXTAL= Crystal levelsI2C= Schmitt Trigger input with I2C

Note 1

This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to Table 15-2 for details on which PORT pins may be used for this signal.
 All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin

 All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTX pin options as described in Table 15-3.
 The several PORTX pin the several port of the several port

3: This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers.

These pins are configured for I<sup>2</sup>C logic levels. The SCLx/SDAx signals may be assigned to any of the RB1/RB2/RC3/RC4 pins. PPS assignments to the other pins (e.g., RA5) will operate, but input logic levels will be standard TTL/ST, as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBus input buffer thresholds.

| TABLE 4-10: | SPECIAL FUNCTION REGISTER SUMMARY BANKS 0-63 | (CONTINUED) |
|-------------|----------------------------------------------|-------------|
|-------------|----------------------------------------------|-------------|

| -                |          |        |                 |               |               | <u> </u>          | /          |         |         |                       |                            |
|------------------|----------|--------|-----------------|---------------|---------------|-------------------|------------|---------|---------|-----------------------|----------------------------|
| Address          | Name     | Bit 7  | Bit 6           | Bit 5         | Bit 4         | Bit 3             | Bit 2      | Bit 1   | Bit 0   | Value on:<br>POR, BOR | V <u>alue o</u> n:<br>MCLR |
| Bank 18          |          |        |                 |               |               |                   |            |         |         |                       |                            |
|                  |          |        |                 | CPU COR       | RE REGISTERS; | see Table 4-3 for | specifics  |         |         |                       |                            |
| 90Ch             | FVRCON   | FVREN  | FVRRDY          | TSEN          | TSRNG         | CDAFV             | R<1:0>     | ADF     | VR<1:0> | 0x00 xxxx             | 0q00 uuuu                  |
| 90Dh             | _        |        |                 | Unimplemented |               |                   |            |         |         |                       |                            |
| 90Eh             | DAC1CON0 | EN     | -               | OE1           | OE2           | PSS<              | <1:0>      |         | NSS     | 0-00 00-0             | 0-00 00-0                  |
| 90Fh             | DAC1CON1 | -      | -               |               |               |                   | DAC1R<4:0> |         |         | 0 0000                | 0 0000                     |
| 910h<br><br>91Eh | _        |        | Unimplemented — |               |               |                   |            |         | _       | _                     |                            |
| 91Fh             | ZCDCON   | ZCDSEN |                 | ZCDOUT        | ZCDPOL        | -                 | -          | ZCDINTP | ZCDINTN | 0-x000                | 0-x000                     |

Legend: x = unknown, u = unchanged, q = depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'.

| FIGURE 10-2:                     | INTERRUPT LA                                    | TENCY                                  |                                      |                    |                |                              |
|----------------------------------|-------------------------------------------------|----------------------------------------|--------------------------------------|--------------------|----------------|------------------------------|
|                                  |                                                 |                                        |                                      |                    |                | Rev. 10-030269E<br>8/31/2016 |
|                                  | 3   Q4 Q1   Q2   Q3   Q4                        |                                        | Q1   Q2   Q3   Q4                    |                    |                | Q1   Q2   Q3   Q4            |
|                                  |                                                 |                                        |                                      |                    |                |                              |
| INT<br>pin                       | Valid Interrupt<br>window <sup>(1)</sup>        | 1 Cycle Ir                             | estruction at                        | PC                 |                |                              |
| Fetch PC -                       | 1 PC                                            | PC + 1                                 |                                      | PC = 0x0004        | PC = 0x0005    | PC = 0x0006                  |
| Execute PC -                     | 21 PC - 1                                       | PC                                     | NOP                                  | NOP                | PC = 0x0004    | PC = 0x0005                  |
|                                  | Indeterminate<br>Latency <sup>(2)</sup>         |                                        | Latency                              |                    |                |                              |
| Note 1: An intern<br>2: Since an | upt may occur at any t<br>interrupt may occur a | ime during the in<br>ny time during th | terrupt window.<br>le interrupt wind | ow, the actual lat | ency can vary. |                              |



|                           | Q1   Q2   Q3   Q4                               | Q1   Q2   Q3   Q4                                | Q1   Q2   Q3   Q4                                  | Q1   Q2   Q3   Q4                     | 4 Q1   Q2   Q3   Q4     |
|---------------------------|-------------------------------------------------|--------------------------------------------------|----------------------------------------------------|---------------------------------------|-------------------------|
| OSC1                      |                                                 |                                                  |                                                    |                                       |                         |
|                           | (4)                                             |                                                  |                                                    |                                       |                         |
| INT pin                   |                                                 | . (1)                                            | 1<br>1                                             | 1                                     | <u> </u>                |
| INTF                      | , (1) (5)                                       |                                                  | Interrupt Latency (2)                              | -<br>-<br>-<br>-<br>-<br>-<br>-       |                         |
| GIE                       |                                                 |                                                  |                                                    | · · · · · · · · · · · · · · · · · · · |                         |
| INSTRUCTION               |                                                 |                                                  |                                                    | <u>-</u>                              | $\frac{1}{1}$           |
| PC                        | C PC                                            | PC + 1                                           | PC + 1                                             | 0004h                                 | X0005h                  |
| Instruction (<br>Fetched  | Inst (PC)                                       | Inst (PC + 1)                                    | -                                                  | Inst (0004h)                          | Inst (0005h)            |
| Instruction (<br>Executed | Inst (PC – 1)                                   | Inst (PC)                                        | Forced NOP                                         | Forced NOP                            | Inst (0004h)            |
| Note 1: IN                | NTF flag is sampled here                        | e (every Q1).                                    |                                                    |                                       |                         |
| 2: A                      | synchronous interrupt la atency is the same whe | atency = 3-5 Tcy. Syn<br>her Inst (PC) is a sing | nchronous latency = 3<br>gle cycle or a 2-cycle in | 3-4 TCY, where TCY =                  | instruction cycle time. |
| 3: F                      | or minimum width of IN                          | pulse, refer to AC sp                            | ecifications in Section                            | n 37.0 "Electrical Spe                | ecifications".          |

4: INTF is enabled to be set any time during the Q4-Q1 cycles.

# **10.6 Register Definitions: Interrupt Control**

# REGISTER 10-1: INTCON: INTERRUPT CONTROL REGISTER

| R/W-0/0                          | R/W-0/0                                                                                                                                                                                                  | U-0                                                                                                                      | U-0                                                                       | U-0            | U-0              | U-0            | R/W-1/1      |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------|------------------|----------------|--------------|
| GIE                              | PEIE                                                                                                                                                                                                     | -                                                                                                                        | —                                                                         | —              | _                | —              | INTEDG       |
| bit 7                            |                                                                                                                                                                                                          |                                                                                                                          |                                                                           |                |                  |                | bit 0        |
|                                  |                                                                                                                                                                                                          |                                                                                                                          |                                                                           |                |                  |                |              |
| Legend:                          |                                                                                                                                                                                                          |                                                                                                                          |                                                                           |                |                  |                |              |
| R = Readab                       | ole bit                                                                                                                                                                                                  | W = Writable                                                                                                             | bit                                                                       | U = Unimpler   | nented bit, read | l as '0'       |              |
| u = Bit is un                    | changed                                                                                                                                                                                                  | x = Bit is unkr                                                                                                          | nown                                                                      | -n/n = Value a | at POR and BO    | R/Value at all | other Resets |
| '1' = Bit is s                   | et                                                                                                                                                                                                       | '0' = Bit is clea                                                                                                        | ared                                                                      |                |                  |                |              |
|                                  |                                                                                                                                                                                                          |                                                                                                                          |                                                                           |                |                  |                |              |
| bit 7                            | GIE: Global Ir                                                                                                                                                                                           | terrupt Enable                                                                                                           | bit                                                                       |                |                  |                |              |
|                                  | 1 = Enables a<br>0 = Disables a                                                                                                                                                                          | II active interru<br>all interrupts                                                                                      | ipts                                                                      |                |                  |                |              |
| bit 6                            | <ul> <li>6 PEIE: Peripheral Interrupts</li> <li>6 PEIE: Peripheral Interrupt Enable bit</li> <li>1 = Enables all active peripheral interrupts</li> <li>0 = Disables all peripheral interrupts</li> </ul> |                                                                                                                          |                                                                           | 3              |                  |                |              |
| bit 5-1                          | Unimplement                                                                                                                                                                                              | ted: Read as '                                                                                                           | 0'                                                                        |                |                  |                |              |
| bit 0                            | <b>INTEDG:</b> Interrupt Edge Select bit<br>1 = Interrupt on rising edge of INT pin<br>0 = Interrupt on falling edge of INT pin                                                                          |                                                                                                                          |                                                                           |                |                  |                |              |
| Note:  <br>c<br>i<br>E<br>U<br>a | nterrupt flag bits a<br>condition occurs, re<br>ts corresponding e<br>Enable bit, GIE, o<br>Jser software<br>appropriate interru<br>prior to enabling ar                                                 | re set when an<br>egardless of the<br>enable bit or the<br>f the INTCON<br>should ensu<br>upt flag bits an<br>interrupt. | interrupt<br>e state of<br>le Global<br>register.<br>ure the<br>are clear |                |                  |                |              |

# 11.4 Register Definitions: Voltage Regulator and DOZE Control

| U-0              | U-0  | U-0               | U-0  | U-0            | U-0              | R/W-0/0           | U-0        |
|------------------|------|-------------------|------|----------------|------------------|-------------------|------------|
| —                | _    | _                 | _    | -              | _                | VREGPM            | _          |
| bit 7            |      |                   |      | 4              |                  |                   | bit 0      |
|                  |      |                   |      |                |                  |                   |            |
| Legend:          |      |                   |      |                |                  |                   |            |
| R = Readable b   | bit  | W = Writable I    | oit  | U = Unimpler   | nented bit, read | as '0'            |            |
| u = Bit is uncha | nged | x = Bit is unkn   | own  | -n/n = Value a | at POR and BOI   | R/Value at all of | her Resets |
| '1' = Bit is set |      | '0' = Bit is clea | ared |                |                  |                   |            |
|                  |      |                   |      |                |                  |                   |            |

# **REGISTER 11-1:** VREGCON: VOLTAGE REGULATOR CONTROL REGISTER <sup>(1)</sup>

bit 7-2 Unimplemented: Read as '0'

VREGPM: Voltage Regulator Power Mode Selection bit

1 = Low-Power Sleep mode enabled in Sleep<sup>(2)</sup>

Draws lowest current in Sleep, slower wake-up

0 = Normal Power mode enabled in Sleep<sup>(2)</sup>
 Draws higher current in Sleep, faster wake-up

bit 0 Unimplemented: Read as '1'. Maintain this bit set

Note 1: PIC16F15354/55 only.

bit 1

2: See Section 37.0 "Electrical Specifications".

## 12.1 Independent Clock Source

The WDT can derive its time base from either the 31 kHz LFINTOSC or 31.25 kHz MFINTOSC internal oscillators, depending on the value of either the WDTCCS<2:0> Configuration bits or the WDTCS<2:0> bits of WDTCON1. Time intervals in this chapter are based on a minimum nominal interval of 1 ms. See **Section 37.0 "Electrical Specifications"** for LFINTOSC and MFINTOSC tolerances.

## 12.2 WDT Operating Modes

The Watchdog Timer module has four operating modes controlled by the WDTE<1:0> bits in Configuration Words. See Table 12-1.

#### 12.2.1 WDT IS ALWAYS ON

When the WDTE bits of Configuration Words are set to '11', the WDT is always on.

WDT protection is active during Sleep.

#### 12.2.2 WDT IS OFF IN SLEEP

When the WDTE bits of Configuration Words are set to '10', the WDT is on, except in Sleep.

WDT protection is not active during Sleep.

#### 12.2.3 WDT CONTROLLED BY SOFTWARE

When the WDTE bits of Configuration Words are set to '01', the WDT is controlled by the SWDTEN bit of the WDTCON0 register.

## 12.2.4 WDT IS OFF

When the WDTE bits of the Configuration Word are set to '00', the WDT is always OFF.

WDT protection is unchanged by Sleep. See Table 12-1 for more details.

| WDTE<1:0> | SWDTEN | Device<br>Mode | WDT<br>Mode |
|-----------|--------|----------------|-------------|
| 11        | Х      | Х              | Active      |
| 10        | 37     | Awake          | Active      |
| 10        | A      | Sleep          | Disabled    |
| 01        | 1      | Х              | Active      |
| UI        | 0      | Х              | Disabled    |
| 00        | х      | Х              | Disabled    |

## 12.3 Time-Out Period

The WDTPS bits of the WDTCON0 register set the time-out period from 1 ms to 256 seconds (nominal). After a Reset, the default time-out period is two seconds.

# 12.4 Watchdog Window

The Watchdog Timer has an optional Windowed mode that is controlled by the WDTCWS<2:0> Configuration bits and WINDOW<2:0> bits of the WDTCON1 register. In the Windowed mode, the CLRWDT instruction must occur within the allowed window of the WDT period. Any CLRWDT instruction that occurs outside of this window will trigger a window violation and will cause a WDT Reset, similar to a WDT time out. See Figure 12-2 for an example.

The window size is controlled by the WDTCWS<2:0> Configuration bits, or the WINDOW<2:0> bits of WDTCON1, if WDTCWS<2:0> = 111.

In the event of a <u>window violation</u>, a Reset will be generated and the WDTWV bit of the PCON register will be cleared. This bit is set by a POR or can be set in firmware.

## 12.5 Clearing the WDT

The WDT is cleared when any of the following conditions occur:

- · Any Reset
- Valid CLRWDT instruction is executed
- · Device enters Sleep
- Device wakes up from Sleep
- WDT is disabled
- Oscillator Start-up Timer (OST) is running
- Any write to the WDTCON0 or WDTCON1 registers

## 12.5.1 CLRWDT CONSIDERATIONS (WINDOWED MODE)

When in Windowed mode, the WDT must be armed before a CLRWDT instruction will clear the timer. This is performed by reading the WDTCON0 register. Executing a CLRWDT instruction without performing such an arming action will trigger a window violation.

See Table 12-2 for more information.

## 12.6 Operation During Sleep

When the device enters Sleep, the WDT is cleared. If the WDT is enabled during Sleep, the WDT resumes counting. When the device exits Sleep, the WDT is cleared again.

The WDT remains clear until the OST, if enabled, completes. See Section 9.0 "Oscillator Module (with Fail-Safe Clock Monitor)" for more information on the OST.

When a WDT time-out occurs while the device is in Sleep, no Reset is generated. Instead, the device wakes up and resumes operation. The TO and PD bits in the STATUS register are changed to indicate the event. The RWDT bit in the PCON register can also be used. See Section 4.3.2.1 "STATUS Register" for more information.

# 14.8 PORTE Registers

## 14.8.1 DATA REGISTER

PORTE is a single bit wide port. The corresponding data direction register is TRISE (Register 14-25). Setting a TRISE bit (= 1) will make the corresponding PORTE pin an input (i.e., disable the output driver). Clearing a TRISE bit (= 0) will make the corresponding PORTE pin an output (i.e., enables output driver and puts the contents of the output latch on the selected pin). Figure 14-1 shows how to initialize PORTE.

Reading the PORTE register (Register 14-25) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATE).

## 14.8.2 DIRECTION CONTROL

The TRISE register (Register 14-26) controls the PORTE pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISE register are maintained set when using them as analog inputs. I/O pins configured as analog inputs always read '0'.

| Note: | The TRISE3 bit is a read-only bit and it |
|-------|------------------------------------------|
|       | always reads a '1'.                      |

## 14.8.3 INPUT THRESHOLD CONTROL

The INLVLE register (Register 14-28) controls the input voltage threshold for each of the available PORTE input pins. A selection between the Schmitt Trigger CMOS or the TTL Compatible thresholds is available. The input threshold is important in determining the value of a read of the PORTE register and also the level at which an interrupt-on-change occurs, if that feature is enabled. See Table 37-4 for more information on threshold levels.

| Note: | Changing the input threshold selection      |
|-------|---------------------------------------------|
|       | should be performed while all peripheral    |
|       | modules are disabled. Changing the          |
|       | threshold level during the time a module is |
|       | active may inadvertently generate a         |
|       | transition associated with an input pin,    |
|       | regardless of the actual voltage level on   |
|       | that pin.                                   |

## 14.8.4 WEAK PULL-UP CONTROL

The WPUE register (Register 14-27) controls the individual weak pull-ups for each port pin.

## 14.8.5 PORTE FUNCTIONS AND OUTPUT PRIORITIES

Each pin defaults to the PORT latch data after Reset. Other output functions are selected with the peripheral pin select logic. See **Section 15.0 "Peripheral Pin Select (PPS) Module"** for more information.

Analog input functions, such as ADC and comparator inputs, are not shown in the peripheral pin select lists. Digital output functions may continue to control the pin when it is in Analog mode.





DS40001853B-page 241

# PIC16(L)F15354/55

## EXAMPLE 24-1:

VRMS = 120 VPEAK =VRMS\*  $\sqrt{2}$  = 169.7 f = 60 Hz C = 0.1 uF Z = VPEAK/3x10<sup>-4</sup> = 169.7/(3x10<sup>-4</sup>) = 565.7 kOhms Xc = 1/(2 $\Pi$ fC) = 1/(2 $\Pi$ \*60\*1\*10<sup>-7</sup>) = 26.53 kOhms R =  $\sqrt{(Z^2 - Xc^2)}$  = 565.1 kOhms (computed) R = 560 kOhms (used) ZR =  $\sqrt{(R^2 + Xc^2)}$  = 560.6 kOhms (using actual resistor) IPEAK = VPEAK/ZR = 302.7\*10<sup>-6</sup> VC = Xc\* IPEAK = 8.0 V  $\Phi$  = Tan<sup>-1</sup>(Xc/R) = 0.047 radians T $_{\Phi}$  =  $\Phi/(2\Pi$ f) = 125.6 us

## 24.5.2 CORRECTION BY OFFSET CURRENT

When the waveform is varying relative to Vss, then the zero cross is detected too early as the waveform falls and too late as the waveform rises. When the waveform is varying relative to VDD, then the zero cross is detected too late as the waveform rises and too early as the waveform falls. The actual offset time can be determined for sinusoidal waveforms with the corresponding equations shown in Equation 24-3.

# EQUATION 24-3: ZCD EVENT OFFSET

When External Voltage Source is relative to Vss:

$$TOFFSET = \frac{\operatorname{asin}\left(\frac{Vcpinv}{VPEAK}\right)}{2\pi \bullet Freq}$$

When External Voltage Source is relative to VDD:

$$TOFFSET = \frac{\operatorname{asin}\left(\frac{VDD - Vcpinv}{VPEAK}\right)}{2\pi \bullet Freq}$$

This offset time can be compensated for by adding a pull-up or pull-down biasing resistor to the ZCD pin. A pull-up resistor is used when the external voltage source is varying relative to Vss. A pull-down resistor is used when the voltage is varying relative to VDD. The resistor adds a bias to the ZCD pin so that the target external voltage source must go to zero to pull the pin voltage to the VCPINV switching voltage. The pull-up or pull-down value can be determined with the equation shown in Equation 24-4.

# EQUATION 24-4: ZCD PULL-UP/DOWN

When External Signal is relative to Vss:

$$RPULLUP = \frac{RSERIES(VPULLUP - Vcpinv)}{Vcpinv}$$

When External Signal is relative to VDD:

$$\left(RPULLDOWN = \frac{RSERIES \times (Vcpinv)}{(VDD - Vcpinv)}\right)$$

# 24.6 Handling VPEAK variations

If the peak amplitude of the external voltage is expected to vary, the series resistor must be selected to keep the ZCD current source and sink below the design maximum range of  $\pm$  600 µA and above a reasonable minimum range. A general rule of thumb is that the maximum peak voltage can be no more than six times the minimum peak voltage. To ensure that the maximum current does not exceed  $\pm$  600 µA and the minimum is at least  $\pm$  100 µA, compute the series resistance as shown in Equation 24-5. The compensating pull-up for this series resistance can be determined with Equation 24-4 because the pull-up value is not dependent from the peak voltage.

## EQUATION 24-5: SERIES R FOR V RANGE

$$R_{SERIES} = \frac{V_{MAXPEAK} + V_{MINPEAK}}{7 \times 10^{-4}}$$

# 26.0 TIMER1 MODULE WITH GATE CONTROL

The Timer1 module is 16-bit timer/counters with the following features:

- 16-bit timer/counter register pair (TMR1H:TMR1L)
- · Programmable internal or external clock source
- · 2-bit prescaler
- Clock source for optional comparator synchronization
- Multiple Timer1 gate (count enable) sources
- · Interrupt on overflow

- Wake-up on overflow (external clock, Asynchronous mode only)
- · Time base for the Capture/Compare function
- Auto-conversion Trigger (with CCP)
- · Selectable Gate Source Polarity
- Gate Toggle mode
- · Gate Single-Pulse mode
- · Gate Value Status
- · Gate Event Interrupt

Figure 26-1 is a block diagram of the Timer1 module.

This device has one instance of Timer1 type modules.



## FIGURE 26-1: TIMER1 BLOCK DIAGRAM

# 26.1 Timer1 Operation

The Timer1 modules are 16-bit incrementing counters which are accessed through the TMR1H:TMR1L register pairs. Writes to TMR1H or TMR1L directly update the counter.

When used with an internal clock source, the module is a timer and increments on every instruction cycle. When used with an external clock source, the module can be used as either a timer or counter and increments on every selected edge of the external source.

The timer is enabled by configuring the TMR1ON and GE bits in the T1CON and T1GCON registers, respectively. Table 26-1 displays the Timer1 enable selections.

TABLE 26-1: TIMER1 ENABLE SELECTIONS

| TMR10N | TMR1GE | Timer1<br>Operation |  |
|--------|--------|---------------------|--|
| 1      | 1      | Count Enabled       |  |
| 1      | 0      | Always On           |  |
| 0      | 1      | Off                 |  |
| 0      | 0      | Off                 |  |

# 26.2 Clock Source Selection

The T1CLK register is used to select the clock source for the timer. Register 26-3 shows the possible clock sources that may be selected to make the timer increment.

## 26.2.1 INTERNAL CLOCK SOURCE

When the internal clock source Fosc is selected, the TMR1H:TMR1L register pair will increment on multiples of Fosc as determined by the respective Timer1 prescaler.

When the Fosc internal clock source is selected, the timer register value will increment by four counts every instruction clock cycle. Due to this condition, a 2 LSB error in resolution will occur when reading the TMR1H:TMR1L value. To utilize the full resolution of the timer in this mode, an asynchronous input signal must be used to gate the timer clock input.

Out of the total timer gate signal sources, the following subset of sources can be asynchronous and may be useful for this purpose:

- CLC4 output
- CLC3 output
- CLC2 output
- CLC1 output
- · Zero-Cross Detect output
- · Comparator2 output
- Comparator1 output
- TxG PPS remappable input pin

## 26.2.2 EXTERNAL CLOCK SOURCE

When the timer is enabled and the external clock input source (ex: T1CKI PPS remappable input) is selected as the clock source, the timer will increment on the rising edge of the external clock input.

When using an external clock source, the timer can be configured to run synchronously or asynchronously, as described in Section 26.5 "Timer Operation in Asynchronous Counter Mode".

When used as a timer with a clock oscillator, an external 32.768 kHz crystal can be used connected to the SOSCI/SOSCO pins.

- **Note:** In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge after any one or more of the following conditions:
  - · The timer is first enabled after POR
  - Firmware writes to TMR1H or TMR1L
  - · The timer is disabled
  - The timer is re-enabled (e.g., TMR1ON-->1) when the T1CKI signal is currently logic low.



| R/W/HC-0/0                                                                                                                                                                                                                                                          | R/W-0/0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W-0/0            | R/W-0/0 | R/W-0/0                                               | R/W-0/0        | R/W-0/0 | R/W-0/0 |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|-------------------------------------------------------|----------------|---------|---------|--|
| ON <sup>(1)</sup>                                                                                                                                                                                                                                                   | N <sup>(1)</sup> CKPS<2:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                    |         | OUTPS<3:0>                                            |                |         |         |  |
| bit 7                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |         |                                                       | bit 0          |         |         |  |
|                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |         |                                                       |                |         |         |  |
| Legend:                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |         |                                                       |                |         |         |  |
| R = Readable                                                                                                                                                                                                                                                        | bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | W = Writable       | oit     | U = Unimplemented bit, read as '0'                    |                |         |         |  |
| u = Bit is unch                                                                                                                                                                                                                                                     | anged                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | x = Bit is unknown |         | -n/n = Value at POR and BOR/Value at all other Resets |                |         |         |  |
| '1' = Bit is set                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | '0' = Bit is clea  | ared    | HC = Bit is cle                                       | eared by hardw | /are    |         |  |
| bit 7 <b>ON:</b> Timerx On bit<br>1 = Timerx is on<br>0 = Timerx is off: all counters and state machines are reset                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |         |                                                       |                |         |         |  |
| bit 6-4 <b>CKPS&lt;2:0&gt;:</b> Timer2-type Clock Prescale Select bits<br>111 = 1:128 Prescaler<br>110 = 1:64 Prescaler<br>101 = 1:32 Prescaler<br>100 = 1:16 Prescaler<br>011 = 1:8 Prescaler<br>010 = 1:4 Prescaler<br>001 = 1:2 Prescaler<br>000 = 1:1 Prescaler |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |         |                                                       |                |         |         |  |
| bit 3-0                                                                                                                                                                                                                                                             | 3-0 <b>OUTPS&lt;3:0&gt;:</b> Timerx Output Postscaler Select bits<br>1111 = 1:16 Postscaler<br>1100 = 1:15 Postscaler<br>1101 = 1:14 Postscaler<br>1000 = 1:13 Postscaler<br>1011 = 1:12 Postscaler<br>1010 = 1:11 Postscaler<br>1001 = 1:10 Postscaler<br>1000 = 1:9 Postscaler<br>0111 = 1:8 Postscaler<br>0110 = 1:7 Postscaler<br>0101 = 1:6 Postscaler<br>0101 = 1:6 Postscaler<br>0101 = 1:5 Postscaler<br>0010 = 1:3 Postscaler<br>0010 = 1:2 Postscaler<br>0000 = 1:1 Postscaler |                    |         |                                                       |                |         |         |  |

## REGISTER 27-2: T2CON: TIMER2 CONTROL REGISTER

Note 1: In certain modes, the ON bit will be auto-cleared by hardware. See Section 27.5 "Operation Examples".

| R/W/HS-0/0                                                                                                                                                                                                                                                                                                   | R/W-0/0                                 | R/W-0/0                                                                  | R/W-1/1         | R/W-0/0                                        | R/W-1/1         | U-0        | U-0   |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------|-----------------|------------------------------------------------|-----------------|------------|-------|--|
| SHUTDOWN <sup>(1, 2)</sup>                                                                                                                                                                                                                                                                                   | HUTDOWN <sup>(1, 2)</sup> REN LSBD<1:0> |                                                                          | LSAC<1:0>       |                                                | _               | -          |       |  |
| bit 7                                                                                                                                                                                                                                                                                                        |                                         |                                                                          |                 |                                                |                 |            | bit 0 |  |
|                                                                                                                                                                                                                                                                                                              |                                         |                                                                          |                 |                                                |                 |            |       |  |
| Legend:                                                                                                                                                                                                                                                                                                      |                                         |                                                                          |                 |                                                |                 |            |       |  |
| HC = Bit is cleared                                                                                                                                                                                                                                                                                          | l by hardware                           |                                                                          |                 | HS = Bit is se                                 | et by hardware  | •          |       |  |
| R = Readable bit                                                                                                                                                                                                                                                                                             |                                         | W = Writable                                                             | bit             | U = Unimpler                                   | nented bit, rea | ad as '0'  |       |  |
| u = Bit is unchange                                                                                                                                                                                                                                                                                          | ed                                      | x = Bit is unk                                                           | nown            | -n/n = Value at POR and BOR/Value at all other |                 |            |       |  |
| '1' = Bit is set                                                                                                                                                                                                                                                                                             |                                         | '0' = Bit is cle                                                         | ared            | q = Value depends on condition                 |                 |            |       |  |
|                                                                                                                                                                                                                                                                                                              |                                         |                                                                          |                 |                                                |                 |            |       |  |
| bit 7                                                                                                                                                                                                                                                                                                        | SHUTDOWN                                | I: Auto-Shutdo                                                           | wn Event Sta    | tus bit <sup>(1, 2)</sup>                      |                 |            |       |  |
|                                                                                                                                                                                                                                                                                                              | 1 = An Auto-                            | Shutdown sta                                                             | te is in effect |                                                |                 |            |       |  |
|                                                                                                                                                                                                                                                                                                              | 0 = No Auto-                            | -shutdown eve                                                            | ent has occurr  | ed                                             |                 |            |       |  |
| bit 6                                                                                                                                                                                                                                                                                                        | REN: Auto-R                             | estart Enable                                                            | bit             |                                                |                 |            |       |  |
| 1 = Auto-restart enabled                                                                                                                                                                                                                                                                                     |                                         |                                                                          |                 |                                                |                 |            |       |  |
| hit 5-4                                                                                                                                                                                                                                                                                                      |                                         | CWG1B and (                                                              |                 | -Shutdown Stat                                 | te Control hite |            |       |  |
| 11 = 4  logic '1' is placed on CWG1                                                                                                                                                                                                                                                                          |                                         |                                                                          | CWG1B/D w       | hen an auto-sh                                 | utdown event    | is present |       |  |
|                                                                                                                                                                                                                                                                                                              | 10 =A logic '                           | <sup>1</sup> is placed on CWG1B/D when an auto-shutdown event is present |                 |                                                |                 |            |       |  |
|                                                                                                                                                                                                                                                                                                              | 01 =Pin is tri-                         | ri-stated on CWG1B/D when an auto-shutdown event is present              |                 |                                                |                 |            |       |  |
| 00 = The inactive state of the pin, including polarity, is placed on CWG1B/D after the re                                                                                                                                                                                                                    |                                         |                                                                          |                 |                                                | equired dead-   |            |       |  |
|                                                                                                                                                                                                                                                                                                              | band in                                 | terval                                                                   |                 |                                                |                 |            |       |  |
| bit 3-2 LSAC<1:0>: CWG1A and CWG1C Auto-Shutdown State Control bits<br>11 =A logic '1' is placed on CWG1A/C when an auto-shutdown event is present<br>10 =A logic '0' is placed on CWG1A/C when an auto-shutdown event is present<br>01 =Pin is tri-stated on CWG1A/C when an auto-shutdown event is present |                                         |                                                                          |                 |                                                |                 |            |       |  |
|                                                                                                                                                                                                                                                                                                              |                                         |                                                                          |                 |                                                |                 |            |       |  |
|                                                                                                                                                                                                                                                                                                              |                                         |                                                                          |                 | resent                                         |                 |            |       |  |
| 00 =The inactive state of the pin, including polarity, is placed on CWG1A/C after the requir                                                                                                                                                                                                                 |                                         |                                                                          |                 |                                                | equired dead-   |            |       |  |
|                                                                                                                                                                                                                                                                                                              | band interval                           |                                                                          |                 |                                                |                 |            |       |  |
| bit 1-0                                                                                                                                                                                                                                                                                                      | Unimplemented: Read as '0'              |                                                                          |                 |                                                |                 |            |       |  |
| <b>Note 1:</b> This bit may be written while EN = 0 (CWG1CON0 register) to place the outputs into the shutdown configuration.                                                                                                                                                                                |                                         |                                                                          |                 |                                                |                 |            |       |  |

# REGISTER 30-5: CWG1AS0: CWG1 AUTO-SHUTDOWN CONTROL REGISTER 0

2: The outputs will remain in auto-shutdown state until the next rising edge of the input signal after this bit is cleared.

## 32.6.10 SLEEP OPERATION

While in Sleep mode, the I<sup>2</sup>C slave module can receive addresses or data and when an address match or complete byte transfer occurs, wake the processor from Sleep (if the MSSP interrupt is enabled).

## 32.6.11 EFFECTS OF A RESET

A Reset disables the MSSP module and terminates the current transfer.

## 32.6.12 MULTI-MASTER MODE

In Multi-Master mode, the interrupt generation on the detection of the Start and Stop conditions allows the determination of when the bus is free. The Stop (P) and Start (S) bits are cleared from a Reset or when the MSSP module is disabled. Control of the I<sup>2</sup>C bus may be taken when the P bit of the SSPxSTAT register is set, or the bus is Idle, with both the S and P bits clear. When the bus is busy, enabling the SSP interrupt will generate the interrupt when the Stop condition occurs.

In multi-master operation, the SDA line must be monitored for arbitration to see if the signal level is the expected output level. This check is performed by hardware with the result placed in the BCL1IF bit.

The states where arbitration can be lost are:

- · Address Transfer
- Data Transfer
- A Start Condition
- A Repeated Start Condition
- An Acknowledge Condition

#### 32.6.13 MULTI -MASTER COMMUNICATION, BUS COLLISION AND BUS ARBITRATION

Multi-Master mode support is achieved by bus arbitration. When the master outputs address/data bits onto the SDA pin, arbitration takes place when the master outputs a '1' on SDA, by letting SDA float high and another master asserts a '0'. When the SCL pin floats high, data should be stable. If the expected data on SDA is a '1' and the data sampled on the SDA pin is '0', then a bus collision has taken place. The master will set the Bus Collision Interrupt Flag, BCL1IF and reset the I<sup>2</sup>C port to its Idle state (Figure 32-32).

If a transmit was in progress when the bus collision occurred, the transmission is halted, the BF flag is cleared, the SDA and SCL lines are deasserted and the SSPxBUF can be written to. When the user services the bus collision Interrupt Service Routine and if the I<sup>2</sup>C bus is free, the user can resume communication by asserting a Start condition.

If a Start, Repeated Start, Stop or Acknowledge condition was in progress when the bus collision occurred, the condition is aborted, the SDA and SCL lines are deasserted and the respective control bits in the SSPxCON2 register are cleared. When the user services the bus collision Interrupt Service Routine and if the  $I^2C$  bus is free, the user can resume communication by asserting a Start condition.

The master will continue to monitor the SDA and SCL pins. If a Stop condition occurs, the SSPxIF bit will be set.

A write to the SSPxBUF will start the transmission of data at the first data bit, regardless of where the transmitter left off when the bus collision occurred.

In Multi-Master mode, the interrupt generation on the detection of Start and Stop conditions allows the determination of when the bus is free. Control of the  $I^2C$  bus can be taken when the P bit is set in the SSPxSTAT register, or the bus is Idle and the S and P bits are cleared.

## FIGURE 32-32: BUS COLLISION TIMING FOR TRANSMIT AND ACKNOWLEDGE



| D                                                        | 0.0/0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/\\/_0/0                                                                                                                                                                                                              | R/M-0/0                                                                                                                                                                                                                                                                                              | R/M_0/0                                                                       | R/M-0/0                                  | R/M/_0/0                                | R/M/_0/0                   | R/W/_0/0      |  |
|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------|----------------------------|---------------|--|
|                                                          | -0/0<br>(TIN/                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                        | SCIE                                                                                                                                                                                                                                                                                                 |                                                                               |                                          |                                         |                            |               |  |
| AUr                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PCIE                                                                                                                                                                                                                   | SCIE                                                                                                                                                                                                                                                                                                 | BUEN                                                                          | SDAHT                                    | SBCDE                                   | AREN                       |               |  |
| DIL 7                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                      |                                                                               |                                          |                                         |                            | DILU          |  |
| Logon                                                    | d.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                      |                                                                               |                                          |                                         |                            | ]             |  |
|                                                          | u.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | lo bit                                                                                                                                                                                                                 | M - Mritabla bi                                                                                                                                                                                                                                                                                      | •                                                                             |                                          | optod bit road og                       | ·O'                        |               |  |
|                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                      |                                                                               | 0 = 0                                    | POP and POP/                            | U<br>alua at all athar l   | Pagata        |  |
| и – ы<br>и – ы                                           | is un                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | changeu                                                                                                                                                                                                                | x = Dit is ultkilo                                                                                                                                                                                                                                                                                   | wii                                                                           |                                          | FOR and BOR/V                           |                            | Resels        |  |
| I = DI                                                   | It is s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | el                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                      | eu                                                                            |                                          |                                         |                            |               |  |
| bit 7 ACKTIM: Ackn<br>1 = Indicates th<br>0 = Not an Ack |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                        | owledge Time Status bit (I <sup>2</sup> C mode only) <sup>(3)</sup><br>e I <sup>2</sup> C bus is in an Acknowledge sequence, set on 8 <sup>th</sup> falling edge of SCL clock<br>nowledge sequence, cleared on 9 <sup>TH</sup> rising edge of SCL clock                                              |                                                                               |                                          |                                         |                            |               |  |
| bit 6                                                    | <ul> <li>PCIE: Stop Condition Interrupt Enable bit (I<sup>2</sup>C mode only)</li> <li>1 = Enable interrupt on detection of Stop condition</li> <li>0 = Stop detection interrupts are disabled<sup>(2)</sup></li> </ul>                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                      |                                                                               |                                          |                                         |                            |               |  |
| bit 5                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | SCIE: Start Cor<br>1 = Enable inter<br>0 = Start detect                                                                                                                                                                | dition Interrupt E<br>rrupt on detection<br>ion interrupts are                                                                                                                                                                                                                                       | Enable bit (I <sup>2</sup> C<br>n of Start or Re<br>e disabled <sup>(2)</sup> | mode only)<br>estart conditions          |                                         |                            |               |  |
| bit 4                                                    | bit 4 BOEN: Buffer Overwrite Enable bit In SPI Slave mode: <sup>(1)</sup> 1 = SSPxBUF updates every time that a new data byte is shifted in ignoring the BF bit 0 = If new byte is received with BF bit of the SSPxSTAT register already set, SSPOV bit of the SSPxC register is set, and the buffer is not updated In I <sup>2</sup> C Master mode and SPI Master mode: This bit is ignored. In I <sup>2</sup> C Slave mode: 1 = SSPxBUF is updated and ACK is generated for a received address/data byte, ignoring the state o SSPOV bit only if the BF bit = 0. |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                      |                                                                               |                                          | the SSPxCON1<br>the state of the        |                            |               |  |
| bit 3                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <b>SDAHT:</b> SDA Hold Time Selection bit (I <sup>2</sup> C mode only)<br>1 = Minimum of 300 ns hold time on SDA after the falling edge of SCL<br>0 = Minimum of 100 ns hold time on SDA after the falling edge of SCL |                                                                                                                                                                                                                                                                                                      |                                                                               |                                          |                                         |                            |               |  |
| bit 2                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | SBCDE: Slave                                                                                                                                                                                                           | Mode Bus Collis                                                                                                                                                                                                                                                                                      | ion Detect Ena                                                                | ible bit (I <sup>2</sup> C Slave         | e mode only)                            |                            |               |  |
|                                                          | If, on the rising edge of SCL, SDA is sampled low when the module is outputting a high state, the BCL1IF bit of th PIR3 register is set, and bus goes idle                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                      |                                                                               |                                          |                                         | 3CL1IF bit of the          |               |  |
|                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1 = Enable slav<br>0 = Slave bus c                                                                                                                                                                                     | e bus collision in<br>ollision interrupts                                                                                                                                                                                                                                                            | iterrupts<br>s are disabled                                                   |                                          |                                         |                            |               |  |
| bit 1                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | AHEN: Address<br>1 = Following ti<br>register wi<br>0 = Address ho                                                                                                                                                     | <ul> <li>AHEN: Address Hold Enable bit (I<sup>2</sup>C Slave mode only)</li> <li>1 = Following the eighth falling edge of SCL for a matching received address byte; CKP bit of the SSPxCC register will be cleared and the SCL will be held low.</li> <li>0 = Address holding is disabled</li> </ul> |                                                                               |                                          |                                         |                            | the SSPxCON1  |  |
| bit 0                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | DHEN: Data Ho<br>1 = Following the<br>SSPxCON<br>0 = Data holding                                                                                                                                                      | <ul> <li>DHEN: Data Hold Enable bit (I<sup>2</sup>C Slave mode only)</li> <li>1 = Following the eighth falling edge of SCL for a received data byte; slave hardware clears the CKP bit of SSPxCON1 register and SCL is held low.</li> <li>0 = Data holding is disabled</li> </ul>                    |                                                                               |                                          |                                         | e CKP bit of the           |               |  |
| Note                                                     | 1:<br>2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | For daisy-chained SP<br>byte is received and E                                                                                                                                                                         | I operation; allow<br>3F = 1, but hardwing Slave modes                                                                                                                                                                                                                                               | vs the user to ig<br>vare continues                                           | gnore all but the l<br>to write the most | ast received byte.<br>recent byte to SS | SSPOV is still s<br>PxBUF. | et when a new |  |

#### REGISTER 32-4: SSPxCON3: SSPx CONTROL REGISTER 3

**3:** The ACKTIM Status bit is only active when the AHEN bit or DHEN bit is set.

## 33.1.2.3 Receive Interrupts

The RXxIF interrupt flag bit of the PIR3 register is set whenever the EUSART receiver is enabled and there is an unread character in the receive FIFO. The RXxIF interrupt flag bit is read-only, it cannot be set or cleared by software.

RXxIF interrupts are enabled by setting all of the following bits:

- RXxIE, Interrupt Enable bit of the PIE3 register
- PEIE, Peripheral Interrupt Enable bit of the INTCON register
- GIE, Global Interrupt Enable bit of the INTCON register

The RXxIF interrupt flag bit will be set when there is an unread character in the FIFO, regardless of the state of interrupt enable bits.

## 33.1.2.4 Receive Framing Error

Each character in the receive FIFO buffer has a corresponding framing error Status bit. A framing error indicates that a Stop bit was not seen at the expected time. The framing error status is accessed via the FERR bit of the RCxSTA register. The FERR bit represents the status of the top unread character in the receive FIFO. Therefore, the FERR bit must be read before reading the RCxREG.

The FERR bit is read-only and only applies to the top unread character in the receive FIFO. A framing error (FERR = 1) does not preclude reception of additional characters. It is not necessary to clear the FERR bit. Reading the next character from the FIFO buffer will advance the FIFO to the next character and the next corresponding framing error.

The FERR bit can be forced clear by clearing the SPEN bit of the RCxSTA register which resets the EUSART. Clearing the CREN bit of the RCxSTA register does not affect the FERR bit. A framing error by itself does not generate an interrupt.

| Note: | If all receive characters in the receive   |
|-------|--------------------------------------------|
|       | FIFO have framing errors, repeated reads   |
|       | of the RCxREG will not clear the FERR bit. |

## 33.1.2.5 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before the FIFO is accessed. When this happens the OERR bit of the RCxSTA register is set. The characters already in the FIFO buffer can be read but no additional characters will be received until the error is cleared. The error must be cleared by either clearing the CREN bit of the RCxSTA register or by resetting the EUSART by clearing the SPEN bit of the RCxSTA register.

## 33.1.2.6 Receiving 9-Bit Characters

The EUSART supports 9-bit character reception. When the RX9 bit of the RCxSTA register is set the EUSART will shift nine bits into the RSR for each character received. The RX9D bit of the RCxSTA register is the ninth and Most Significant data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the eight Least Significant bits from the RCxREG.

## 33.1.2.7 Address Detection

A special Address Detection mode is available for use when multiple receivers share the same transmission line, such as in RS-485 systems. Address detection is enabled by setting the ADDEN bit of the RCxSTA register.

Address detection requires 9-bit character reception. When address detection is enabled, only characters with the ninth data bit set will be transferred to the receive FIFO buffer, thereby setting the RXxIF interrupt bit. All other characters will be ignored.

Upon receiving an address character, user software determines if the address matches its own. Upon address match, user software must disable address detection by clearing the ADDEN bit before the next Stop bit occurs. When user software detects the end of the message, determined by the message protocol used, software places the receiver back into the Address Detection mode by setting the ADDEN bit.

## 33.4.2 SYNCHRONOUS SLAVE MODE

The following bits are used to configure the EUSART for synchronous slave operation:

- SYNC = 1
- CSRC = 0
- SREN = 0 (for transmit); SREN = 1 (for receive)
- CREN = 0 (for transmit); CREN = 1 (for receive)
- SPEN = 1

Setting the SYNC bit of the TXxSTA register configures the device for synchronous operation. Clearing the CSRC bit of the TXxSTA register configures the device as a slave. Clearing the SREN and CREN bits of the RCxSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive. Setting the SPEN bit of the RCxSTA register enables the EUSART.

## 33.4.2.1 EUSART Synchronous Slave Transmit

The operation of the Synchronous Master and Slave modes are identical (see **Section 33.4.1.3 "Synchronous Master Transmission")**, except in the case of the Sleep mode.

If two words are written to the TXxREG and then the SLEEP instruction is executed, the following will occur:

- 1. The first character will immediately transfer to the TSR register and transmit.
- 2. The second word will remain in the TXxREG register.
- 3. The TXxIF bit will not be set.
- After the first character has been shifted out of TSR, the TXxREG register will transfer the second character to the TSR and the TXxIF bit will now be set.
- 5. If the PEIE and TXxIE bits are set, the interrupt will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will call the Interrupt Service Routine.
- 33.4.2.2 Synchronous Slave Transmission Set-up:
- 1. Set the SYNC and SPEN bits and clear the CSRC bit.
- 2. Clear the ANSEL bit for the CK pin (if applicable).
- 3. Clear the CREN and SREN bits.
- If interrupts are desired, set the TXxIE bit of the PIE3 register and the GIE and PEIE bits of the INTCON register.
- 5. If 9-bit transmission is desired, set the TX9 bit.
- 6. Enable transmission by setting the TXEN bit.
- 7. If 9-bit transmission is selected, insert the Most Significant bit into the TX9D bit.
- 8. Start transmission by writing the Least Significant eight bits to the TXxREG register.

# 38.0 DC AND AC CHARACTERISTICS GRAPHS AND CHARTS

The graphs and tables provided in this section are for **design guidance** and are **not tested**.

In some graphs or tables, the data presented are **outside specified operating range** (i.e., outside specified VDD range). This is for **information only** and devices are ensured to operate properly only within the specified range.

Unless otherwise noted, all graphs apply to both the L and LF devices.

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range.

"Typical" represents the mean of the distribution at 25°C. "Maximum", "Max.", "Minimum" or "Min." represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is a standard deviation, over each temperature range.

Charts and graphs are not available at this time.