

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Active                                                                        |
|----------------------------|-------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                         |
| Core Size                  | 16-Bit                                                                        |
| Speed                      | 20 MIPS                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                             |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                         |
| Number of I/O              | 12                                                                            |
| Program Memory Size        | 12KB (4K x 24)                                                                |
| Program Memory Type        | FLASH                                                                         |
| EEPROM Size                | -                                                                             |
| RAM Size                   | 1K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                   |
| Data Converters            | A/D 8x12b                                                                     |
| Oscillator Type            | Internal                                                                      |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 28-VQFN Exposed Pad                                                           |
| Supplier Device Package    | 28-QFN (6x6)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic30f2011-20i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

NOTES:



NOTES:



## FIGURE 3-5: DATA SPACE WINDOW INTO PROGRAM SPACE OPERATION

NOTES:

# 12.0 OUTPUT COMPARE MODULE

Note: This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the "dsPIC30F Family Reference Manual" (DS70046).

This section describes the output compare module and associated operational modes. The features provided by this module are useful in applications requiring operational modes, such as:

- Generation of Variable Width Output Pulses
- Power Factor Correction

Figure 12-1 depicts a block diagram of the output compare module.

The key operational features of the output compare module include:

- Timer2 and Timer3 Selection mode
- Simple Output Compare Match mode
- Dual Output Compare Match mode
- Simple PWM mode
- Output Compare During Sleep and Idle modes
- Interrupt on Output Compare/PWM Event

These operating modes are determined by setting the appropriate bits in the 16-bit OC1CON and OC2CON registers. The dsPIC30F2011/2012/3012/3013 devices have 2 compare channels.

OCxRS and OCxR in Figure 12-1 represent the Dual Compare registers. In the Dual Compare mode, the OCxR register is used for the first compare and OCxRS is used for the second compare.





#### 14.4.1 10-BIT MODE SLAVE TRANSMISSION

Once a slave is addressed in this fashion with the full 10-bit address (we will refer to this state as "PRIOR\_ADDR\_MATCH"), the master can begin sending data bytes for a slave reception operation.

14.4.2 10-BIT MODE SLAVE RECEPTION

Once addressed, the master can generate a Repeated Start, reset the high byte of the address and set the R\_W bit without generating a Stop bit, thus initiating a slave transmit operation.

# 14.5 Automatic Clock Stretch

In the Slave modes, the module can synchronize buffer reads and write to the master device by clock stretching.

### 14.5.1 TRANSMIT CLOCK STRETCHING

Both 10-bit and 7-bit Transmit modes implement clock stretching by asserting the SCLREL bit after the falling edge of the ninth clock, if the TBF bit is cleared, indicating the buffer is empty.

In Slave Transmit modes, clock stretching is always performed irrespective of the STREN bit.

Clock synchronization takes place following the ninth clock of the transmit sequence. If the device samples an ACK on the falling edge of the ninth clock and if the TBF bit is still clear, then the SCLREL bit is automatically cleared. The SCLREL being cleared to '0' will assert the SCL line low. The user's ISR must set the SCLREL bit before transmission is allowed to continue. By holding the SCL line low, the user has time to service the ISR and load the contents of the I2CTRN before the master device can initiate another transmit sequence.

- Note 1: If the user loads the contents of I2CTRN, setting the TBF bit before the falling edge of the ninth clock, the SCLREL bit will not be cleared and clock stretching will not occur.
  - **2:** The SCLREL bit can be set in software, regardless of the state of the TBF bit.

# 14.5.2 RECEIVE CLOCK STRETCHING

The STREN bit in the I2CCON register can be used to enable clock stretching in Slave Receive mode. When the STREN bit is set, the SCL pin will be held low at the end of each data receive sequence.

### 14.5.3 CLOCK STRETCHING DURING 7-BIT ADDRESSING (STREN = 1)

When the STREN bit is set in Slave Receive mode, the SCL line is held low when the buffer register is full. The method for stretching the SCL output is the same for both 7 and 10-bit addressing modes.

Clock stretching takes place following the ninth clock of the receive sequence. <u>On</u> the falling edge of the ninth clock at the end of the ACK sequence, if the RBF bit is set, the SCLREL bit is automatically cleared, forcing the SCL output to be held low. The user's ISR must set the SCLREL bit before reception is allowed to continue. By holding the SCL line low, the user has time to service the ISR and read the contents of the I2CRCV before the master device can initiate another receive sequence. This will prevent buffer overruns from occurring.

| Note 1: | If the user reads the contents of the    |  |  |  |  |  |  |  |
|---------|------------------------------------------|--|--|--|--|--|--|--|
|         | I2CRCV, clearing the RBF bit before the  |  |  |  |  |  |  |  |
|         | falling edge of the ninth clock, the     |  |  |  |  |  |  |  |
|         | SCLREL bit will not be cleared and clock |  |  |  |  |  |  |  |
|         | stretching will not occur.               |  |  |  |  |  |  |  |

2: The SCLREL bit can be set in software regardless of the state of the RBF bit. The user should be careful to clear the RBF bit in the ISR before the next receive sequence in order to prevent an overflow condition.

### 14.5.4 CLOCK STRETCHING DURING 10-BIT ADDRESSING (STREN = 1)

Clock stretching takes place automatically during the addressing sequence. Because this module has a register for the entire address, it is not necessary for the protocol to wait for the address to be updated.

After the address phase is complete, clock stretching will occur on each data receive or transmit sequence as was described earlier.

# 14.6 Software Controlled Clock Stretching (STREN = 1)

When the STREN bit is '1', the SCLREL bit may be cleared by software to allow software to control the clock stretching. The logic will synchronize writes to the SCLREL bit with the SCL clock. Clearing the SCLREL bit will not assert the SCL output until the module detects a falling edge on the SCL output and SCL is sampled low. If the SCLREL bit is cleared by the user while the SCL line has been sampled low, the SCL output will be asserted (held low). The SCL output will remain low until the SCLREL bit is set, and all other devices on the I<sup>2</sup>C bus have de-asserted SCL. This ensures that a write to the SCLREL bit will not violate the minimum high time requirement for SCL.

If the STREN bit is '0', a software write to the SCLREL bit will be disregarded and have no effect on the SCLREL bit.

### 16.4 Programming the Start of Conversion Trigger

The conversion trigger will terminate acquisition and start the requested conversions.

The SSRC<2:0> bits select the source of the conversion trigger. The SSRC bits provide for up to four alternate sources of conversion trigger.

When SSRC<2:0> = 000, the conversion trigger is under software control. Clearing the SAMP bit will cause the conversion trigger.

When SSRC<2:0> = 111 (Auto-Start mode), the conversion trigger is under A/D clock control. The SAMC bits select the number of A/D clocks between the start of acquisition and the start of conversion. This provides the fastest conversion rates on multiple channels. SAMC must always be at least one clock cycle.

Other trigger sources can come from timer modules or external interrupts.

# 16.5 Aborting a Conversion

Clearing the ADON bit during a conversion will abort the current conversion and stop the sampling sequencing until the next sampling trigger. The ADCBUF will not be updated with the partially completed A/D conversion sample. That is, the ADCBUF will continue to contain the value of the last completed conversion (or the last value written to the ADCBUF register).

If the clearing of the ADON bit coincides with an auto-start, the clearing has a higher priority and a new conversion will not start.

After the A/D conversion is aborted, a 2 TAD wait is required before the next sampling may be started by setting the SAMP bit.

# 16.6 Selecting the ADC Conversion Clock

The ADC conversion requires 14 TAD. The source of the ADC conversion clock is software selected, using a 6-bit counter. There are 64 possible options for TAD.

# EQUATION 16-1: ADC CONVERSION CLOCK

TAD = TCY \* (0.5\*(ADCS < 5:0 > + 1))

The internal RC oscillator is selected by setting the ADRC bit.

For correct ADC conversions, the ADC conversion clock (TAD) must be selected to ensure a minimum TAD time of 334 nsec (for VDD = 5V). Refer to **Section 20.0 "Electrical Characteristics"** for minimum TAD under other operating conditions.

Example 16-1 shows a sample calculation for the ADCS<5:0> bits, assuming a device operating speed of 30 MIPS.

#### EXAMPLE 16-1: ADC CONVERSION CLOCK AND SAMPLING RATE CALCULATION

Minimum TAD = 334 nsec TCY = 33 .33 nsec (30 MIPS)  $ADCS < 5:0 > = 2 \frac{TAD}{TCY} - 1$  $= 2 \cdot \frac{334 \text{ nsec}}{33.33 \text{ nsec}} - 1$ = 19.04Therefore. Set ADCS<5:0> = 19 Actual TAD =  $\frac{\text{TCY}}{2}$  (ADCS<5:0>+1)  $=\frac{33.33 \text{ nsec}}{2}$  (19 + 1) = 334 nsec If SSRC<2:0> = '111' and SAMC<4:0> = '00001' Since, Sampling Time = Acquisition Time + Conversion Time = 1 TAD + 14 TAD= 15 x 334 nsec Therefore, Sampling Rate = (15 x 334 nsec)

 $= \sim 200 \text{ kHz}$ 

### 16.9 Module Power-Down Modes

The module has two internal power modes.

When the ADON bit is '1', the module is in Active mode; it is fully powered and functional.

When ADON is '0', the module is in Off mode. The digital and analog portions of the circuit are disabled for maximum current savings.

In order to return to the Active mode from Off mode, the user must wait for the ADC circuitry to stabilize.

## 16.10 A/D Operation During CPU Sleep and Idle Modes

#### 16.10.1 A/D OPERATION DURING CPU SLEEP MODE

When the device enters Sleep mode, all clock sources to the module are shut down and stay at logic '0'.

If Sleep occurs in the middle of a conversion, the conversion is aborted. The converter will not continue with a partially completed conversion on exit from Sleep mode.

Register contents are not affected by the device entering or leaving Sleep mode.

The ADC module can operate during Sleep mode if the A/D clock source is set to RC (ADRC = 1). When the RC clock source is selected, the ADC module waits one instruction cycle before starting the conversion. This allows the SLEEP instruction to be executed which eliminates all digital switching noise from the conversion. When the conversion is complete, the CONV bit will be cleared and the result loaded into the ADCBUF register.

If the A/D interrupt is enabled, the device will wake-up from Sleep. If the A/D interrupt is not enabled, the ADC module will then be turned off, although the ADON bit will remain set.

# 16.10.2 A/D OPERATION DURING CPU IDLE MODE

The ADSIDL bit selects if the module will stop on Idle or continue on Idle. If ADSIDL = 0, the module will continue operation on assertion of Idle mode. If ADSIDL = 1, the module will stop on Idle.

# 16.11 Effects of a Reset

A device Reset forces all registers to their Reset state. This forces the ADC module to be turned off, and any conversion and sampling sequence is aborted. The values that are in the ADCBUF registers are not modified. The A/D Result register will contain unknown data after a Power-on Reset.

# 16.12 Output Formats

The A/D result is 12 bits wide. The data buffer RAM is also 12 bits wide. The 12-bit data can be read in one of four different formats. The FORM<1:0> bits select the format. Each of the output formats translates to a 16-bit result on the data bus.

| FIGURE 16-4 | A/D OUTPUT DATA | FORMATS |
|-------------|-----------------|---------|
|             |                 |         |

| RAM Contents:     |                 | d11 | d10 | d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 |
|-------------------|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Read to Bus:      |                 |     |     |     |     |     |     |     |     |     |     |     |     |
| Signed Fractional | d11 d10 d09 d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 | 0   | 0   | 0   | 0   |
|                   |                 |     |     |     |     |     |     |     |     |     |     |     |     |
| Fractional        | d11 d10 d09 d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 | 0   | 0   | 0   | 0   |
|                   |                 |     |     |     |     |     |     |     |     |     |     |     | II  |
| Signed Integer    | d11 d11 d11 d11 | d11 | d10 | d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 |
|                   |                 |     | 1   |     |     |     |     |     |     |     |     |     |     |
| Integer           | 0 0 0 0         | d11 | d10 | d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 |
|                   |                 | 1   |     |     |     |     |     |     |     |     |     |     | 11  |

# 16.13 Configuring Analog Port Pins

The use of the ADPCFG and TRIS registers control the operation of the A/D port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bit set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted.

The A/D operation is independent of the state of the CH0SA<3:0>/CH0SB<3:0> bits and the TRIS bits.

When reading the PORT register, all pins configured as analog input channels will read as cleared.

Pins configured as digital inputs will not convert an analog input. Analog levels on any pin that is defined as a digital input (including the ANx pins) may cause the input buffer to consume current that exceeds the device specifications.

### 16.14 Connection Considerations

The analog inputs have diodes to VDD and VSS as ESD protection. This requires that the analog input be between VDD and VSS. If the input voltage exceeds this range by greater than 0.3V (either direction), one of the diodes becomes forward biased and it may damage the device if the input current specification is exceeded.

An external RC filter is sometimes added for anti-aliasing of the input signal. The R component should be selected to ensure that the sampling time requirements are satisfied. Any external components connected (via high-impedance) to an analog input pin (capacitor, zener diode, etc.) should have very little leakage current at the pin.

NOTES:

# 17.4 Watchdog Timer (WDT)

### 17.4.1 WATCHDOG TIMER OPERATION

The primary function of the Watchdog Timer (WDT) is to reset the processor in the event of a software malfunction. The WDT is a free-running timer which runs off an on-chip RC oscillator, requiring no external component. Therefore, the WDT timer will continue to operate even if the main processor clock (e.g., the crystal oscillator) fails.

#### 17.4.2 ENABLING AND DISABLING THE WDT

The Watchdog Timer can be "Enabled" or "Disabled" only through a Configuration bit (FWDTEN) in the Configuration register, FWDT.

Setting FWDTEN = 1 enables the Watchdog Timer. The enabling is done when programming the device. By default, after chip erase, FWDTEN bit = 1. Any device programmer capable of programming dsPIC30F devices allows programming of this and other Configuration bits.

If enabled, the WDT will increment until it overflows or "times out". A WDT time-out will force a device Reset (except during Sleep). To prevent a WDT time-out, the user must clear the Watchdog Timer using a CLRWDT instruction.

If a WDT times out during Sleep, the device will wake-up. The WDTO bit in the RCON register will be cleared to indicate a wake-up resulting from a WDT time-out.

Setting FWDTEN = 0 allows user software to enable/disable the Watchdog Timer via the SWDTEN (RCON<5>) control bit.

# 17.5 Low-Voltage Detect

The Low-Voltage Detect (LVD) module is used to detect when the VDD of the device drops below a threshold value, VLVD, which is determined by the LVDL<3:0> bits (RCON<11:8>) and is thus user programmable. The internal voltage reference circuitry requires a nominal amount of time to stabilize, and the BGST bit (RCON<13>) indicates when the voltage reference has stabilized.

In some devices, the LVD threshold voltage may be applied externally on the LVDIN pin.

The LVD module is enabled by setting the LVDEN bit (RCON<12>).

## 17.6 Power-Saving Modes

There are two power-saving states that can be entered through the execution of a special instruction, PWRSAV; these are Sleep and Idle.

The format of the PWRSAV instruction is as follows:

PWRSAV <parameter>, where 'parameter' defines Idle or Sleep mode.

### 17.6.1 SLEEP MODE

In Sleep mode, the clock to the CPU and peripherals is shut down. If an on-chip oscillator is being used, it is shut down.

The Fail-Safe Clock Monitor is not functional during Sleep since there is no clock to monitor. However, LPRC clock remains active if WDT is operational during Sleep.

The brown-out protection circuit and the Low-Voltage Detect circuit, if enabled, will remain functional during Sleep.

The processor wakes up from Sleep if at least one of the following conditions has occurred:

- any interrupt that is individually enabled and meets the required priority level
- any Reset (POR, BOR and MCLR)
- WDT time-out

On waking up from Sleep mode, the processor will restart the same clock that was active prior to entry into Sleep mode. When clock switching is enabled, bits COSC<2:0> will determine the oscillator source that will be used on wake-up. If clock switch is disabled, then there is only one system clock.

Note: If a POR or BOR occurred, the selection of the oscillator is based on the FOS<2:0> and FPR<4:0> Configuration bits.

If the clock source is an oscillator, the clock to the device will be held off until OST times out (indicating a stable oscillator). If PLL is used, the system clock is held off until LOCK = 1 (indicating that the PLL is stable). In either case, TPOR, TLOCK and TPWRT delays are applied.

If EC, FRC, LPRC or ERC oscillators are used, then a delay of TPOR (~ 10  $\mu$ s) is applied. This is the smallest delay possible on wake-up from Sleep.

Moreover, if LP oscillator was active during Sleep and LP is the oscillator used on wake-up, then the start-up delay will be equal to TPOR. PWRT delay and OST timer delay are not applied. In order to have the smallest possible start-up delay when waking up from Sleep, one of these faster wake-up options should be selected before entering Sleep.

## TABLE 18-2: INSTRUCTION SET OVERVIEW (CONTINUED)

| Base<br>Instr<br># | Assembly<br>Mnemonic |        | Assembly Syntax | Description                           | # of<br>Words | # of<br>Cycle<br>s | Status Flags<br>Affected |
|--------------------|----------------------|--------|-----------------|---------------------------------------|---------------|--------------------|--------------------------|
| 66                 | RRNC                 | RRNC   | f               | f = Rotate Right (No Carry) f         | 1             | 1                  | N,Z                      |
|                    |                      | RRNC   | f,WREG          | WREG = Rotate Right (No Carry) f      | 1             | 1                  | N,Z                      |
|                    |                      | RRNC   | Ws,Wd           | Wd = Rotate Right (No Carry) Ws       | 1             | 1                  | N,Z                      |
| 67                 | SAC                  | SAC    | Acc,#Slit4,Wdo  | Store Accumulator                     | 1             | 1                  | None                     |
|                    |                      | SAC.R  | Acc,#Slit4,Wdo  | Store Rounded Accumulator             | 1             | 1                  | None                     |
| 68                 | SE                   | SE     | Ws,Wnd          | Wnd = sign-extended Ws                | 1             | 1                  | C,N,Z                    |
| 69                 | SETM                 | SETM   | f               | f = 0xFFFF                            | 1             | 1                  | None                     |
|                    |                      | SETM   | WREG            | WREG = 0xFFFF                         | 1             | 1                  | None                     |
|                    |                      | SETM   | Ws              | Ws = 0xFFFF                           | 1             | 1                  | None                     |
| 70                 | SFTAC                | SFTAC  | Acc,Wn          | Arithmetic Shift Accumulator by (Wn)  | 1             | 1                  | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | SFTAC  | Acc,#Slit6      | Arithmetic Shift Accumulator by Slit6 | 1             | 1                  | OA,OB,OAB,<br>SA,SB,SAB  |
| 71                 | SL                   | SL     | f               | f = Left Shift f                      | 1             | 1                  | C,N,OV,Z                 |
|                    |                      | SL     | f,WREG          | WREG = Left Shift f                   | 1             | 1                  | C,N,OV,Z                 |
|                    |                      | SL     | Ws,Wd           | Wd = Left Shift Ws                    | 1             | 1                  | C,N,OV,Z                 |
|                    |                      | SL     | Wb,Wns,Wnd      | Wnd = Left Shift Wb by Wns            | 1             | 1                  | N,Z                      |
|                    |                      | SL     | Wb,#lit5,Wnd    | Wnd = Left Shift Wb by lit5           | 1             | 1                  | N,Z                      |
| 72                 | SUB                  | SUB    | Acc             | Subtract Accumulators                 | 1             | 1                  | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | SUB    | f               | f = f - WREG                          | 1             | 1                  | C,DC,N,OV,Z              |
|                    |                      | SUB    | f,WREG          | WREG = f - WREG                       | 1             | 1                  | C,DC,N,OV,Z              |
|                    |                      | SUB    | #lit10,Wn       | Wn = Wn - lit10                       | 1             | 1                  | C,DC,N,OV,Z              |
|                    |                      | SUB    | Wb,Ws,Wd        | Wd = Wb - Ws                          | 1             | 1                  | C,DC,N,OV,Z              |
|                    |                      | SUB    | Wb,#lit5,Wd     | Wd = Wb - lit5                        | 1             | 1                  | C,DC,N,OV,Z              |
| 73                 | SUBB                 | SUBB   | f               | $f = f - WREG - (\overline{C})$       | 1             | 1                  | C,DC,N,OV,Z              |
|                    |                      | SUBB   | f,WREG          | WREG = f - WREG - $(\overline{C})$    | 1             | 1                  | C,DC,N,OV,Z              |
|                    |                      | SUBB   | #lit10,Wn       | $Wn = Wn - lit10 - (\overline{C})$    | 1             | 1                  | C,DC,N,OV,Z              |
|                    |                      | SUBB   | Wb,Ws,Wd        | $Wd = Wb - Ws - (\overline{C})$       | 1             | 1                  | C,DC,N,OV,Z              |
|                    |                      | SUBB   | Wb,#lit5,Wd     | $Wd = Wb - lit5 - (\overline{C})$     | 1             | 1                  | C,DC,N,OV,Z              |
| 74                 | SUBR                 | SUBR   | f               | f = WREG - f                          | 1             | 1                  | C,DC,N,OV,Z              |
|                    |                      | SUBR   | f,WREG          | WREG = WREG - f                       | 1             | 1                  | C,DC,N,OV,Z              |
|                    |                      | SUBR   | Wb,Ws,Wd        | Wd = Ws - Wb                          | 1             | 1                  | C,DC,N,OV,Z              |
|                    |                      | SUBR   | Wb,#lit5,Wd     | Wd = lit5 - Wb                        | 1             | 1                  | C,DC,N,OV,Z              |
| 75                 | SUBBR                | SUBBR  | f               | $f = WREG - f - (\overline{C})$       | 1             | 1                  | C,DC,N,OV,Z              |
|                    |                      | SUBBR  | f,WREG          | WREG = WREG -f - $(\overline{C})$     | 1             | 1                  | C,DC,N,OV,Z              |
|                    |                      | SUBBR  | Wb,Ws,Wd        | $Wd = Ws - Wb - (\overline{C})$       | 1             | 1                  | C,DC,N,OV,Z              |
|                    |                      | SUBBR  | Wb,#lit5,Wd     | $Wd = lit5 - Wb - (\overline{C})$     | 1             | 1                  | C,DC,N,OV,Z              |
| 76                 | SWAP                 | SWAP.b | Wn              | Wn = nibble swap Wn                   | 1             | 1                  | None                     |
|                    |                      | SWAP   | Wn              | Wn = byte swap Wn                     | 1             | 1                  | None                     |
| 77                 | TBLRDH               | TBLRDH | Ws,Wd           | Read Prog<23:16> to Wd<7:0>           | 1             | 2                  | None                     |
| 78                 | TBLRDL               | TBLRDL | Ws,Wd           | Read Prog<15:0> to Wd                 | 1             | 2                  | None                     |
| 79                 | TBLWTH               | TBLWTH | Ws,Wd           | Write Ws<7:0> to Prog<23:16>          | 1             | 2                  | None                     |
| 80                 | TBLWTL               | TBLWTL | Ws,Wd           | Write Ws to Prog<15:0>                | 1             | 2                  | None                     |
| 81                 | ULNK                 | ULNK   |                 | Unlink frame pointer                  | 1             | 1                  | None                     |
| 82                 | XOR                  | XOR    | f               | f = f .XOR. WREG                      | 1             | 1                  | N,Z                      |
|                    |                      | XOR    | f,WREG          | WREG = f .XOR. WREG                   | 1             | 1                  | N,Z                      |
|                    |                      | XOR    | #lit10,Wn       | Wd = lit10 .XOR. Wd                   | 1             | 1                  | N,Z                      |
|                    |                      | XOR    | Wb,Ws,Wd        | Wd = Wb .XOR. Ws                      | 1             | 1                  | N,Z                      |
|                    |                      | XOR    | Wb,#lit5,Wd     | Wd = Wb .XOR. lit5                    | 1             | 1                  | N,Z                      |
| 83                 | ZE                   | ZE     | Ws,Wnd          | Wnd = Zero-extend Ws                  | 1             | 1                  | C,Z,N                    |

|                    |        |                                                                                                          | Standard Operating Conditions: 2.5V to 5.5V |                    |         |       |                                           |  |  |
|--------------------|--------|----------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------|---------|-------|-------------------------------------------|--|--|
| DC CHARACTERISTICS |        | (unless otherwise stated)<br>Operating temperature -40°C <ta <+85°c="" for="" industrial<="" td=""></ta> |                                             |                    |         |       |                                           |  |  |
|                    |        |                                                                                                          | -40 °C ≤TA ≤+05 °C for Extended             |                    |         |       |                                           |  |  |
| Param<br>No.       | Symbol | Characteristic                                                                                           | Min                                         | Typ <sup>(1)</sup> | Max     | Units | Conditions                                |  |  |
|                    | VIL    | Input Low Voltage <sup>(2)</sup>                                                                         |                                             |                    |         |       |                                           |  |  |
| DI10               |        | I/O pins:                                                                                                |                                             |                    |         |       |                                           |  |  |
|                    |        | with Schmitt Trigger buffer                                                                              | Vss                                         | —                  | 0.2 Vdd | V     |                                           |  |  |
| DI15               |        | MCLR                                                                                                     | Vss                                         | —                  | 0.2 Vdd | V     |                                           |  |  |
| DI16               |        | OSC1 (in XT, HS and LP modes)                                                                            | Vss                                         | —                  | 0.2 Vdd | V     |                                           |  |  |
| DI17               |        | OSC1 (in RC mode) <sup>(3)</sup>                                                                         | Vss                                         | —                  | 0.3 Vdd | V     |                                           |  |  |
| DI18               |        | SDA, SCL                                                                                                 | Vss                                         | —                  | 0.3 Vdd | V     | SM bus disabled                           |  |  |
| DI19               |        | SDA, SCL                                                                                                 | Vss                                         | —                  | 0.8     | V     | SM bus enabled                            |  |  |
|                    | VIH    | Input High Voltage <sup>(2)</sup>                                                                        |                                             |                    |         |       |                                           |  |  |
| DI20               |        | I/O pins:                                                                                                |                                             |                    |         |       |                                           |  |  |
|                    |        | with Schmitt Trigger buffer                                                                              | 0.8 Vdd                                     | —                  | Vdd     | V     |                                           |  |  |
| DI25               |        | MCLR                                                                                                     | 0.8 Vdd                                     | —                  | Vdd     | V     |                                           |  |  |
| DI26               |        | OSC1 (in XT, HS and LP modes)                                                                            | 0.7 Vdd                                     | —                  | Vdd     | V     |                                           |  |  |
| DI27               |        | OSC1 (in RC mode) <sup>(3)</sup>                                                                         | 0.9 Vdd                                     | —                  | Vdd     | V     |                                           |  |  |
| DI28               |        | SDA, SCL                                                                                                 | 0.7 Vdd                                     | —                  | Vdd     | V     | SM bus disabled                           |  |  |
| DI29               |        | SDA, SCL                                                                                                 | 2.1                                         |                    | Vdd     | V     | SM bus enabled                            |  |  |
|                    | ICNPU  | CNxx Pull-up Current <sup>(2)</sup>                                                                      |                                             |                    |         |       |                                           |  |  |
| DI30               |        |                                                                                                          | 50                                          | 250                | 400     | μA    | VDD = 5V, VPIN = VSS                      |  |  |
|                    | lı∟    | Input Leakage Current <sup>(2)(4)(5)</sup>                                                               |                                             |                    |         |       |                                           |  |  |
| DI50               |        | I/O ports                                                                                                | —                                           | 0.01               | ±1      | μA    | Vss ≤VPIN ≤VDD,<br>Pin at high impedance  |  |  |
| DI51               |        | Analog input pins                                                                                        | —                                           | 0.50               | -       | μA    | Vss ≤VPIN ≤VDD,<br>Pin at high impedance  |  |  |
| DI55               |        | MCLR                                                                                                     | —                                           | 0.05               | ±5      | μΑ    | Vss ⊴Vpin ⊴Vdd                            |  |  |
| DI56               |        | OSC1                                                                                                     | —                                           | 0.05               | ±5      | μA    | Vss ≤VPIN ≤VDD, XT, HS<br>and LP Osc mode |  |  |

### TABLE 20-8: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS

**Note 1:** Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: These parameters are characterized but not tested in manufacturing.

**3:** In RC oscillator configuration, the OSC1/CLKI pin is a Schmitt Trigger input. It is not recommended that the dsPIC30F device be driven with an external clock while in RC mode.

4: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

5: Negative current is defined as current sourced by the pin.







# TABLE 20-34: I<sup>2</sup>C<sup>™</sup> BUS DATA TIMING REQUIREMENTS (SLAVE MODE)

| AC CHARACTERISTICS |         |                 | Standard Operating Conditions: 2.5V to 5.5V   (unless otherwise stated)   Operating temperature -40°C ≤TA ≤+85°C for Industrial   -40°C ≤TA ≤+125°C for Extended |             |      |       |                                             |  |  |
|--------------------|---------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|-------|---------------------------------------------|--|--|
| Param<br>No.       | Symbol  | Charact         | teristic                                                                                                                                                         | Min         | Max  | Units | Conditions                                  |  |  |
| IS10               | TLO:SCL | Clock Low Time  | 100 kHz mode                                                                                                                                                     | 4.7         | _    | μs    | Device must operate at a minimum of 1.5 MHz |  |  |
|                    |         |                 | 400 kHz mode                                                                                                                                                     | 1.3         | _    | μs    | Device must operate at a minimum of 10 MHz. |  |  |
|                    |         |                 | 1 MHz mode <sup>(1)</sup>                                                                                                                                        | 0.5         | _    | μs    |                                             |  |  |
| IS11               | THI:SCL | Clock High Time | 100 kHz mode                                                                                                                                                     | 4.0         |      | μs    | Device must operate at a minimum of 1.5 MHz |  |  |
|                    |         |                 | 400 kHz mode                                                                                                                                                     | 0.6         | _    | μs    | Device must operate at a minimum of 10 MHz  |  |  |
|                    |         |                 | 1 MHz mode <sup>(1)</sup>                                                                                                                                        | 0.5         |      | μs    |                                             |  |  |
| IS20               | TF:SCL  | SDA and SCL     | 100 kHz mode                                                                                                                                                     | —           | 300  | ns    | CB is specified to be from                  |  |  |
|                    |         | Fall Time       | 400 kHz mode                                                                                                                                                     | 20 + 0.1 Св | 300  | ns    | 10 to 400 pF                                |  |  |
|                    |         |                 | 1 MHz mode <sup>(1)</sup>                                                                                                                                        | —           | 100  | ns    |                                             |  |  |
| IS21               | TR:SCL  | SDA and SCL     | 100 kHz mode                                                                                                                                                     | _           | 1000 | ns    | CB is specified to be from                  |  |  |
|                    |         | Rise Time       | 400 kHz mode                                                                                                                                                     | 20 + 0.1 Св | 300  | ns    | 10 to 400 pF                                |  |  |
|                    |         |                 | 1 MHz mode <sup>(1)</sup>                                                                                                                                        | _           | 300  | ns    |                                             |  |  |

**Note 1:** Maximum pin capacitance = 10 pF for all  $I^2C^{TM}$  pins (for 1 MHz mode only).

### TABLE 20-36: 12-BIT ADC MODULE SPECIFICATIONS

| АС СНА       | ARACTERIS | STICS                                             | Standard Operating Conditions: 2.5V to 5.5V   (unless otherwise stated)   Operating temperature -40°C ≤TA ≤+85°C for Industrial   40°C <ta for="" industrial<="" td="" ≤+85°c=""></ta> |                    |                                  |                   |                                                                                               |  |
|--------------|-----------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------|-------------------|-----------------------------------------------------------------------------------------------|--|
| Param<br>No. | Symbol    | Characteristic                                    | Min.                                                                                                                                                                                   | Тур                | -40°C -                          | SIA ≤+12<br>Units | Conditions                                                                                    |  |
|              |           |                                                   | Device Si                                                                                                                                                                              | ylqqu              |                                  |                   |                                                                                               |  |
| AD01         | AVdd      | Module VDD Supply                                 | Greater of<br>VDD - 0.3<br>or 2.7                                                                                                                                                      | -                  | Lesser of<br>VDD + 0.3<br>or 5.5 | V                 |                                                                                               |  |
| AD02         | AVss      | Module Vss Supply                                 | Vss - 0.3                                                                                                                                                                              | _                  | Vss + 0.3                        | V                 |                                                                                               |  |
| -            |           |                                                   | Reference                                                                                                                                                                              | Inputs             |                                  |                   |                                                                                               |  |
| AD05         | Vrefh     | Reference Voltage High                            | AVss + 2.7                                                                                                                                                                             |                    | AVdd                             | V                 |                                                                                               |  |
| AD06         | Vrefl     | Reference Voltage Low                             | AVss                                                                                                                                                                                   |                    | AVDD - 2.7                       | V                 |                                                                                               |  |
| AD07         | Vref      | Absolute Reference<br>Voltage                     | AVss - 0.3                                                                                                                                                                             | —                  | AVDD + 0.3                       | V                 |                                                                                               |  |
| AD08         | IREF      | Current Drain                                     | —                                                                                                                                                                                      | 200<br>.001        | 300<br>2                         | μΑ<br>μΑ          | A/D operating<br>A/D off                                                                      |  |
|              |           | ·                                                 | Analog I                                                                                                                                                                               | nput               |                                  |                   |                                                                                               |  |
| AD10         | VINH-VINL | Full-Scale Input Span                             | Vrefl                                                                                                                                                                                  | —                  | Vrefh                            | V                 | See Note 1                                                                                    |  |
| AD11         | Vin       | Absolute Input Voltage                            | AVss - 0.3                                                                                                                                                                             | —                  | AVDD + 0.3                       | V                 | —                                                                                             |  |
| AD12         |           | Leakage Current                                   | _                                                                                                                                                                                      | ±0.001             | ±0.610                           | μA                | VINL = AVSS = VREFL =<br>0V, AVDD = VREFH = 5V<br>Source Impedance =<br>$2.5 \text{ k}\Omega$ |  |
| AD13         | _         | Leakage Current                                   | _                                                                                                                                                                                      | ±0.001             | ±0.610                           | μA                | VINL = AVSS = VREFL =<br>0V, AVDD = VREFH = $3V$<br>Source Impedance =<br>2.5 k $\Omega$      |  |
| AD15         | Rss       | Switch Resistance                                 | —                                                                                                                                                                                      | 3.2K               | —                                | Ω                 |                                                                                               |  |
| AD16         | CSAMPLE   | Sample Capacitor                                  | _                                                                                                                                                                                      | 18                 |                                  | pF                |                                                                                               |  |
| AD17         | Rin       | Recommended Impedance<br>of Analog Voltage Source |                                                                                                                                                                                        | —                  | 2.5K                             | Ω                 |                                                                                               |  |
|              |           | -                                                 | DC Accur                                                                                                                                                                               | acy <sup>(2)</sup> |                                  |                   | -                                                                                             |  |
| AD20         | Nr        | Resolution                                        | 1                                                                                                                                                                                      | 2 data b           | its                              | bits              |                                                                                               |  |
| AD21         | INL       | Integral Nonlinearity                             | _                                                                                                                                                                                      | —                  | <±1                              | LSb               | VINL = AVSS = VREFL =<br>0V, AVDD = VREFH = 5V                                                |  |
| AD21A        | INL       | Integral Nonlinearity                             | —                                                                                                                                                                                      | —                  | <±1                              | LSb               | VINL = AVSS = VREFL =<br>0V, AVDD = VREFH = 3V                                                |  |
| AD22         | DNL       | Differential Nonlinearity                         | _                                                                                                                                                                                      | _                  | <±1                              | LSb               | Vinl = AVss = Vrefl =<br>0V, AVdd = Vrefh = 5V                                                |  |
| AD22A        | DNL       | Differential Nonlinearity                         | —                                                                                                                                                                                      | _                  | <±1                              | LSb               | VINL = AVSS = VREFL =<br>0V, AVDD = VREFH = 3V                                                |  |
| AD23         | Gerr      | Gain Error                                        | +1.25                                                                                                                                                                                  | +1.5               | +3                               | LSb               | VINL = AVSS = VREFL =<br>0V, AVDD = VREFH = 5V                                                |  |
| AD23A        | Gerr      | Gain Error                                        | +1.25                                                                                                                                                                                  | +1.5               | +3                               | LSb               | VINL = AVSS = VREFL =<br>0V, AVDD = VREFH = 3V                                                |  |

**Note 1:** The A/D conversion result never decreases with an increase in the input voltage, and has no missing codes.

2: Measurements taken with external VREF+ and VREF- used as the ADC voltage references.



# FIGURE 20-21: 12-BIT A/D CONVERSION TIMING CHARACTERISTICS

# 28-Lead Plastic Quad Flat, No Lead Package (MM) – 6x6x0.9 mm Body [QFN-S] with 0.40 mm Contact Length





|                            | MILLIMETERS |          |      |      |  |
|----------------------------|-------------|----------|------|------|--|
| Dimension                  | Limits      | MIN      | NOM  | MAX  |  |
| Contact Pitch              | E           | 0.65 BSC |      |      |  |
| Optional Center Pad Width  | W2          |          |      | 4.70 |  |
| Optional Center Pad Length | T2          |          |      | 4.70 |  |
| Contact Pad Spacing        | C1          |          | 6.00 |      |  |
| Contact Pad Spacing        | C2          |          | 6.00 |      |  |
| Contact Pad Width (X28)    | X1          |          |      | 0.40 |  |
| Contact Pad Length (X28)   | Y1          |          |      | 0.85 |  |
| Distance Between Pads      | G           | 0.25     |      |      |  |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2124A

## 44-Lead Plastic Quad Flat, No Lead Package (ML) – 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                        | Units            |          |          | 6    |  |  |
|------------------------|------------------|----------|----------|------|--|--|
| Dii                    | Dimension Limits |          |          | MAX  |  |  |
| Number of Pins         | N                |          | 44       | •    |  |  |
| Pitch                  | е                |          | 0.65 BSC |      |  |  |
| Overall Height         | А                | 0.80     | 0.90     | 1.00 |  |  |
| Standoff               | A1               | 0.00     | 0.02     | 0.05 |  |  |
| Contact Thickness      | A3               | 0.20 REF |          |      |  |  |
| Overall Width          | E                |          | 8.00 BSC |      |  |  |
| Exposed Pad Width      | E2               | 6.30     | 6.45     | 6.80 |  |  |
| Overall Length         | D                |          | 8.00 BSC | •    |  |  |
| Exposed Pad Length     | D2               | 6.30     | 6.45     | 6.80 |  |  |
| Contact Width          | b                | 0.25     | 0.30     | 0.38 |  |  |
| Contact Length         | L                | 0.30     | 0.40     | 0.50 |  |  |
| Contact-to-Exposed Pad | K                | 0.20     | -        | _    |  |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-103B

# 44-Lead Plastic Quad Flat, No Lead Package (ML) – 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | MILLIMETERS |          |      |      |  |
|----------------------------|-------------|----------|------|------|--|
| Dimensio                   | n Limits    | MIN      | NOM  | MAX  |  |
| Contact Pitch              | E           | 0.65 BSC |      |      |  |
| Optional Center Pad Width  | W2          |          |      | 6.80 |  |
| Optional Center Pad Length | T2          |          |      | 6.80 |  |
| Contact Pad Spacing        | C1          |          | 8.00 |      |  |
| Contact Pad Spacing        | C2          |          | 8.00 |      |  |
| Contact Pad Width (X44)    | X1          |          |      | 0.35 |  |
| Contact Pad Length (X44)   | Y1          |          |      | 0.80 |  |
| Distance Between Pads      | G           | 0.25     |      |      |  |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2103A