Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Dataila | | |----------------------------|-------------------------------------------------------------------------------| | Details | | | Product Status | Active | | Core Processor | dsPIC | | Core Size | 16-Bit | | Speed | 30 MIPs | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 12 | | Program Memory Size | 24KB (8K x 24) | | Program Memory Type | FLASH | | EEPROM Size | 1K x 8 | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V | | Data Converters | A/D 8x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-VQFN Exposed Pad | | Supplier Device Package | 44-QFN (8x8) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/dspic30f3012-30i-ml | #### dsPIC30F2011/2012/3012/3013 Sensor Family | | | Program Memory | | SRAM | EEPROM | Timer | Input | Output | A/D 12-bit | RT | Ы | MT | |--------------|------|----------------|--------------|-------|--------|--------|-------|-----------------|------------|-----|----|------------------| | Device | Pins | Bytes | Instructions | Bytes | Bytes | 16-bit | Сар | Comp/Std<br>PWM | 200 Ksps | UAI | SF | l <sup>2</sup> C | | dsPIC30F2011 | 18 | 12K | 4K | 1024 | - | 3 | 2 | 2 | 8 ch | 1 | 1 | 1 | | dsPIC30F3012 | 18 | 24K | 8K | 2048 | 1024 | 3 | 2 | 2 | 8 ch | 1 | 1 | 1 | | dsPIC30F2012 | 28 | 12K | 4K | 1024 | - | 3 | 2 | 2 | 10 ch | 1 | 1 | 1 | | dsPIC30F3013 | 28 | 24K | 8K | 2048 | 1024 | 3 | 2 | 2 | 10 ch | 2 | 1 | 1 | ### **Pin Diagrams** Table 1-1 provides a brief description of device I/O pinouts and the functions that may be multiplexed to a port pin. Multiple functions may exist on one port pin. When multiplexing occurs, the peripheral module's functional requirements may force an override of the data direction of the port pin. **TABLE 1-1: PINOUT I/O DESCRIPTIONS** | Pin Name | Pin<br>Type | Buffer<br>Type | Description | |--------------------------------------------------------------------|-----------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AN0 - AN9 | I | Analog | Analog input channels. | | AVDD | Р | Р | Positive supply for analog module. This pin must be connected at all times. | | AVss | Р | Р | Ground reference for analog module. This pin must be connected at all times. | | CLKI<br>CLKO | 0 | ST/CMOS<br>— | External clock source input. Always associated with OSC1 pin function. Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes. Always associated with OSC2 pin function. | | CN0 - CN7 | I | ST | Input change notification inputs. Can be software programmed for internal weak pull-ups on all inputs. | | EMUD<br>EMUC<br>EMUD1<br>EMUC1<br>EMUD2<br>EMUC2<br>EMUD3<br>EMUC3 | I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O | ST<br>ST<br>ST<br>ST<br>ST<br>ST<br>ST | ICD Primary Communication Channel data input/output pin. ICD Primary Communication Channel clock input/output pin. ICD Secondary Communication Channel data input/output pin. ICD Secondary Communication Channel clock input/output pin. ICD Tertiary Communication Channel data input/output pin. ICD Tertiary Communication Channel clock input/output pin. ICD Quaternary Communication Channel data input/output pin. ICD Quaternary Communication Channel clock input/output pin. | | IC1 - IC2 | ı | ST | Capture inputs 1 through 2. | | INTO<br>INT1<br>INT2 | <br> | ST<br>ST<br>ST | External interrupt 0. External interrupt 1. External interrupt 2. | | MCLR | I<br>I/P | Analog<br>ST | Low-Voltage Detect Reference Voltage Input pin. Master Clear (Reset) input or programming voltage input. This pin is an active-low Reset to the device. | | OC1-OC2<br>OCFA | 0 | —<br>ST | Compare outputs 1 through 2. Compare Fault A input. | | OSC1<br>OSC2 | I<br>I/O | ST/CMOS | Oscillator crystal input. ST buffer when configured in RC mode; CMOS otherwise. Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes. | | PGD<br>PGC | I/O<br>I | ST<br>ST | In-Circuit Serial Programming™ data input/output pin. In-Circuit Serial Programming clock input pin. | | RB0 - RB9 | I/O | ST | PORTB is a bidirectional I/O port. | | RC13 - RC15 | I/O | ST | PORTC is a bidirectional I/O port. | | RD0,<br>RD8-RD9 | I/O | ST | PORTD is a bidirectional I/O port. | | RF2 - RF5 | I/O | ST | PORTF is a bidirectional I/O port. | | SCK1<br>SDI1<br>SDO1<br>SS1 | I/O<br>I<br>O<br>I | ST<br>ST<br>—<br>ST | Synchronous serial clock input/output for SPI1. SPI1 Data In. SPI1 Data Out. SPI1 Slave Synchronization. | **Legend:** CMOS = CMOS compatible input or output Analog = Analog input ST Schmitt Trigger input with CMOS levels 0 Output Ρ Power Input #### 6.0 DATA EEPROM MEMORY Note: This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the "dsPIC30F Family Reference Manual" (DS70046). For more information on the device instruction set and programming, refer to the "16-bit MCU and DSC Programmer's Reference Manual" (DS70157). The data EEPROM memory is readable and writable during normal operation over the entire VDD range. The data EEPROM memory is directly mapped in the program memory address space. The four SFRs used to read and write the program Flash memory are used to access data EEPROM memory, as well. As described in **Section 5.5** "**Control Registers**", these registers are: - NVMCON - NVMADR - NVMADRU - NVMKEY The EEPROM data memory allows read and write of single words and 16-word blocks. When interfacing to data memory, NVMADR, in conjunction with the NVMADRU register, are used to address the EEPROM location being accessed. TBLRDL and TBLWTL instructions are used to read and write data EEPROM. The dsPIC30F devices have up to 8 Kbytes (4K words) of data EEPROM with an address range from 0x7FF000 to 0x7FFFFE. A word write operation should be preceded by an erase of the corresponding memory location(s). The write typically requires 2 ms to complete, but the write time varies with voltage and temperature. A program or erase operation on the data EEPROM does not stop the instruction flow. The user is responsible for waiting for the appropriate duration of time before initiating another data EEPROM write/ erase operation. Attempting to read the data EEPROM while a programming or erase operation is in progress results in unspecified data. Control bit WR initiates write operations similar to program Flash writes. This bit cannot be cleared, only set, in software. They are cleared in hardware at the completion of the write operation. The inability to clear the WR bit in software prevents the accidental or premature termination of a write operation. The WREN bit, when set, allows a write operation. On power-up, the WREN bit is clear. The WRERR bit is set when a write operation is interrupted by a MCLR Reset or a WDT Time-out Reset during normal operation. In these situations, following Reset, the user can check the WRERR bit and rewrite the location. The address register NVMADR remains unchanged. **Note:** Interrupt flag bit NVMIF in the IFS0 register is set when write is complete. It must be cleared in software. ### 6.1 Reading the Data EEPROM A TBLRD instruction reads a word at the current program word address. This example uses W0 as a pointer to data EEPROM. The result is placed in register W4 as shown in Example 6-1. #### **EXAMPLE 6-1: DATA EEPROM READ** MOV #LOW\_ADDR\_WORD,W0 ; Init Pointer MOV #HIGH\_ADDR\_WORD,W1 MOV W1,TBLPAG TBLRDL [ W0 ], W4 ; read data EEPROM ### TABLE 9-1: TIMER1 REGISTER MAP | SFR Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset State | |---------------------------|---------------------------|--------|--------|--------|--------|--------|--------|---------------------|---------------------|-------|-------|--------|--------|-------|-------|-------|-------|---------------------| | TMR1 0100 Timer1 Register | | | | | | | | uuuu uuuu uuuu uuuu | | | | | | | | | | | | PR1 | R1 0102 Period Register 1 | | | | | | | | 1111 1111 1111 1111 | | | | | | | | | | | T1CON | 0104 | TON | _ | TSIDL | _ | | _ | _ | _ | _ | TGATE | TCKPS1 | TCKPS0 | | TSYNC | TCS | _ | 0000 0000 0000 0000 | dsPIC30F2011/2012/3012/3013 **Legend:** u = uninitialized bit; — = unimplemented bit, read as '0' Note: Refer to the "dsPIC30F Family Reference Manual" (DS70046) for descriptions of register bit fields. #### 10.0 TIMER2/3 MODULE Note: This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the "dsPIC30F Family Reference Manual" (DS70046). This section describes the 32-bit general purpose Timer module (Timer2/3) and associated Operational modes. Figure 10-1 depicts the simplified block diagram of the 32-bit Timer2/3 module. Figure 10-2 and Figure 10-3 show Timer2/3 configured as two independent 16-bit timers, Timer2 and Timer3, respectively. The Timer2/3 module is a 32-bit timer (which can be configured as two 16-bit timers) with selectable operating modes. These timers are utilized by other peripheral modules, such as: - Input Capture - · Output Compare/Simple PWM The following sections provide a detailed description, including setup and Control registers, along with associated block diagrams for the operational modes of the timers. The 32-bit timer has the following modes: - Two independent 16-bit timers (Timer2 and Timer3) with all 16-bit operating modes (except Asynchronous Counter mode) - · Single 32-bit timer operation - · Single 32-bit synchronous counter Further, the following operational characteristics are supported: - · ADC event trigger - · Timer gate operation - Selectable prescaler settings - · Timer operation during Idle and Sleep modes - · Interrupt on a 32-bit period register match These operating modes are determined by setting the appropriate bit(s) in the 16-bit T2CON and T3CON SFRs. For 32-bit timer/counter operation, Timer2 is the Is word and Timer3 is the ms word of the 32-bit timer. Note: For 32-bit timer operation, T3CON control bits are ignored. Only T2CON control bits are used for setup and control. Timer2 clock and gate inputs are utilized for the 32-bit timer module, but an interrupt is generated with the Timer3 interrupt flag (T3IF) and the interrupt is enabled with the Timer3 interrupt enable bit (T3IE). **16-bit Timer Mode:** In the 16-bit mode, Timer2 and Timer3 can be configured as two independent 16-bit timers. Each timer can be set up in either 16-bit Timer mode or 16-bit Synchronous Counter mode. See **Section 9.0 "Timer1 Module"** for details on these two operating modes. The only functional difference between Timer2 and Timer3 is that Timer2 provides synchronization of the clock prescaler output. This is useful for high frequency external clock inputs. **32-bit Timer Mode:** In the 32-bit Timer mode, the timer increments on every instruction cycle, up to a match value preloaded into the combined 32-bit Period register PR3/PR2, then resets to '0' and continues to count. For synchronous 32-bit reads of the Timer2/Timer3 pair, reading the Is word (TMR2 register) causes the ms word to be read and latched into a 16-bit holding register, termed TMR3HLD. For synchronous 32-bit writes, the holding register (TMR3HLD) must first be written to. When followed by a write to the TMR2 register, the contents of TMR3HLD is transferred and latched into the MSB of the 32-bit timer (TMR3). **32-bit Synchronous Counter Mode:** In the 32-bit Synchronous Counter mode, the timer increments on the rising edge of the applied external clock signal which is synchronized with the internal phase clocks. The timer counts up to a match value preloaded in the combined 32-bit period register, PR3/PR2, then resets to '0' and continues. When the timer is configured for the Synchronous Counter mode of operation and the CPU goes into the Idle mode, the timer stops incrementing unless the TSIDL bit (T2CON<13>) = 0. If TSIDL = 1, the timer module logic resumes the incrementing sequence upon termination of the CPU Idle mode. **NOTES:** **NOTES:** ### 15.2 Enabling and Setting Up UART #### 15.2.1 ENABLING THE UART The UART module is enabled by setting the UARTEN bit in the UxMODE register (where x = 1 or 2). Once enabled, the UxTX and UxRX pins are configured as an output and an input respectively, overriding the TRIS and LAT register bit settings for the corresponding I/O port pins. The UxTX pin is at logic '1' when no transmission is taking place. #### 15.2.2 DISABLING THE UART The UART module is disabled by clearing the UARTEN bit in the UxMODE register. This is the default state after any Reset. If the UART is disabled, all I/O pins operate as port pins under the control of the LAT and TRIS bits of the corresponding port pins. Disabling the UART module resets the buffers to empty states. Any data characters in the buffers are lost and the baud rate counter is reset. All error and status flags associated with the UART module are reset when the module is disabled. The URXDA, OERR, FERR, PERR, UTXEN, UTXBRK and UTXBF bits are cleared, whereas RIDLE and TRMT are set. Other control bits, including ADDEN, URXISEL<1:0>, UTXISEL, as well as the UxMODE and UxBRG registers, are not affected. Clearing the UARTEN bit while the UART is active will abort all pending transmissions and receptions and reset the module as defined above. Re-enabling the UART will restart the UART in the same configuration. ### 15.2.3 ALTERNATE I/O The alternate I/O function is enabled by setting the ALTIO bit (UxMODE<10>). If ALTIO = 1, the UxATX and UxARX pins (alternate transmit and alternate receive pins, respectively) are used by the UART module instead of the UxTX and UxRX pins. If ALTIO = 0, the UxTX and UxRX pins are used by the UART module. # 15.2.4 SETTING UP DATA, PARITY AND STOP BIT SELECTIONS Control bits PDSEL<1:0> in the UxMODE register are used to select the data length and parity used in the transmission. The data length may either be 8 bits with even, odd or no parity, or 9 bits with no parity. The STSEL bit determines whether one or two Stop bits will be used during data transmission. The default (power-on) setting of the UART is 8 bits, no parity and 1 Stop bit (typically represented as 8, N, 1). #### 15.3 Transmitting Data ### 15.3.1 TRANSMITTING IN 8-BIT DATA MODE The following steps must be performed to transmit 8-bit data: #### 1. Set up the UART: First, the data length, parity and number of Stop bits must be selected. Then, the transmit and receive interrupt enable and priority bits are setup in the UxMODE and UxSTA registers. Also, the appropriate baud rate value must be written to the UxBRG register. - Enable the UART by setting the UARTEN bit (UxMODE<15>). - Set the UTXEN bit (UxSTA<10>), thereby enabling a transmission. - 4. Write the byte to be transmitted to the lower byte of UxTXREG. The value will be transferred to the Transmit Shift register (UxTSR) immediately and the serial bit stream will start shifting out during the next rising edge of the baud clock. Alternatively, the data byte may be written while UTXEN = 0, following which, the user may set UTXEN. This will cause the serial bit stream to begin immediately because the baud clock will start from a cleared state. - A transmit interrupt will be generated, depending on the value of the interrupt control bit UTXISEL (UxSTA<15>). ### 15.3.2 TRANSMITTING IN 9-BIT DATA MODE The sequence of steps involved in the transmission of 9-bit data is similar to 8-bit transmission, except that a 16-bit data word (of which the upper 7 bits are always clear) must be written to the UxTXREG register. #### 15.3.3 TRANSMIT BUFFER (UXTXB) The transmit buffer is 9 bits wide and 4 characters deep. Including the Transmit Shift register (UxTSR), the user effectively has a 5-deep FIFO (First-In, First-Out) buffer. The UTXBF bit (UxSTA<9>) indicates whether the transmit buffer is full. If a user attempts to write to a full buffer, the new data will not be accepted into the FIFO and no data shift will occur within the buffer. This enables recovery from a buffer overrun condition. The FIFO is reset during any device Reset, but is not affected when the device enters or wakes up from a Power Saving mode. ### 16.4 Programming the Start of Conversion Trigger The conversion trigger will terminate acquisition and start the requested conversions. The SSRC<2:0> bits select the source of the conversion trigger. The SSRC bits provide for up to four alternate sources of conversion trigger. When SSRC<2:0> = 000, the conversion trigger is under software control. Clearing the SAMP bit will cause the conversion trigger. When SSRC<2:0> = 111 (Auto-Start mode), the conversion trigger is under A/D clock control. The SAMC bits select the number of A/D clocks between the start of acquisition and the start of conversion. This provides the fastest conversion rates on multiple channels. SAMC must always be at least one clock cycle. Other trigger sources can come from timer modules or external interrupts. ### 16.5 Aborting a Conversion Clearing the ADON bit during a conversion will abort the current conversion and stop the sampling sequencing until the next sampling trigger. The ADCBUF will not be updated with the partially completed A/D conversion sample. That is, the ADCBUF will continue to contain the value of the last completed conversion (or the last value written to the ADCBUF register). If the clearing of the ADON bit coincides with an auto-start, the clearing has a higher priority and a new conversion will not start. After the A/D conversion is aborted, a 2 TAD wait is required before the next sampling may be started by setting the SAMP bit. # 16.6 Selecting the ADC Conversion Clock The ADC conversion requires 14 TAD. The source of the ADC conversion clock is software selected, using a 6-bit counter. There are 64 possible options for TAD. # EQUATION 16-1: ADC CONVERSION CLOCK TAD = TCY \* (0.5\*(ADCS < 5:0 > + 1)) The internal RC oscillator is selected by setting the ADRC bit. For correct ADC conversions, the ADC conversion clock (TAD) must be selected to ensure a minimum TAD time of 334 nsec (for VDD = 5V). Refer to **Section 20.0** "**Electrical Characteristics**" for minimum TAD under other operating conditions. Example 16-1 shows a sample calculation for the ADCS<5:0> bits, assuming a device operating speed of 30 MIPS. # EXAMPLE 16-1: ADC CONVERSION CLOCK AND SAMPLING RATE CALCULATION Minimum TAD = 334 nsec $$TCY = 33.33 \text{ nsec } (30 \text{ MIPS})$$ $$ADCS<5:0> = 2 \frac{TAD}{TCY} - 1$$ $$= 2 \cdot \frac{334 \text{ nsec}}{33.33 \text{ nsec}} - 1$$ $$= 19.04$$ Therefore, $$Set ADCS<5:0> = 19$$ $$Actual TAD = \frac{TCY}{2} \text{ (ADCS}<5:0> + 1)}$$ $$= \frac{33.33 \text{ nsec}}{2} \text{ (19 + 1)}$$ $$= 334 \text{ nsec}$$ If SSRC<2:0> = '111' and SAMC<4:0> = '00001' Since, $$Sampling Time = Acquisition Time + Conversion Time$$ $$= 1 \text{ TAD} + 14 \text{ TAD}$$ $$= 15 \text{ x } 334 \text{ nsec}$$ Therefore, $$Sampling Rate = \frac{1}{(15 \text{ x } 334 \text{ nsec})}$$ $$= \sim 200 \text{ kHz}$$ Table 17-5 shows the Reset conditions for the RCON register. Since the control bits within the RCON register are R/W, the information in the table means that all the bits are negated prior to the action specified in the condition column. TABLE 17-5: INITIALIZATION CONDITION FOR RCON REGISTER: CASE 1 | Condition | Program<br>Counter | TRAPR | IOPUWR | EXTR | SWR | WDTO | IDLE | SLEEP | POR | BOR | |----------------------------------------|-----------------------|-------|--------|------|-----|------|------|-------|-----|-----| | Power-on Reset | 0x000000 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | Brown-out Reset | 0x000000 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | MCLR Reset during normal operation | 0x000000 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Software Reset during normal operation | 0x000000 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | MCLR Reset during Sleep | 0x000000 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | | MCLR Reset during Idle | 0x000000 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | | WDT Time-out Reset | 0x000000 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | WDT Wake-up | PC + 2 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | | Interrupt Wake-up from Sleep | PC + 2 <sup>(1)</sup> | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | Clock Failure Trap | 0x000004 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Trap Reset | 0x000000 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Illegal Operation Trap | 0x000000 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | **Note 1:** When the wake-up is due to an enabled interrupt, the PC is loaded with the corresponding interrupt vector. Table 17-6 shows a second example of the bit conditions for the RCON register. In this case, it is not assumed the user has set/cleared specific bits prior to action specified in the condition column. TABLE 17-6: INITIALIZATION CONDITION FOR RCON REGISTER: CASE 2 | Condition | Program<br>Counter | TRAPR | IOPUWR | EXTR | SWR | WDTO | IDLE | SLEEP | POR | BOR | |----------------------------------------|-----------------------|-------|--------|------|-----|------|------|-------|-----|-----| | Power-on Reset | 0x000000 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | Brown-out Reset | 0x000000 | u | u | u | u | u | u | u | 0 | 1 | | MCLR Reset during normal operation | 0x000000 | u | u | 1 | 0 | 0 | 0 | 0 | u | u | | Software Reset during normal operation | 0x000000 | u | u | 0 | 1 | 0 | 0 | 0 | u | u | | MCLR Reset during Sleep | 0x000000 | u | u | 1 | u | 0 | 0 | 1 | u | u | | MCLR Reset during Idle | 0x000000 | u | u | 1 | u | 0 | 1 | 0 | u | u | | WDT Time-out Reset | 0x000000 | u | u | 0 | 0 | 1 | 0 | 0 | u | u | | WDT Wake-up | PC + 2 | u | u | u | u | 1 | u | 1 | u | u | | Interrupt Wake-up from Sleep | PC + 2 <sup>(1)</sup> | u | u | u | u | u | u | 1 | u | u | | Clock Failure Trap | 0x000004 | u | u | u | u | u | u | u | u | u | | Trap Reset | 0x000000 | 1 | u | u | u | u | u | u | u | u | | Illegal Operation Reset | 0x000000 | u | 1 | u | u | u | u | u | u | u | **Legend:** u = unchanged **Note 1:** When the wake-up is due to an enabled interrupt, the PC is loaded with the corresponding interrupt vector. ### TABLE 18-2: INSTRUCTION SET OVERVIEW (CONTINUED) | Base<br>Instr<br># | Assembly<br>Mnemonic | | JCTION SET OVERVIEN Assembly Syntax | Description | # of<br>Words | # of<br>Cycle<br>s | Status Flags<br>Affected | |--------------------|----------------------|--------|--------------------------------------|--------------------------------------|---------------|--------------------|--------------------------| | 29 | DIV | DIV.S | Wm,Wn | Signed 16/16-bit Integer Divide | 1 | 18 | N,Z,C,OV | | | | DIV.SD | Wm,Wn | Signed 32/16-bit Integer Divide | 1 | 18 | N,Z,C,OV | | | | DIV.U | Wm,Wn | Unsigned 16/16-bit Integer Divide | 1 | 18 | N,Z,C,OV | | | | DIV.UD | Wm,Wn | Unsigned 32/16-bit Integer Divide | 1 | 18 | N,Z,C,OV | | 30 | DIVF | DIVF | Wm,Wn | Signed 16/16-bit Fractional Divide | 1 | 18 | N,Z,C,OV | | 31 | DO | DO | #lit14,Expr | Do code to PC+Expr, lit14+1 times | 2 | 2 | None | | | | DO | Wn,Expr | Do code to PC+Expr, (Wn)+1 times | 2 | 2 | None | | 32 | ED | ED | Wm*Wm,Acc,Wx,Wy,Wxd | Euclidean Distance (no accumulate) | 1 | 1 | OA,OB,OAB,<br>SA,SB,SAB | | 33 | EDAC | EDAC | Wm*Wm,Acc,Wx,Wy,Wxd | Euclidean Distance | 1 | 1 | OA,OB,OAB,<br>SA,SB,SAB | | 34 | EXCH | EXCH | Wns,Wnd | Swap Wns with Wnd | 1 | 1 | None | | 35 | FBCL | FBCL | Ws,Wnd | Find Bit Change from Left (MSb) Side | 1 | 1 | С | | 36 | FF1L | FF1L | Ws,Wnd | Find First One from Left (MSb) Side | 1 | 1 | С | | 37 | FF1R | FF1R | Ws,Wnd | Find First One from Right (LSb) Side | 1 | 1 | С | | 38 | GOTO | GOTO | Expr | Go to address | 2 | 2 | None | | | | GOTO | Wn | Go to indirect | 1 | 2 | None | | 39 | INC | INC | f | f = f + 1 | 1 | 1 | C,DC,N,OV,Z | | | | INC | f,WREG | WREG = f + 1 | 1 | 1 | C,DC,N,OV,Z | | | | INC | Ws,Wd | Wd = Ws + 1 | 1 | 1 | C,DC,N,OV,Z | | 40 | INC2 | INC2 | f | f = f + 2 | 1 | 1 | C,DC,N,OV,Z | | | | INC2 | f,WREG | WREG = f + 2 | 1 | 1 | C,DC,N,OV,Z | | | | INC2 | Ws,Wd | Wd = Ws + 2 | 1 | 1 | C,DC,N,OV,Z | | 41 | IOR | IOR | f | f = f .IOR. WREG | 1 | 1 | N,Z | | | | IOR | f,WREG | WREG = f .IOR. WREG | 1 | 1 | N,Z | | | | IOR | #lit10,Wn | Wd = lit10 .IOR. Wd | 1 | 1 | N,Z | | | | IOR | Wb,Ws,Wd | Wd = Wb .IOR. Ws | 1 | 1 | N,Z | | | | IOR | Wb,#lit5,Wd | Wd = Wb .IOR. lit5 | 1 | 1 | N,Z | | 42 | LAC | LAC | Wso,#Slit4,Acc | Load Accumulator | 1 | 1 | OA,OB,OAB,<br>SA,SB,SAB | | 43 | LNK | LNK | #lit14 | Link frame pointer | 1 | 1 | None | | 44 | LSR | LSR | f | f = Logical Right Shift f | 1 | 1 | C,N,OV,Z | | | | LSR | f,WREG | WREG = Logical Right Shift f | 1 | 1 | C,N,OV,Z | | | | LSR | Ws,Wd | Wd = Logical Right Shift Ws | 1 | 1 | C,N,OV,Z | | | | LSR | Wb, Wns, Wnd | Wnd = Logical Right Shift Wb by Wns | 1 | 1 | N,Z | | | | LSR | Wb,#lit5,Wnd | Wnd = Logical Right Shift Wb by lit5 | 1 | 1 | N,Z | | 45 | MAC | MAC | Wm*Wn,Acc,Wx,Wxd,Wy,Wyd<br>,<br>AWB | Multiply and Accumulate | 1 | 1 | OA,OB,OAB,<br>SA,SB,SAB | | | | MAC | Wm*Wm,Acc,Wx,Wxd,Wy,Wyd | Square and Accumulate | 1 | 1 | OA,OB,OAB,<br>SA,SB,SAB | | 46 | MOV | MOV | f,Wn | Move f to Wn | 1 | 1 | None | | | | MOV | f | Move f to f | 1 | 1 | N,Z | | | | MOV | f,WREG | Move f to WREG | 1 | 1 | N,Z | | | | MOV | #lit16,Wn | Move 16-bit literal to Wn | 1 | 1 | None | | | | MOV.b | #lit8,Wn | Move 8-bit literal to Wn | 1 | 1 | None | | | | MOV | Wn,f | Move Wn to f | 1 | 1 | None | | | | MOV | Wso,Wdo | Move Ws to Wd | 1 | 1 | None | | | | MOV | WREG, f | Move WREG to f | 1 | 1 | N,Z | | | | MOV.D | Wns,Wd | Move Double from W(ns):W(ns+1) to Wd | 1 | 2 | None | | | | MOV.D | Ws,Wnd | Move Double from Ws to W(nd+1):W(nd) | 1 | 2 | None | | 47 | MOVSAC | MOVSAC | Acc, Wx, Wxd, Wy, Wyd, AWB | Prefetch and store accumulator | 1 | 1 | None | TABLE 18-2: INSTRUCTION SET OVERVIEW (CONTINUED) | Base<br>Instr<br># | Assembly<br>Mnemonic | | Assembly Syntax | Description | # of<br>Words | # of<br>Cycle<br>s | Status Flags<br>Affected | |--------------------|----------------------|--------|-----------------|---------------------------------------|---------------|--------------------|--------------------------| | 66 | RRNC | RRNC | f | f = Rotate Right (No Carry) f | 1 | 1 | N,Z | | | | RRNC | f,WREG | WREG = Rotate Right (No Carry) f | 1 | 1 | N,Z | | | | RRNC | Ws,Wd | Wd = Rotate Right (No Carry) Ws | 1 | 1 | N,Z | | 67 | SAC | SAC | Acc,#Slit4,Wdo | Store Accumulator | 1 | 1 | None | | | | SAC.R | Acc,#Slit4,Wdo | Store Rounded Accumulator | 1 | 1 | None | | 68 | SE | SE | Ws,Wnd | Wnd = sign-extended Ws | 1 | 1 | C,N,Z | | 69 | SETM | SETM | f | f = 0xFFFF | 1 | 1 | None | | | | SETM | WREG | WREG = 0xFFFF | 1 | 1 | None | | | | SETM | Ws | Ws = 0xFFFF | 1 | 1 | None | | 70 | SFTAC | SFTAC | Acc, Wn | Arithmetic Shift Accumulator by (Wn) | 1 | 1 | OA,OB,OAB,<br>SA,SB,SAB | | | | SFTAC | Acc,#Slit6 | Arithmetic Shift Accumulator by Slit6 | 1 | 1 | OA,OB,OAB,<br>SA,SB,SAB | | 71 | SL | SL | f | f = Left Shift f | 1 | 1 | C,N,OV,Z | | | | SL | f,WREG | WREG = Left Shift f | 1 | 1 | C,N,OV,Z | | | | SL | Ws,Wd | Wd = Left Shift Ws | 1 | 1 | C,N,OV,Z | | | | SL | Wb,Wns,Wnd | Wnd = Left Shift Wb by Wns | 1 | 1 | N,Z | | | | SL | Wb,#lit5,Wnd | Wnd = Left Shift Wb by lit5 | 1 | 1 | N,Z | | 72 | SUB | SUB | Acc | Subtract Accumulators | 1 | 1 | OA,OB,OAB,<br>SA,SB,SAB | | | | SUB | f | f = f - WREG | 1 | 1 | C,DC,N,OV,Z | | | | SUB | f,WREG | WREG = f - WREG | 1 | 1 | C,DC,N,OV,Z | | | | SUB | #lit10,Wn | Wn = Wn - lit10 | 1 | 1 | C,DC,N,OV,Z | | | | SUB | Wb,Ws,Wd | Wd = Wb - Ws | 1 | 1 | C,DC,N,OV,Z | | | | SUB | Wb,#lit5,Wd | Wd = Wb - lit5 | 1 | 1 | C,DC,N,OV,Z | | 73 | SUBB | SUBB | f | $f = f - WREG - (\overline{C})$ | 1 | 1 | C,DC,N,OV,Z | | | | SUBB | f,WREG | WREG = $f$ - WREG - $(\overline{C})$ | 1 | 1 | C,DC,N,OV,Z | | | | SUBB | #lit10,Wn | $Wn = Wn - lit10 - (\overline{C})$ | 1 | 1 | C,DC,N,OV,Z | | | | SUBB | Wb,Ws,Wd | $Wd = Wb - Ws - (\overline{C})$ | 1 | 1 | C,DC,N,OV,Z | | | | SUBB | Wb,#lit5,Wd | $Wd = Wb - lit5 - (\overline{C})$ | 1 | 1 | C,DC,N,OV,Z | | 74 | SUBR | SUBR | f | f = WREG - f | 1 | 1 | C,DC,N,OV,Z | | | | SUBR | f,WREG | WREG = WREG - f | 1 | 1 | C,DC,N,OV,Z | | | | SUBR | Wb,Ws,Wd | Wd = Ws - Wb | 1 | 1 | C,DC,N,OV,Z | | | | SUBR | Wb,#lit5,Wd | Wd = lit5 - Wb | 1 | 1 | C,DC,N,OV,Z | | 75 | SUBBR | SUBBR | f | $f = WREG - f - (\overline{C})$ | 1 | 1 | C,DC,N,OV,Z | | | | SUBBR | f,WREG | WREG = WREG -f - $\overline{(C)}$ | 1 | 1 | C,DC,N,OV,Z | | | | SUBBR | Wb,Ws,Wd | $Wd = Ws - Wb - (\overline{C})$ | 1 | 1 | C,DC,N,OV,Z | | | | SUBBR | Wb,#lit5,Wd | $Wd = lit5 - Wb - (\overline{C})$ | 1 | 1 | C,DC,N,OV,Z | | 76 | SWAP | SWAP.b | Wn | Wn = nibble swap Wn | 1 | 1 | None | | | | SWAP | Wn | Wn = byte swap Wn | 1 | 1 | None | | 77 | TBLRDH | TBLRDH | Ws,Wd | Read Prog<23:16> to Wd<7:0> | 1 | 2 | None | | 78 | TBLRDL | TBLRDL | Ws,Wd | Read Prog<15:0> to Wd | 1 | 2 | None | | 79 | TBLWTH | TBLWTH | Ws,Wd | Write Ws<7:0> to Prog<23:16> | 1 | 2 | None | | 80 | TBLWTL | TBLWTL | Ws,Wd | Write Ws to Prog<15:0> | 1 | 2 | None | | 81 | ULNK | ULNK | | Unlink frame pointer | 1 | 1 | None | | 82 | XOR | XOR | f | f = f .XOR. WREG | 1 | 1 | N,Z | | | | XOR | f,WREG | WREG = f .XOR. WREG | 1 | 1 | N,Z | | | | XOR | #lit10,Wn | Wd = lit10 .XOR. Wd | 1 | 1 | N,Z | | | | XOR | Wb,Ws,Wd | Wd = Wb .XOR. Ws | 1 | 1 | N,Z | | | | XOR | Wb,#lit5,Wd | Wd = Wb .XOR. lit5 | 1 | 1 | N,Z | | 83 | ZE | ZE | Ws,Wnd | Wnd = Zero-extend Ws | 1 | 1 | C,Z,N | TABLE 20-4: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS | DC CHA | RACTERIS | Standard Operating Conditions: 2.5V to 5.5V (unless otherwise stated) Operating temperature -40°C ≤TA ≤+85°C for Industrial -40°C ≤TA ≤+125°C for Extended | | | | | | | | | |----------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|-----|-------|----------------------------------|--|--|--| | Param<br>No. | Symbol | Characteristic | Min | Typ <sup>(1)</sup> | Max | Units | Conditions | | | | | Operating Voltage <sup>(2)</sup> | | | | | | | | | | | | DC10 | VDD | Supply Voltage | 2.5 | _ | 5.5 | V | Industrial temperature | | | | | DC11 | VDD | Supply Voltage | 3.0 | _ | 5.5 | V | Extended temperature | | | | | DC12 | VDR | RAM Data Retention Voltage <sup>(3)</sup> | 1.75 | _ | _ | V | | | | | | DC16 | VPOR | VDD Start Voltage (to ensure internal Power-on Reset signal) | _ | _ | Vss | V | | | | | | DC17 | SVDD | VDD Rise Rate (to ensure internal Power-on Reset signal) | 0.05 | _ | _ | V/ms | 0-5V in 0.1 sec<br>0-3V in 60 ms | | | | **Note 1:** "Typ" column data is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. **<sup>2:</sup>** These parameters are characterized but not tested in manufacturing. <sup>3:</sup> This is the limit to which VDD can be lowered without losing RAM data. Standard Operating Conditions: 2.5V to 5.5V FIGURE 20-1: LOW-VOLTAGE DETECT CHARACTERISTICS TABLE 20-10: ELECTRICAL CHARACTERISTICS: LVDL | DC CHA | RACTERIS | STICS | (unless otherwise stated) Operating temperature -40°C ≤TA ≤+85°C for Industrial -40°C ≤TA ≤+125°C for Extended | | | | | | | |--------------|----------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------|-----|------|----------|------------|--| | Param<br>No. | Symbol | Characteristic <sup>(</sup> | 1) | Min | Тур | Max | Units | Conditions | | | LV10 | VPLVD | LVDL Voltage on VDD transition high-to-low | LVDL = 0000 <sup>(2)</sup> | _ | 1 | _ | <b>\</b> | | | | | | | LVDL = 0001 <sup>(2)</sup> | _ | 1 | l | V | | | | | | | LVDL = 0010 <sup>(2)</sup> | _ | | _ | V | | | | | | | LVDL = 0011 <sup>(2)</sup> | _ | _ | _ | V | | | | | | | LVDL = 0100 | 2.50 | - | 2.65 | V | | | | | | | LVDL = 0101 | 2.70 | 1 | 2.86 | V | | | | | | | LVDL = 0110 | 2.80 | - | 2.97 | V | | | | | | | LVDL = 0111 | 3.00 | - | 3.18 | V | | | | | | | LVDL = 1000 | 3.30 | _ | 3.50 | V | | | | | | | LVDL = 1001 | 3.50 | _ | 3.71 | V | | | | | | | LVDL = 1010 | 3.60 | - | 3.82 | V | | | | | | | LVDL = 1011 | 3.80 | _ | 4.03 | V | | | | | | | LVDL = 1100 | 4.00 | _ | 4.24 | V | | | | | | | LVDL = 1101 | 4.20 | | 4.45 | V | | | | | | | LVDL = 1110 | 4.50 | _ | 4.77 | V | | | LVDL = 1111 Note 1: These parameters are characterized but not tested in manufacturing. **2:** These values not in usable operating range. threshold voltage External LVD input pin VLVDIN LV15 **TABLE 20-17: INTERNAL CLOCK TIMING EXAMPLES** | Clock<br>Oscillator<br>Mode | Fosc<br>(MHz) <sup>(1)</sup> | Τcγ (μsec) <sup>(2)</sup> | MIPS <sup>(3)</sup><br>w/o PLL | MIPS <sup>(3)</sup><br>w PLL x4 | MIPS <sup>(3)</sup><br>w PLL x8 | MIPS <sup>(3)</sup><br>w PLL x16 | |-----------------------------|------------------------------|---------------------------|--------------------------------|---------------------------------|---------------------------------|----------------------------------| | EC | 0.200 | 20.0 | 0.05 | _ | _ | _ | | | 4 | 1.0 | 1.0 | 4.0 | 8.0 | 16.0 | | | 10 | 0.4 | 2.5 | 10.0 | 20.0 | _ | | | 25 | 0.16 | 6.25 | _ | _ | _ | | XT | 4 | 1.0 | 1.0 | 4.0 | 8.0 | 16.0 | | | 10 | 0.4 | 2.5 | 10.0 | 20.0 | _ | - Note 1: Assumption: Oscillator Postscaler is divide by 1. - 2: Instruction Execution Cycle Time: Tcy = 1/MIPS. - 3: Instruction Execution Frequency: MIPS = (Fosc \* PLLx)/4 [since there are 4 Q clocks per instruction cycle]. TABLE 20-18: AC CHARACTERISTICS: INTERNAL FRC ACCURACY | AC CHA | RACTERISTICS | Standard Operating Conditions: 2.5V to 5.5V (unless otherwise stated) Operating temperature -40°C ≤TA ≤+85°C for Industrial -40°C ≤TA ≤+125°C for Extended | | | | | | | | | |--------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------|-------|----------------------------------|--|--|--|--| | Param<br>No. | Characteristic | Min | Тур | Max | Units | Conditions | | | | | | | Internal FRC Accuracy @ | FRC Fr | eq. = 7.3 | 7 MHz <sup>(1)</sup> | | | | | | | | OS63 | FRC | _ | _ | ±2.00 | % | -40°C ≤TA ≤+85°C | | | | | | | | _ | _ | ±5.00 | % | -40°C ≤TA ≤+125°C VDD = 3.0-5.5V | | | | | **Note 1:** Frequency calibrated at 7.372 MHz ±2%, 25°C and 5V. TUN bits (OSCCON<3:0>) can be used to compensate for temperature drift. ### TABLE 20-19: AC CHARACTERISTICS: INTERNAL LPRC ACCURACY | AC CHA | RACTERISTICS | Standard Operating Conditions: 2.5V to 5.5V (unless otherwise stated) Operating temperature -40°C ≤TA ≤+85°C for Industrial -40°C ≤TA ≤+125°C for Extended | | | | | | |--------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------------------|--| | Param<br>No. | Characteristic | Min | Тур | Max | Units | Conditions | | | | LPRC @ Freq. = 512 kHz <sup>(1)</sup> | | | | | | | | OS65A | | -50 | _ | +50 | % | VDD = 5.0V, ±10% | | | OS65B | | -60 | _ | +60 | % | VDD = 3.3V, ±10% | | | OS65C | | -70 | _ | +70 | % | VDD = 2.5V | | Note 1: Change of LPRC frequency as VDD changes. TABLE 20-32: SPI MODULE SLAVE MODE (CKE = 1) TIMING REQUIREMENTS | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.5V to 5.5V (unless otherwise stated) Operating temperature -40°C ≤TA ≤+85°C for Industrial -40°C ≤TA ≤+125°C for Extended | | | | | | |--------------------|-----------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|-----------------------|--| | Param<br>No. | Symbol | Characteristic <sup>(1)</sup> | Min | Typ <sup>(2)</sup> | Max | Units | Conditions | | | SP70 | TscL | SCKx Input Low Time | 30 | _ | _ | ns | _ | | | SP71 | TscH | SCKx Input High Time | 30 | _ | _ | ns | _ | | | SP72 | TscF | SCKx Input Fall Time <sup>(3)</sup> | _ | 10 | 25 | ns | _ | | | SP73 | TscR | SCKx Input Rise Time <sup>(3)</sup> | _ | 10 | 25 | ns | _ | | | SP30 | TdoF | SDOx Data Output Fall Time <sup>(3)</sup> | _ | _ | _ | ns | See parameter<br>DO32 | | | SP31 | TdoR | SDOx Data Output Rise Time <sup>(3)</sup> | _ | _ | _ | ns | See parameter<br>DO31 | | | SP35 | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after SCKx Edge | _ | _ | 30 | ns | _ | | | SP40 | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input to SCKx Edge | 20 | | | ns | _ | | | SP41 | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge | 20 | _ | _ | ns | _ | | | SP50 | TssL2scH,<br>TssL2scL | SSx↓to SCKx↓or SCKx↑ input | 120 | _ | _ | ns | _ | | | SP51 | TssH2doZ | SS↑ to SDOx Output high impedance <sup>(4)</sup> | 10 | _ | 50 | ns | _ | | | SP52 | TscH2ssH<br>TscL2ssH | SSx↑ after SCKx Edge | 1.5 Tcy + 40 | _ | _ | ns | _ | | | SP60 | TssL2doV | SDOx Data Output Valid after SCKx Edge | _ | _ | 50 | ns | _ | | Note 1: These parameters are characterized but not tested in manufacturing. <sup>2:</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. **<sup>3:</sup>** The minimum clock period for SCK is 100 ns. Therefore, the clock generated in Master mode must not violate this specification. <sup>4:</sup> Assumes 50 pF load on all SPI pins. ### TABLE 20-34: 1<sup>2</sup>C™ BUS DATA TIMING REQUIREMENTS (SLAVE MODE) (CONTINUED) Standard Operating Conditions: 2.5V to 5.5V (unless otherwise stated) Operating temperature -40°C ≤TA ≤+85°C for Industrial -40°C ≤TA ≤+125°C for Extended | | 1 | 1 | | -40 ( | -40 C SIA S+125 C IOI Exterided | | | | |--------------|---------|--------------------------------------------------------------------|---------------------------|-------|---------------------------------|-------|-----------------------------|--| | Param<br>No. | Symbol | Charact | teristic | Min | Max | Units | Conditions | | | IS25 | TSU:DAT | Data Input | 100 kHz mode | 250 | _ | ns | | | | | | Setup Time | 400 kHz mode | 100 | _ | ns | | | | | | | 1 MHz mode <sup>(1)</sup> | 100 | _ | ns | | | | IS26 | THD:DAT | DAT Data Input Hold Time 100 kHz mode 0 — ns 400 kHz mode 0 0.9 μs | | | | | | | | | | | 400 kHz mode | 0 | 0.9 | μs | | | | | | | 1 MHz mode <sup>(1)</sup> | 0 | 0.3 | μs | | | | IS30 | Tsu:sta | Start Condition<br>Setup Time | 100 kHz mode | 4.7 | _ | μs | Only relevant for Repeated | | | | | | 400 kHz mode | 0.6 | _ | μs | Start condition | | | | | | 1 MHz mode <sup>(1)</sup> | 0.25 | _ | μs | | | | IS31 | THD:STA | Start Condition<br>Hold Time | 100 kHz mode | 4.0 | _ | μs | After this period the first | | | | | | 400 kHz mode | 0.6 | _ | μs | clock pulse is generated | | | | | | 1 MHz mode <sup>(1)</sup> | 0.25 | _ | μs | | | | IS33 | Tsu:sto | Stop Condition<br>Setup Time | 100 kHz mode | 4.7 | _ | μs | | | | | | | 400 kHz mode | 0.6 | _ | μs | | | | | | | 1 MHz mode <sup>(1)</sup> | 0.6 | _ | μs | | | | IS34 | THD:STO | Stop Condition<br>Hold Time | 100 kHz mode | 4000 | _ | ns | | | | | | | 400 kHz mode | 600 | _ | ns | | | | | | | 1 MHz mode <sup>(1)</sup> | 250 | | ns | | | | IS40 | TAA:SCL | Output Valid<br>From Clock | 100 kHz mode | 0 | 3500 | ns | | | | | | | 400 kHz mode | 0 | 1000 | ns | | | | | | | 1 MHz mode <sup>(1)</sup> | 0 | 350 | ns | | | | IS45 | TBF:SDA | Bus Free Time | 100 kHz mode | 4.7 | _ | μs | Time the bus must be free | | | | | | 400 kHz mode | 1.3 | _ | μs | before a new transmission | | | | | | 1 MHz mode <sup>(1)</sup> | 0.5 | | μs | can start | | | IS50 | Св | Bus Capacitive<br>Loading | | _ | 400 | pF | | | **Note 1:** Maximum pin capacitance = 10 pF for all $I^2C^{TM}$ pins (for 1 MHz mode only). FIGURE 20-21: 12-BIT A/D CONVERSION TIMING CHARACTERISTICS (ASAM = 0, SSRC = 000) - 1 Software sets ADCON. SAMP to start sampling. - ② Sampling starts after discharge period. TSAMP is described in **Section 18. "12-bit A/D Converter"** in the *dsPIC30F Family Reference Manual* (DS70046). - 3 Software clears ADCON. SAMP to Start conversion. - 4 Sampling ends, conversion sequence starts. - (5) Convert bit 11. - 6 Convert bit 10. - 7 Convert bit 1. - 8 Convert bit 0. - (9) One TAD for end of conversion. | INDEX | | I <sup>2</sup> C | | |-------------------------------------------------|-----|---------------------------------------------------------------------|-----| | Numerics | | Input Capture ModeOscillator System | | | | 440 | Output Compare Mode | | | 12-bit Analog-to-Digital Converter (A/D) Module | 113 | Reset System | | | A | | Shared Port Structure | | | A/D | 113 | SPI | _ | | Aborting a Conversion | 115 | SPI Master/Slave Connection | | | ADCHS Register | 113 | UART Receiver | | | ADCON1 Register | | UART Transmitter | | | ADCON2 Register | | BOR Characteristics BOR. See Brown-out Reset. | 158 | | ADCON3 Register | | Brown-out Reset | | | ADCSSL Register | | Characteristics | 158 | | ADPCFG Register | | Timing Requirements | | | Configuring Analog Port Pins | | | | | Conversion Operation | | С | | | Conversion Operation Effects of a Reset | | C Compilers | | | Operation During CPU Idle Mode | | MPLAB C18 | 146 | | Operation During CPU Sleep Mode | | CAN Module | | | Output Formats | | I/O Timing Characteristics | | | Power-Down Modes | | I/O Timing Requirements | 181 | | Programming the Sample Trigger | | CLKOUT and I/O Timing | | | Register Map | | Characteristics | | | Result Buffer | 114 | Requirements | 164 | | Sampling Requirements | 117 | Code Examples | 50 | | Selecting the Conversion Sequence | 114 | Data EEPROM Block Erase | | | AC Characteristics | 160 | Data EEPROM Block Write Data EEPROM Read | | | Load Conditions | | Data EEPROM Word Erase | | | AC Temperature and Voltage Specifications | 160 | Data EEPROM Word Write | | | ADC | | Erasing a Row of Program Memory | | | Selecting the Conversion Clock | | Initiating a Programming Sequence | | | ADC Conversion Speeds | | Loading Write Latches | | | Address Generator Units | | Code Protection | | | Analog-to-Digital Converter. See ADC. | 09 | Control Registers | 50 | | Assembler | | NVMADR | 50 | | MPASM Assembler | 146 | NVMADRU | 50 | | Automatic Clock Stretch | _ | NVMCON | | | During 10-bit Addressing (STREN = 1) | | NVMKEY | 50 | | During 7-bit Addressing (STREN = 1) | | Core Architecture | | | Receive Mode | | Overview | | | Transmit Mode | 100 | CPU Architecture Overview | | | В | | Customer Change Notification Service Customer Notification Service | | | | | Customer Support | | | Bandgap Start-up Time | 400 | Customer Support | 203 | | Requirements | | D | | | Timing Characteristics | | Data Accumulators and Adder/Subtractor | 25 | | Barrel Shifter | | Data Space Write Saturation | 27 | | Example | | Overflow and Saturation | | | Implementation | | Round Logic | 26 | | Modifier Values Table | | Write-Back | _ | | Sequence Table (16-Entry) | | Data Address Space | | | Block Diagrams | | Alignment | | | 12-bit ADC Functional | 113 | Alignment (Figure) | | | 16-bit Timer1 Module | 73 | Effect of Invalid Memory Accesses (Table) | | | 16-bit Timer2 | 79 | MCU and DSP (MAC Class) Instructions Exa | | | 16-bit Timer3 | 79 | Memory Map | | | 32-bit Timer2/3 | 78 | Near Data Space | | | DSP Engine | | Software Stack | | | dsPIC30F2011 | | Width | | | dsPIC30F2012 | | Data EEPROM Memory | | | dsPIC30F3013 | | Erasing | | | External Power-on Reset Circuit | 131 | Erasing, Block | | | | | <del>-</del> - | | **NOTES:**