



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | PIC                                                                     |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 20MHz                                                                   |
| Connectivity               | -                                                                       |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                   |
| Number of I/O              | 5                                                                       |
| Program Memory Size        | 1.75KB (1K x 14)                                                        |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 64 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                               |
| Data Converters            | A/D 4x10b                                                               |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Through Hole                                                            |
| Package / Case             | 8-DIP (0.300", 7.62mm)                                                  |
| Supplier Device Package    | 8-PDIP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic12f615-i-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 2.2.2.2 OPTION Register

The OPTION register is a readable and writable register, which contains various control bits to configure:

- Timer0/WDT prescaler
- External GP2/INT interrupt
- Timer0
- Weak pull-ups on GPIO

## **REGISTER 2-2:** OPTION\_REG: OPTION REGISTER

Note: To achieve a 1:1 prescaler assignment for Timer0, assign the prescaler to the WDT by setting PSA bit to '1' of the OPTION register. See Section 6.1.3 "Software Programmable Prescaler".

| R/W-1 | R/W-1  | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|-------|--------|-------|-------|-------|-------|-------|-------|
| GPPU  | INTEDG | T0CS  | TOSE  | PSA   | PS2   | PS1   | PS0   |
| bit 7 |        |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7   | <b>GPPU:</b> GPIO Pull-up Enable bit<br>1 = GPIO pull-ups are disabled<br>0 = GPIO pull-ups are enabled by individual PORT latch values                            |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6   | INTEDG: Interrupt Edge Select bit<br>1 = Interrupt on rising edge of GP2/INT pin<br>0 = Interrupt on falling edge of GP2/INT pin                                   |
| bit 5   | <b>TOCS:</b> Timer0 Clock Source Select bit<br>1 = Transition on GP2/T0CKI pin<br>0 = Internal instruction cycle clock (Fosc/4)                                    |
| bit 4   | <b>T0SE:</b> Timer0 Source Edge Select bit<br>1 = Increment on high-to-low transition on GP2/T0CKI pin<br>0 = Increment on low-to-high transition on GP2/T0CKI pin |
| bit 3   | <b>PSA:</b> Prescaler Assignment bit<br>1 = Prescaler is assigned to the WDT<br>0 = Prescaler is assigned to the Timer0 module                                     |
| bit 2-0 | PS<2:0>: Prescaler Rate Select bits                                                                                                                                |
|         | BIT VALUE HIVERO RATE WUT RATE                                                                                                                                     |

| 000 | 1:2     | 1:1     |
|-----|---------|---------|
| 001 | 1:4     | 1:2     |
| 010 | 1:8     | 1:4     |
| 011 | 1:16    | 1:8     |
| 100 | 1:32    | 1:16    |
| 101 | 1:64    | 1:32    |
| 110 | 1:128   | 1:64    |
| 111 | 1 : 256 | 1 : 128 |
|     |         |         |

### 2.2.2.4 PIE1 Register

The PIE1 register contains the Peripheral Interrupt Enable bits, as shown in Register 2-4.

**Note:** Bit PEIE of the INTCON register must be set to enable any peripheral interrupt.

#### REGISTER 2-4: PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1

| U-0   | R/W-0               | R/W-0                 | U-0 | R/W-0 | U-0 | R/W-0                 | R/W-0  |
|-------|---------------------|-----------------------|-----|-------|-----|-----------------------|--------|
| —     | ADIE <sup>(1)</sup> | CCP1IE <sup>(1)</sup> | —   | CMIE  | —   | TMR2IE <sup>(1)</sup> | TMR1IE |
| bit 7 |                     |                       |     |       |     |                       | bit 0  |

| Legend:    |                                                                                             |                                                               |                               |                    |  |  |
|------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------|--------------------|--|--|
| R = Reada  | ble bit                                                                                     | W = Writable bit                                              | U = Unimplemented bit         | read as '0'        |  |  |
| -n = Value | at POR                                                                                      | '1' = Bit is set                                              | '0' = Bit is cleared          | x = Bit is unknown |  |  |
|            |                                                                                             |                                                               |                               |                    |  |  |
| bit 7      | Unimple                                                                                     | mented: Read as '0'                                           |                               |                    |  |  |
| bit 6      | ADIE: A/I                                                                                   | ADIE: A/D Converter (ADC) Interrupt Enable bit <sup>(1)</sup> |                               |                    |  |  |
|            | <ul> <li>1 = Enables the ADC interrupt</li> <li>0 = Disables the ADC interrupt</li> </ul>   |                                                               |                               |                    |  |  |
| bit 5      | CCP1IE:                                                                                     | CCP1 Interrupt Enable bit <sup>(1</sup>                       | )                             |                    |  |  |
|            | <ul> <li>1 = Enables the CCP1 interrupt</li> <li>0 = Disables the CCP1 interrupt</li> </ul> |                                                               |                               |                    |  |  |
| bit 4      | Unimple                                                                                     | mented: Read as '0'                                           |                               |                    |  |  |
| bit 3      | CMIE: Co                                                                                    | omparator Interrupt Enable I                                  | oit                           |                    |  |  |
|            | 1 = Enab<br>0 = Disab                                                                       | les the Comparator interrup<br>bles the Comparator interrup   | t<br>ot                       |                    |  |  |
| bit 2      | Unimplemented: Read as '0'                                                                  |                                                               |                               |                    |  |  |
| bit 1      | TMR2IE:                                                                                     | Timer2 to PR2 Match Interr                                    | upt Enable bit <sup>(1)</sup> |                    |  |  |
|            | 1 = Enab<br>0 = Disab                                                                       | les the Timer2 to PR2 matc<br>bles the Timer2 to PR2 matc     | h interrupt<br>ch interrupt   |                    |  |  |
| bit 0      | TMR1IE:                                                                                     | Timer1 Overflow Interrupt E                                   | Enable bit                    |                    |  |  |
|            | 1 = Enab<br>0 = Disab                                                                       | les the Timer1 overflow inte<br>bles the Timer1 overflow inte | rrupt<br>errupt               |                    |  |  |
| Note 1:    | PIC12F615/6                                                                                 | 17/HV615 only. PIC12F609                                      | /HV609 unimplemented, read    | <b>as</b> '0'.     |  |  |

| REGISTER 3-5: | PMCON1 – PROGRAM MEMORY CONTROL REGISTER 1 (ADDRESS: 93h) |
|---------------|-----------------------------------------------------------|
|---------------|-----------------------------------------------------------|

| U-1   | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/S-0 | R/S-0 |
|-------|-----|-----|-----|-----|-------|-------|-------|
| —     | —   | _   | —   | _   | WREN  | WR    | RD    |
| bit 7 |     |     |     |     |       |       | bit 0 |

- bit 7 Unimplemented: Read as '1'
- bit 6-3 Unimplemented: Read as '0'
- bit 2 WREN: Program Memory Write Enable bit
  - 1 = Allows write cycles
  - 0 = Inhibits write to the EEPROM
- bit 1 WR: Write Control bit
  - 1 = Initiates a write cycle to program memory. (The bit is cleared by hardware when write is complete. The WR bit can only be set (not cleared) in software.)
  - 0 = Write cycle to the Flash memory is complete

#### bit 0 **RD:** Read Control bit

- 1 = Initiates a program memory read (The read takes one cycle. The RD is cleared in hardware; the RD bit can only be set (not cleared) in software).
- 0 = Does not initiate a Flash memory read

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | 1 = bit is set   | 0 = bit is cleared          | x = bit is unknown |

## 8.0 TIMER2 MODULE (PIC12F615/617/HV615 ONLY)

The Timer2 module is an 8-bit timer with the following features:

- 8-bit timer register (TMR2)
- 8-bit period register (PR2)
- Interrupt on TMR2 match with PR2
- Software programmable prescaler (1:1, 1:4, 1:16)
- Software programmable postscaler (1:1 to 1:16)

See Figure 8-1 for a block diagram of Timer2.

## 8.1 Timer2 Operation

The clock input to the Timer2 module is the system instruction clock (Fosc/4). The clock is fed into the Timer2 prescaler, which has prescale options of 1:1, 1:4 or 1:16. The output of the prescaler is then used to increment the TMR2 register.

The values of TMR2 and PR2 are constantly compared to determine when they match. TMR2 will increment from 00h until it matches the value in PR2. When a match occurs, two things happen:

- TMR2 is reset to 00h on the next increment cycle.
- The Timer2 postscaler is incremented

The match output of the Timer2/PR2 comparator is then fed into the Timer2 postscaler. The postscaler has postscale options of 1:1 to 1:16 inclusive. The output of the Timer2 postscaler is used to set the TMR2IF interrupt flag bit in the PIR1 register.

|  | FIGURE 8-1: | TIMER2 BLOCK DIAGRAM |
|--|-------------|----------------------|
|--|-------------|----------------------|

The TMR2 and PR2 registers are both fully readable and writable. On any Reset, the TMR2 register is set to 00h and the PR2 register is set to FFh.

Timer2 is turned on by setting the TMR2ON bit in the T2CON register to a '1'. Timer2 is turned off by clearing the TMR2ON bit to a '0'.

The Timer2 prescaler is controlled by the T2CKPS bits in the T2CON register. The Timer2 postscaler is controlled by the TOUTPS bits in the T2CON register. The prescaler and postscaler counters are cleared when:

- A write to TMR2 occurs.
- A write to T2CON occurs.
- Any device Reset occurs (Power-on Reset, MCLR Reset, Watchdog Timer Reset, or Brown-out Reset).

Note: TMR2 is not cleared when T2CON is written.



## 9.2 Analog Input Connection Considerations

A simplified circuit for an analog input is shown in Figure 9-3. Since the analog input pins share their connection with a digital input, they have reverse biased ESD protection diodes to VDD and Vss. The analog input, therefore, must be between Vss and VDD. If the input voltage deviates from this range by more than 0.6V in either direction, one of the diodes is forward biased and a latch-up may occur.

A maximum source impedance of 10 k $\Omega$  is recommended for the analog sources. Also, any external component connected to an analog input pin, such as a capacitor or a Zener diode, should have very little leakage current to minimize inaccuracies introduced.

## FIGURE 9-3: ANALOG INPUT MODEL



 Analog levels on any pin defined as a digital input, may cause the input buffer to consume more current than is specified.



## 9.3 Comparator Control

The comparator has two control and Configuration registers: CMCON0 and CMCON1. The CMCON1 register is used for controlling the interaction with Timer1 and simultaneously reading the comparator output.

The CMCON0 register (Register 9-1) contain the control and Status bits for the following:

- Enable
- Input selection
- Reference selection
- · Output selection
- Output polarity

#### 9.3.1 COMPARATOR ENABLE

Setting the CMON bit of the CMCON0 register enables the comparator for operation. Clearing the CMON bit disables the comparator for minimum current consumption.

#### 9.3.2 COMPARATOR INPUT SELECTION

The CMCH bit of the CMCON0 register directs one of four analog input pins to the comparator inverting input.

Note: To use CIN+ and CIN- pins as analog inputs, the appropriate bits must be set in the ANSEL register and the corresponding TRIS bits must also be set to disable the output drivers.

#### 9.3.3 COMPARATOR REFERENCE SELECTION

Setting the CMR bit of the CMxCON0 register directs an internal voltage reference or an analog input pin to the non-inverting input of the comparator. See **Section 9.10 "Comparator Voltage Reference"** for more information on the internal voltage reference module.

#### 9.3.4 COMPARATOR OUTPUT SELECTION

The output of the comparator can be monitored by reading either the COUT bit of the CMCON0 register. In order to make the output available for an external connection, the following conditions must be true:

- CMOE bit of the CMxCON0 register must be set
- Corresponding TRIS bit must be cleared
- CMON bit of the CMCON0 register must be set.

| Note 1: | The CMOE bit overrides the PORT data  |
|---------|---------------------------------------|
|         | latch. Setting the CMON has no impact |
|         | on the port override.                 |

2: The internal output of the comparator is latched with each instruction cycle. Unless otherwise specified, external outputs are not latched.

### 9.3.5 COMPARATOR OUTPUT POLARITY

Inverting the output of the comparator is functionally equivalent to swapping the comparator inputs. The polarity of the comparator output can be inverted by setting the CMPOL bit of the CMCON0 register. Clearing CMPOL results in a non-inverted output. A complete table showing the output state versus input conditions and the polarity bit is shown in Table 9-1.

| Input Conditions  | CMPOL | COUT |
|-------------------|-------|------|
| CMVIN- > CMVIN+   | 0     | 0    |
| CMVIN- < CMVIN+   | 0     | 1    |
| CMVIN - > CMVIN + | 1     | 1    |
| CMVIN- < CMVIN+   | 1     | 0    |

#### TABLE 9-1: OUTPUT STATE VS. INPUT CONDITIONS

**Note:** COUT refers to both the register bit and output pin.

## 9.4 Comparator Response Time

The comparator output is indeterminate for a period of time after the change of an input source or the selection of a new reference voltage. This period is referred to as the response time. The response time of the comparator differs from the settling time of the voltage reference. Therefore, both of these times must be considered when determining the total response time to a comparator input change. See **Section 16.0 "Electrical Specifications"** for more details.

## 9.6 Operation During Sleep

The comparator, if enabled before entering Sleep mode, remains active during Sleep. The additional current consumed by the comparator is shown separately in the **Section 16.0** "**Electrical Specifications**". If the comparator is not used to wake the device, power consumption can be minimized while in Sleep mode by turning off the comparator. The comparator is turned off by clearing the CMON bit of the CMCON0 register.

A change to the comparator output can wake-up the device from Sleep. To enable the comparator to wake the device from Sleep, the CMIE bit of the PIE1 register and the PEIE bit of the INTCON register must be set. The instruction following the SLEEP instruction always executes following a wake from Sleep. If the GIE bit of the INTCON register is also set, the device will then execute the Interrupt Service Routine.

## 9.7 Effects of a Reset

A device Reset forces the CMCON1 register to its Reset state. This sets the comparator and the voltage reference to the OFF state.

## 10.2.6 A/D CONVERSION PROCEDURE

This is an example procedure for using the ADC to perform an Analog-to-Digital conversion:

- 1. Configure Port:
  - Disable pin output driver (See TRIS register)
  - Configure pin as analog
- 2. Configure the ADC module:
  - Select ADC conversion clock
  - Configure voltage reference
  - Select ADC input channel
  - · Select result format
  - Turn on ADC module
- 3. Configure ADC interrupt (optional):
  - Clear ADC interrupt flag
  - Enable ADC interrupt
  - Enable peripheral interrupt
  - Enable global interrupt<sup>(1)</sup>
- 4. Wait the required acquisition time<sup>(2)</sup>.
- 5. Start conversion by setting the  $GO/\overline{DONE}$  bit.
- 6. Wait for ADC conversion to complete by one of the following:
  - Polling the GO/DONE bit
  - Waiting for the ADC interrupt (interrupts enabled)
- 7. Read ADC Result
- 8. Clear the ADC interrupt flag (required if interrupt is enabled).
  - **Note 1:** The global interrupt can be disabled if the user is attempting to wake-up from Sleep and resume in-line code execution.
    - 2: See Section 10.3 "A/D Acquisition Requirements".

### EXAMPLE 10-1: A/D CONVERSION

```
;This code block configures the ADC
; for polling, Vdd reference, Frc clock
;and GP0 input.
;Conversion start & polling for completion
; are included.
;
BANKSEL TRISIO
                      ;
       TRISIO,0
BSF
                    ;Set GP0 to input
BANKSEL ANSEL
                    ;
MOVLW B'01110001' ;ADC Frc clock,
IORWF
      ANSEL ; and GPO as analog
BANKSEL ADCON0
                     ;
MOVLW B'10000001' ;Right justify,
        ADCON0 ;Vdd Vref, ANO, On
SampleTime ;Acquisiton delay
ADCON0,GO ;Start conversion
MOVWF
CALL
BSF
        ADCON0,GO ;Is conversion done?
BTFSC
GOTO
        $-1
                    ;No, test again
BANKSEL ADRESH
                    ;
MOVF
        ADRESH,W ;Read upper 2 bits
MOVWF
        RESULTHI ;Store in GPR space
BANKSEL ADRESL
                     ;
MOVF
        ADRESL,W
                     ;Read lower 8 bits
MOVWF
        RESULTLO
                      ;Store in GPR space
```

## FIGURE 11-6: EXAMPLE PWM (ENHANCED MODE) OUTPUT RELATIONSHIPS (ACTIVE-HIGH STATE)



#### FIGURE 11-7: EXAMPLE ENHANCED PWM OUTPUT RELATIONSHIPS (ACTIVE-LOW STATE)



Note 1: Dead-band delay is programmed using the PWM1CON register (Section 11.4.6 "Programmable Dead-Band Delay mode").

#### 12.3.5 TIME-OUT SEQUENCE

On power-up, the time-out sequence is as follows:

- PWRT time-out is invoked after POR has expired.
- OST is activated after the PWRT time-out has expired.

The total time-out will vary based on oscillator configuration and PWRTE bit status. For example, in EC mode with PWRTE bit erased (PWRT disabled), there will be no time-out at all. Figure 12-4, Figure 12-5 and Figure 12-6 depict time-out sequences.

Since the time-outs occur from the POR pulse, if  $\overline{\text{MCLR}}$  is kept low long enough, the time-outs will expire. Then, bringing  $\overline{\text{MCLR}}$  high will begin execution immediately (see Figure 12-5). This is useful for testing purposes or to synchronize more than one PIC12F609/615/617/12HV609/615 device operating in parallel.

Table 12-6 shows the Reset conditions for some special registers, while Table 12-5 shows the Reset conditions for all the registers.

#### 12.3.6 POWER CONTROL (PCON) REGISTER

The Power Control register PCON (address 8Eh) has two Status bits to indicate what type of Reset occurred last.

Bit 0 is  $\overline{\text{BOR}}$  (Brown-out).  $\overline{\text{BOR}}$  is unknown on Poweron Reset. It must then be set by the user and checked on subsequent Resets to see if  $\overline{\text{BOR}} = 0$ , indicating that a Brown-out has occurred. The  $\overline{\text{BOR}}$  Status bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (BOREN<1:0> = 00 in the Configuration Word register).

Bit 1 is POR (Power-on Reset). It is a '0' on Power-on Reset and unaffected otherwise. The user must write a '1' to this bit following a Power-on Reset. On a subsequent Reset, if POR is '0', it will indicate that a Power-on Reset has occurred (i.e., VDD may have gone too low).

For more information, see Section 12.3.4 "Brown-out Reset (BOR)".

| Oscillator Configuration | Powe                   | er-up            | Brown-o                | Wake-up from |             |
|--------------------------|------------------------|------------------|------------------------|--------------|-------------|
| Oscillator Configuration | <b>PWRTE</b> = 0       | <b>PWRTE</b> = 1 | <b>PWRTE</b> = 0       | PWRTE = 1    | Sleep       |
| XT, HS, LP               | TPWRT + 1024 •<br>Tosc | 1024 • Tosc      | TPWRT + 1024 •<br>Tosc | 1024 • Tosc  | 1024 • Tosc |
| RC, EC, INTOSC           | TPWRT                  | _                | TPWRT                  | —            | —           |

#### TABLE 12-1: TIME-OUT IN VARIOUS SITUATIONS

## TABLE 12-2: STATUS/PCON BITS AND THEIR SIGNIFICANCE

| POR | BOR | ТО | PD | Condition                          |
|-----|-----|----|----|------------------------------------|
| 0   | x   | 1  | 1  | Power-on Reset                     |
| u   | 0   | 1  | 1  | Brown-out Reset                    |
| u   | u   | 0  | u  | WDT Reset                          |
| u   | u   | 0  | 0  | WDT Wake-up                        |
| u   | u   | u  | u  | MCLR Reset during normal operation |
| u   | u   | 1  | 0  | MCLR Reset during Sleep            |

**Legend:** u = unchanged, x = unknown

#### TABLE 12-3: SUMMARY OF REGISTERS ASSOCIATED WITH BROWN-OUT RESET

| Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets <sup>(1)</sup> |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|----------------------|------------------------------------------------|
| PCON   |       |       | _     | _     |       |       | POR   | BOR   | dd                   | uu                                             |
| STATUS | IRP   | RP1   | RP0   | TO    | PD    | Z     | DC    | С     | 0001 1xxx            | 000q quuu                                      |

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0', q = value depends on condition. Shaded cells are not used by BOR.

**Note 1:** Other (non Power-up) Resets include MCLR Reset and Watchdog Timer Reset during normal operation.



## FIGURE 12-5: TIME-OUT SEQUENCE ON POWER-UP (DELAYED MCLR): CASE 2



## FIGURE 12-6: TIME-OUT SEQUENCE ON POWER-UP (MCLR WITH VDD)



NOTES:

| Mnemonic,<br>Operands |                                        | Description Cycles           |              | 14-Bit Opcode |            |                  | e                                      | Status   | Natas   |
|-----------------------|----------------------------------------|------------------------------|--------------|---------------|------------|------------------|----------------------------------------|----------|---------|
|                       |                                        |                              |              | MSb           |            |                  | LSb                                    | Affected | Notes   |
|                       | BYTE-ORIENTED FILE REGISTER OPERATIONS |                              |              |               |            |                  |                                        |          |         |
| ADDWF                 | f, d                                   | Add W and f                  | 1            | 00            | 0111       | dfff             | ffff                                   | C, DC, Z | 1, 2    |
| ANDWF                 | f, d                                   | AND W with f                 | 1            | 00            | 0101       | dfff             | ffff                                   | Z        | 1, 2    |
| CLRF                  | f                                      | Clear f                      | 1            | 00            | 0001       | lfff             | ffff                                   | Z        | 2       |
| CLRW                  | -                                      | Clear W                      | 1            | 00            | 0001       | 0xxx             | xxxx                                   | Z        |         |
| COMF                  | f, d                                   | Complement f                 | 1            | 00            | 1001       | dfff             | ffff                                   | Z        | 1, 2    |
| DECF                  | f, d                                   | Decrement f                  | 1            | 00            | 0011       | dfff             | ffff                                   | Z        | 1, 2    |
| DECFSZ                | f, d                                   | Decrement f, Skip if 0       | 1 <b>(2)</b> | 00            | 1011       | dfff             | ffff                                   |          | 1, 2, 3 |
| INCF                  | f, d                                   | Increment f                  | 1            | 00            | 1010       | dfff             | ffff                                   | Z        | 1, 2    |
| INCFSZ                | f, d                                   | Increment f, Skip if 0       | 1 <b>(2)</b> | 00            | 1111       | dfff             | ffff                                   |          | 1, 2, 3 |
| IORWF                 | f, d                                   | Inclusive OR W with f        | 1            | 00            | 0100       | dfff             | ffff                                   | Z        | 1, 2    |
| MOVF                  | f, d                                   | Move f                       | 1            | 00            | 1000       | dfff             | ffff                                   | Z        | 1, 2    |
| MOVWF                 | f                                      | Move W to f                  | 1            | 00            | 0000       | lfff             | ffff                                   |          |         |
| NOP                   | -                                      | No Operation                 | 1            | 00            | 0000       | 0xx0             | 0000                                   |          |         |
| RLF                   | f, d                                   | Rotate Left f through Carry  | 1            | 00            | 1101       | dfff             | ffff                                   | С        | 1, 2    |
| RRF                   | f, d                                   | Rotate Right f through Carry | 1            | 00            | 1100       | dfff             | ffff                                   | С        | 1, 2    |
| SUBWF                 | f, d                                   | Subtract W from f            | 1            | 00            | 0010       | dfff             | ffff                                   | C, DC, Z | 1, 2    |
| SWAPF                 | f, d                                   | Swap nibbles in f            | 1            | 00            | 1110       | dfff             | ffff                                   |          | 1, 2    |
| XORWF                 | f, d                                   | Exclusive OR W with f        | 1            | 00            | 0110       | dfff             | ffff                                   | Z        | 1, 2    |
|                       |                                        | BIT-ORIENTED FILE REG        | STER OPER    | RATIO         | NS         |                  |                                        | •        |         |
| BCE                   | fb                                     | Bit Clear f                  | 1            | 01            | 00bb       | bfff             | ffff                                   |          | 12      |
| BSF                   | f b                                    | Bit Set f                    | 1            | 01            | 01bb       | bfff             | ffff                                   |          | 1.2     |
| BTESC                 | f b                                    | Bit Test f. Skip if Clear    | 1 (2)        | 01            | 10bb       | bfff             | ffff                                   |          | 3       |
| BTESS                 | f, b                                   | Bit Test f. Skip if Set      | 1 (2)        | 01            | 11bb       | bfff             | ffff                                   |          | 3       |
| 01100                 | 1, 5                                   |                              |              |               | 1100       | DIII             |                                        |          |         |
|                       | k                                      |                              | 1            | 11            | 111        | lelelele         | lelelele                               |          | 1       |
|                       | r<br>k                                 |                              | 1            | 11            | 1001       | L L L L L L      | LLLLLLLLLLLLLLLLLLLLLLLLLLLLLLLLLLLLLL | 0, 00, 2 |         |
|                       | r<br>k                                 |                              | 2            | 10            |            | KKKK<br>lelelele | KKKK<br>lelelele                       | 2        |         |
|                       | к<br>_                                 | Clear Watchdog Timer         | 1            | 10            | 0000       | 0110             | 0100                                   |          |         |
| CLINDI                | -<br>k                                 | Go to address                | 2            | 10            | 1 le le le | lelelele         | le le le le                            | 10,10    |         |
|                       | r<br>k                                 | Inclusive OR literal with W  | 1            | 11            | 1000       | L L L L L        | L L L L L                              | 7        |         |
| MOVIN                 | r<br>k                                 | Move literal to W            | 1            | 11            | 0.010      | L L L L L        | L L L L L                              | 2        |         |
| RETEIE                | л<br>—                                 | Return from interrupt        | 2            | 00            | 0048       | 0000             | 1001                                   |          |         |
| RETIW                 | -<br>k                                 | Return with literal in W     | 2            | 11            | 0100       | 0000<br>2222     | 1001<br>2001                           |          |         |
| RETURN                | г.<br>—                                | Return from Subroutine       | 2            | 00            | 0000       | 0000             | 1000                                   |          |         |
| SIEED                 | _                                      | Go into Standby mode         | 1            | 00            | 0000       | 0110             | 1000                                   |          |         |
| SUBIW                 | -<br>k                                 | Subtract W from literal      | 1            | 11            | 110-       | 0110<br>66666    | 0011<br>66666                          |          |         |
| XORIW                 | r<br>L                                 | Exclusive OR literal with W  | 1            | 11            | 1010       | L L L L          | LLLL                                   | 7        |         |
| NORLW                 | r.                                     |                              | 1            | 1 <u>1</u>    | TOTO       | ĸĸĸĸ             | ĸĸĸĸ                                   | <u> </u> |         |

## TABLE 14-2: PIC12F609/615/617/12HV609/615 INSTRUCTION SET

**Note 1:** When an I/O register is modified as a function of itself (e.g., MOVF GPIO, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

2: If this instruction is executed on the TMR0 register (and where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 module.

**3:** If the Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

| ADDLW            | Add literal and W                                                                                                          |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [ <i>label</i> ] ADDLW k                                                                                                   |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                                        |  |  |  |
| Operation:       | $(W) + k \to (W)$                                                                                                          |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                   |  |  |  |
| Description:     | The contents of the W register<br>are added to the eight-bit literal 'k'<br>and the result is placed in the<br>W register. |  |  |  |

| 14.2 Instruction | n Descriptions |
|------------------|----------------|
|------------------|----------------|

| BCF              | Bit Clear f                                                         |
|------------------|---------------------------------------------------------------------|
| Syntax:          | [label]BCF f,b                                                      |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ |
| Operation:       | $0 \rightarrow (f < b >)$                                           |
| Status Affected: | None                                                                |
| Description:     | Bit 'b' in register 'f' is cleared.                                 |

| ADDWF            | Add W and f                                                                                                                                                                        |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] ADDWF f,d                                                                                                                                                                |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                 |
| Operation:       | (W) + (f) $\rightarrow$ (destination)                                                                                                                                              |
| Status Affected: | C, DC, Z                                                                                                                                                                           |
| Description:     | Add the contents of the W register<br>with register 'f'. If 'd' is '0', the<br>result is stored in the W register. If<br>'d' is '1', the result is stored back<br>in register 'f'. |

| BSF              | Bit Set f                                                           |
|------------------|---------------------------------------------------------------------|
| Syntax:          | [ label ] BSF f,b                                                   |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ |
| Operation:       | $1 \rightarrow (f < b >)$                                           |
| Status Affected: | None                                                                |
| Description:     | Bit 'b' in register 'f' is set.                                     |

| ANDLW            | AND literal with W                                                                                                     |
|------------------|------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] ANDLW k                                                                                                      |
| Operands:        | $0 \le k \le 255$                                                                                                      |
| Operation:       | (W) .AND. (k) $\rightarrow$ (W)                                                                                        |
| Status Affected: | Z                                                                                                                      |
| Description:     | The contents of W register are<br>AND'ed with the eight-bit literal<br>'k'. The result is placed in the W<br>register. |

| BTFSC            | Bit Test f, Skip if Clear                                                                                                                                                                                                     |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] BTFSC f,b                                                                                                                                                                                                           |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$                                                                                                                                                           |
| Operation:       | skip if (f <b>) = <math>0</math></b>                                                                                                                                                                                          |
| Status Affected: | None                                                                                                                                                                                                                          |
| Description:     | If bit 'b' in register 'f' is '1', the next<br>instruction is executed.<br>If bit 'b' in register 'f' is '0', the next<br>instruction is discarded, and a NOP<br>is executed instead, making this a<br>two-cycle instruction. |

| ANDWF            | AND W with f                                                                                                                                                    |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] ANDWF f,d                                                                                                                                               |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                              |
| Operation:       | (W) .AND. (f) $\rightarrow$ (destination)                                                                                                                       |
| Status Affected: | Z                                                                                                                                                               |
| Description:     | AND the W register with register<br>'f'. If 'd' is '0', the result is stored in<br>the W register. If 'd' is '1', the<br>result is stored back in register 'f'. |

| MOVF             | Move f                                                                                                                                                                                                                                                                                     |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] MOVF f,d                                                                                                                                                                                                                                                                  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                                                                                          |
| Operation:       | $(f) \rightarrow (dest)$                                                                                                                                                                                                                                                                   |
| Status Affected: | Z                                                                                                                                                                                                                                                                                          |
| Description:     | The contents of register 'f' is<br>moved to a destination dependent<br>upon the status of 'd'. If $d = 0$ ,<br>destination is W register. If $d = 1$ ,<br>the destination is file register 'f'<br>itself. $d = 1$ is useful to test a file<br>register since Status flag Z is<br>affected. |
| Words:           | 1                                                                                                                                                                                                                                                                                          |
| Cycles:          | 1                                                                                                                                                                                                                                                                                          |
| Example:         | MOVF FSR, 0                                                                                                                                                                                                                                                                                |
|                  | After Instruction<br>W = value in FSR<br>register<br>Z = 1                                                                                                                                                                                                                                 |

| MOVWF            | Move W to f                                                                                       |  |  |  |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Syntax:          | [label] MOVWF f                                                                                   |  |  |  |  |  |  |  |
| Operands:        | $0 \leq f \leq 127$                                                                               |  |  |  |  |  |  |  |
| Operation:       | $(W) \rightarrow (f)$                                                                             |  |  |  |  |  |  |  |
| Status Affected: | None                                                                                              |  |  |  |  |  |  |  |
| Description:     | Move data from W register to register 'f'.                                                        |  |  |  |  |  |  |  |
| Words:           | 1                                                                                                 |  |  |  |  |  |  |  |
| Cycles:          | 1                                                                                                 |  |  |  |  |  |  |  |
| Example:         | MOVW OPTION<br>F                                                                                  |  |  |  |  |  |  |  |
|                  | Before Instruction<br>OPTION = 0xFF<br>W = 0x4F<br>After Instruction<br>OPTION = 0x4F<br>W = 0x4F |  |  |  |  |  |  |  |

| MOVLW            | Move literal to W                                                                                   |  |  |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] MOVLW k                                                                            |  |  |  |  |  |  |  |
| Operands:        | $0 \le k \le 255$                                                                                   |  |  |  |  |  |  |  |
| Operation:       | $k \rightarrow (W)$                                                                                 |  |  |  |  |  |  |  |
| Status Affected: | None                                                                                                |  |  |  |  |  |  |  |
| Description:     | The eight-bit literal 'k' is loaded into<br>W register. The "don't cares" will<br>assemble as '0's. |  |  |  |  |  |  |  |
| Words:           | 1                                                                                                   |  |  |  |  |  |  |  |
| Cycles:          | 1                                                                                                   |  |  |  |  |  |  |  |
| Example:         | MOVLW 0x5A                                                                                          |  |  |  |  |  |  |  |
|                  | After Instruction<br>W = 0x5A                                                                       |  |  |  |  |  |  |  |

| NOP              | No Operation  |
|------------------|---------------|
| Syntax:          | [label] NOP   |
| Operands:        | None          |
| Operation:       | No operation  |
| Status Affected: | None          |
| Description:     | No operation. |
| Words:           | 1             |
| Cycles:          | 1             |
| Example:         | NOP           |

## 16.5 DC Characteristics: PIC12F609/615/617 - E (Extended)

| DC CHA | RACTERISTICS           | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |      |     |       |            |                                               |  |
|--------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|-----|-------|------------|-----------------------------------------------|--|
| Param  |                        |                                                                                                                                   |      |     |       | Conditions |                                               |  |
| No.    | Device Characteristics | win                                                                                                                               | турт | wax | Units | Vdd        | Note                                          |  |
| D020E  | Power-down Base        | _                                                                                                                                 | 0.05 | 4.0 | μA    | 2.0        | WDT, BOR, Comparator, VREF and                |  |
|        |                        | —                                                                                                                                 | 0.15 | 5.0 | μA    | 3.0        | T1OSC disabled                                |  |
|        | PIC12F609/615/617      | _                                                                                                                                 | 0.35 | 8.5 | μA    | 5.0        |                                               |  |
| D021E  |                        | —                                                                                                                                 | 0.5  | 5.0 | μA    | 2.0        | WDT Current <sup>(1)</sup>                    |  |
|        |                        | —                                                                                                                                 | 2.5  | 8.0 | μA    | 3.0        |                                               |  |
|        |                        | _                                                                                                                                 | 9.5  | 19  | μΑ    | 5.0        |                                               |  |
| D022E  |                        | —                                                                                                                                 | 5.0  | 15  | μA    | 3.0        | BOR Current <sup>(1)</sup>                    |  |
|        |                        | _                                                                                                                                 | 6.0  | 19  | μA    | 5.0        |                                               |  |
| D023E  |                        | —                                                                                                                                 | 50   | 70  | μA    | 2.0        | Comparator Current <sup>(1)</sup> , single    |  |
|        |                        | —                                                                                                                                 | 55   | 75  | μA    | 3.0        | comparator enabled                            |  |
|        |                        | —                                                                                                                                 | 60   | 80  | μA    | 5.0        |                                               |  |
| D024E  |                        | —                                                                                                                                 | 30   | 40  | μA    | 2.0        | CVREF Current <sup>(1)</sup> (high range)     |  |
|        |                        | —                                                                                                                                 | 45   | 60  | μA    | 3.0        |                                               |  |
|        |                        | _                                                                                                                                 | 75   | 105 | μA    | 5.0        |                                               |  |
| D025E* |                        | —                                                                                                                                 | 39   | 50  | μA    | 2.0        | CVREF Current <sup>(1)</sup> (low range)      |  |
|        |                        | _                                                                                                                                 | 59   | 80  | μΑ    | 3.0        |                                               |  |
|        |                        | _                                                                                                                                 | 98   | 130 | μΑ    | 5.0        |                                               |  |
| D026E  |                        | _                                                                                                                                 | 5.5  | 16  | μA    | 2.0        | T1OSC Current <sup>(1)</sup> , 32.768 kHz     |  |
|        |                        |                                                                                                                                   | 7.0  | 18  | μA    | 3.0        |                                               |  |
|        |                        | —                                                                                                                                 | 8.5  | 22  | μA    | 5.0        | ]                                             |  |
| D027E  |                        | _                                                                                                                                 | 0.2  | 6.5 | μA    | 3.0        | A/D Current <sup>(1)</sup> , no conversion in |  |
|        |                        | —                                                                                                                                 | 0.36 | 10  | μA    | 5.0        | progress                                      |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** The peripheral current is the sum of the base IDD or IPD and the additional current consumed when this peripheral is enabled. The peripheral  $\Delta$  current can be determined by subtracting the base IDD or IPD current from this limit. Max values should be used when calculating total current consumption.

2: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD.

\*

## 16.11 AC Characteristics: PIC12F609/615/617/12HV609/615 (Industrial, Extended)



#### FIGURE 16-4: CLOCK TIMING

## TABLE 16-1: CLOCK OSCILLATOR TIMING REQUIREMENTS

| Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le T_A \le +125^{\circ}C$ |       |                                         |     |        |        |       |                    |
|-----------------------------------------------------------------------------------------------------------------------|-------|-----------------------------------------|-----|--------|--------|-------|--------------------|
| Param<br>No.                                                                                                          | Sym   | Characteristic                          | Min | Тур†   | Max    | Units | Conditions         |
| OS01                                                                                                                  | Fosc  | External CLKIN Frequency <sup>(1)</sup> | DC  | _      | 37     | kHz   | LP Oscillator mode |
|                                                                                                                       |       |                                         | DC  | —      | 4      | MHz   | XT Oscillator mode |
|                                                                                                                       |       |                                         | DC  | —      | 20     | MHz   | HS Oscillator mode |
|                                                                                                                       |       |                                         | DC  | —      | 20     | MHz   | EC Oscillator mode |
|                                                                                                                       |       | Oscillator Frequency <sup>(1)</sup>     | _   | 32.768 | _      | kHz   | LP Oscillator mode |
|                                                                                                                       |       |                                         | 0.1 | —      | 4      | MHz   | XT Oscillator mode |
|                                                                                                                       |       |                                         | 1   | —      | 20     | MHz   | HS Oscillator mode |
|                                                                                                                       |       |                                         | DC  | _      | 4      | MHz   | RC Oscillator mode |
| OS02                                                                                                                  | Tosc  | External CLKIN Period <sup>(1)</sup>    | 27  |        | 8      | μS    | LP Oscillator mode |
|                                                                                                                       |       |                                         | 250 | —      | ×      | ns    | XT Oscillator mode |
|                                                                                                                       |       |                                         | 50  | —      | ×      | ns    | HS Oscillator mode |
|                                                                                                                       |       |                                         | 50  | —      | x      | ns    | EC Oscillator mode |
|                                                                                                                       |       | Oscillator Period <sup>(1)</sup>        | _   | 30.5   | _      | μS    | LP Oscillator mode |
|                                                                                                                       |       |                                         | 250 | —      | 10,000 | ns    | XT Oscillator mode |
|                                                                                                                       |       |                                         | 50  | —      | 1,000  | ns    | HS Oscillator mode |
|                                                                                                                       |       |                                         | 250 | —      | —      | ns    | RC Oscillator mode |
| OS03                                                                                                                  | Тсү   | Instruction Cycle Time <sup>(1)</sup>   | 200 | Тсү    | DC     | ns    | TCY = 4/FOSC       |
| OS04*                                                                                                                 | TosH, | External CLKIN High,                    | 2   | —      | _      | μS    | LP oscillator      |
|                                                                                                                       | TosL  | External CLKIN Low                      | 100 | —      | —      | ns    | XT oscillator      |
|                                                                                                                       |       |                                         | 20  | —      | —      | ns    | HS oscillator      |
| OS05*                                                                                                                 | TosR, | External CLKIN Rise,                    | 0   | —      | 8      | ns    | LP oscillator      |
|                                                                                                                       | TosF  | External CLKIN Fall                     | 0   | —      | ×      | ns    | XT oscillator      |
|                                                                                                                       |       |                                         | 0   | —      | ×      | ns    | HS oscillator      |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note** 1: Instruction cycle period (TCY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to OSC1 pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.



### FIGURE 16-11: PIC12F615/617/HV615 A/D CONVERSION TIMING (SLEEP MODE)

## FIGURE 17-12: PIC12F609/615/617 IPD WDT vs. VDD







| Initializing GPIO                             | 43  |
|-----------------------------------------------|-----|
| Saving Status and W Registers in RAM          | 121 |
| Writing to Flash Program Memory               | 34  |
| Code Protection                               | 124 |
| Comparator                                    | 67  |
| Associated registers                          | 78  |
| Control                                       | 69  |
| Gating Timer1                                 | 73  |
| Operation During Sleep                        | 71  |
| Overview                                      | 67  |
| Response Time                                 | 69  |
| Synchronizing COUT w/Timer1                   | 73  |
| Comparator Hysteresis                         | 77  |
| Comparator Voltage Reference (CVREF)          | 74  |
| Effects of a Reset                            | 71  |
| Comparator Voltage Reference (CVREF)          |     |
| Response Time                                 | 69  |
| Comparator Voltage Reference (CVREF)          |     |
| Specifications                                | 163 |
| Comparators                                   |     |
| C2OUT as T1 Gate                              | 60  |
| Effects of a Reset                            | 71  |
| Specifications                                | 162 |
| Compare Module. See Enhanced Capture/Compare/ |     |
| PWM (ECCP) (PIC12F615/617/HV615 only)         |     |
| CONFIG Register                               | 108 |
| Configuration Bits                            | 107 |
| CPU Features                                  | 107 |
| Customer Change Notification Service          | 209 |
| Customer Notification Service                 | 209 |
| Customer Support                              | 209 |
|                                               |     |

## D

| Data EEPROM Memory        |     |
|---------------------------|-----|
| Associated Registers      | 35  |
| Data Memory               | 11  |
| DC and AC Characteristics |     |
| Graphs and Tables         | 171 |
| DC Characteristics        |     |
| Extended and Industrial   |     |
| Industrial and Extended   | 145 |
| Development Support       |     |
| Device Overview           | 7   |
|                           |     |

## Ε

| ECCP. See Enhanced Capture/Compare/PWM |     |
|----------------------------------------|-----|
| ECCPAS Register                        |     |
| EEDAT Register                         |     |
| EEDATH Register                        |     |
| Effects of Reset                       |     |
| PWM mode                               | 96  |
| Electrical Specifications              | 143 |
| Enhanced Capture/Compare/PWM (ECCP)    |     |
| Enhanced PWM Mode                      | 97  |
| Auto-Restart                           | 103 |
| Auto-shutdown                          | 101 |
| Half-Bridge Application                |     |
| Half-Bridge Application Examples       | 104 |
| Half-Bridge Mode                       |     |
| Output Relationships (Active-High and  |     |
| Active-Low)                            | 98  |
| Output Relationships Diagram           | 98  |
| Programmable Dead Band Delay           | 104 |
| Shoot-through Current                  | 104 |
| Start-up Considerations                |     |
| Specifications                         | 162 |
|                                        |     |

| Timer Resources              | 89  |
|------------------------------|-----|
| Enhanced Capture/Compare/PWM |     |
| (PIC12F615/617/HV615 Only)   | 89  |
| Errata                       | . 6 |

#### F

| Firmware Instructions                     | 29 |
|-------------------------------------------|----|
| Flash Program Memory Self Read/Self Write |    |
| Control (For PIC12F617 only) 2            | 27 |
| Fuses. See Configuration Bits             |    |

## G

| General Purpose Register File | 12  |
|-------------------------------|-----|
| GPIO                          | 43  |
| Additional Pin Functions      | 44  |
| ANSEL Register                | 44  |
| Interrupt-on-Change           | 44  |
| Weak Pull-Ups                 | 44  |
| Associated registers          | 52  |
| GP0                           | 47  |
| GP1                           | 47  |
| GP2                           | 48  |
| GP3                           | 49  |
| GP4                           | 50  |
| GP5                           | 51  |
| Pin Descriptions and Diagrams | 47  |
| Specifications                | 158 |
| GPIO Register                 | 43  |
|                               |     |

## Н

| High | Temperature | Operation | 167 |
|------|-------------|-----------|-----|
|      |             |           |     |

#### I

| ID Locations                                | 12 | 24 |
|---------------------------------------------|----|----|
| In-Circuit Debugger                         | 12 | 25 |
| In-Circuit Serial Programming (ICSP)        | 12 | 25 |
| Indirect Addressing, INDF and FSR registers | 2  | 25 |
| Instruction Format                          | 12 | 29 |
| Instruction Set                             | 12 | 29 |
| ADDLW                                       | 13 | 31 |
| ADDWF                                       | 13 | 31 |
| ANDLW                                       | 13 | 31 |
| ANDWF                                       | 13 | 31 |
| MOVF                                        | 13 | 34 |
| BCF                                         | 13 | 31 |
| BSF                                         | 13 | 31 |
| BTFSC                                       | 13 | 31 |
| BTFSS                                       | 13 | 32 |
| CALL                                        | 13 | 32 |
| CLRF                                        | 13 | 32 |
| CLRW                                        | 13 | 32 |
| CLRWDT                                      | 13 | 32 |
| COMF                                        | 13 | 32 |
| DECF                                        | 13 | 32 |
| DECFSZ                                      | 13 | 33 |
| GOTO                                        | 13 | 33 |
| INCF                                        | 13 | 33 |
| INCFSZ                                      | 13 | 33 |
| IORLW                                       | 13 | 33 |
| IORWF                                       | 13 | 33 |
| MOVLW                                       | 13 | 34 |
| MOVWF                                       | 13 | 34 |
| NOP                                         | 13 | 34 |
| RETFIE                                      | 13 | 35 |
| RETLW                                       | 13 | 35 |
| RETURN                                      | 13 | 35 |
|                                             |    |    |