



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | -                                                                         |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 5                                                                         |
| Program Memory Size        | 1.75KB (1K x 14)                                                          |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 64 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                 |
| Data Converters            | A/D 4x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 8-TSSOP, 8-MSOP (0.118", 3.00mm Width)                                    |
| Supplier Device Package    | 8-MSOP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic12f615t-i-ms |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Name                 | Function | Input<br>Type | Output<br>Type | Description                                                    |
|----------------------|----------|---------------|----------------|----------------------------------------------------------------|
| GP0/CIN+/ICSPDAT     | GP0      | TTL           | CMOS           | General purpose I/O with prog. pull-up and interrupt-on-change |
|                      | CIN+     | AN            | _              | Comparator non-inverting input                                 |
|                      | ICSPDAT  | ST            | CMOS           | Serial Programming Data I/O                                    |
| GP1/CIN0-/ICSPCLK    | GP1      | TTL           | CMOS           | General purpose I/O with prog. pull-up and interrupt-on-change |
|                      | CIN0-    | AN            | —              | Comparator inverting input                                     |
|                      | ICSPCLK  | ST            | —              | Serial Programming Clock                                       |
| GP2/T0CKI/INT/COUT   | GP2      | ST            | CMOS           | General purpose I/O with prog. pull-up and interrupt-on-change |
|                      | T0CKI    | ST            | —              | Timer0 clock input                                             |
|                      | INT      | ST            | _              | External Interrupt                                             |
|                      | COUT     | _             | CMOS           | Comparator output                                              |
| GP3/MCLR/VPP         | GP3      | TTL           | _              | General purpose input with interrupt-on-change                 |
|                      | MCLR     | ST            | —              | Master Clear w/internal pull-up                                |
|                      | Vpp      | ΗV            | —              | Programming voltage                                            |
| GP4/CIN1-/T1G/OSC2/  | GP4      | TTL           | CMOS           | General purpose I/O with prog. pull-up and interrupt-on-change |
| CLKOUT               | CIN1-    | AN            | —              | Comparator inverting input                                     |
|                      | T1G      | ST            | _              | Timer1 gate (count enable)                                     |
|                      | OSC2     | _             | XTAL           | Crystal/Resonator                                              |
|                      | CLKOUT   | —             | CMOS           | Fosc/4 output                                                  |
| GP5/T1CKI/OSC1/CLKIN | GP5      | TTL           | CMOS           | General purpose I/O with prog. pull-up and interrupt-on-change |
|                      | T1CKI    | ST            | _              | Timer1 clock input                                             |
|                      | OSC1     | XTAL          | —              | Crystal/Resonator                                              |
|                      | CLKIN    | ST            | _              | External clock input/RC oscillator connection                  |
| Vdd                  | Vdd      | Power         | _              | Positive supply                                                |
| Vss                  | Vss      | Power         | —              | Ground reference                                               |

#### PIC12F609/HV609 PINOUT DESCRIPTION **TABLE 1-1:**

**Legend:** AN=Analog input or output ST=Schmitt Trigger input with CMOS levels TTL = TTL compatible input

CMOS = CMOS compatible input or output HV= High Voltage XTAL=Crystal

# 5.2.4.5 GP4/AN3<sup>(2)</sup>/CIN1-/T1G/ P1B<sup>(1, 2)</sup>/OSC2/CLKOUT

Figure 5-4 shows the diagram for this pin. The GP4 pin is configurable to function as one of the following:

- a general purpose I/O
- an analog input for the ADC<sup>(2)</sup>
- · Comparator inverting input
- a Timer1 gate (count enable)

# FIGURE 5-4: BLOCK DIAGRAM OF GP4

- PWM output, alternate pin(1, 2)
- a crystal/resonator connection
- · a clock output

Note 1: Alternate pin function.2: PIC12F615/617/HV615 only.



# 7.2.1 INTERNAL CLOCK SOURCE

When the internal clock source is selected, the TMR1H:TMR1L register pair will increment on multiples of TCY as determined by the Timer1 prescaler.

### 7.2.2 EXTERNAL CLOCK SOURCE

When the external clock source is selected, the Timer1 module may work as a timer or a counter.

When counting, Timer1 is incremented on the rising edge of the external clock input T1CKI. In addition, the Counter mode clock can be synchronized to the microcontroller system clock or run asynchronously.

If an external clock oscillator is needed (and the microcontroller is using the INTOSC without CLKOUT), Timer1 can use the LP oscillator as a clock source.

In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge after one or more of the following conditions:

- Timer1 is enabled after POR or BOR Reset
- A write to TMR1H or TMR1L
- T1CKI is high when Timer1 is disabled and when Timer1 is re-enabled T1CKI is low. See Figure 7-2.

# 7.3 Timer1 Prescaler

Timer1 has four prescaler options allowing 1, 2, 4 or 8 divisions of the clock input. The T1CKPS bits of the T1CON register control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMR1H or TMR1L.

# 7.4 Timer1 Oscillator

A low-power 32.768 kHz crystal oscillator is built-in between pins OSC1 (input) and OSC2 (output). The oscillator is enabled by setting the T1OSCEN control bit of the T1CON register. The oscillator will continue to run during Sleep.

The Timer1 oscillator is shared with the system LP oscillator. Thus, Timer1 can use this mode only when the primary system clock is derived from the internal oscillator or when in LP oscillator mode. The user must provide a software time delay to ensure proper oscillator start-up.

TRISIO5 and TRISIO4 bits are set when the Timer1 oscillator is enabled. GP5 and GP4 bits read as '0' and TRISIO5 and TRISIO4 bits read as '1'.

| Note: | The oscillator requires a start-up and   |  |  |  |  |  |  |
|-------|------------------------------------------|--|--|--|--|--|--|
|       | stabilization time before use. Thus,     |  |  |  |  |  |  |
|       | T1OSCEN should be set and a suitable     |  |  |  |  |  |  |
|       | delay observed prior to enabling Timer1. |  |  |  |  |  |  |

# 7.5 Timer1 Operation in Asynchronous Counter Mode

If control bit T1SYNC of the T1CON register is set, the external clock input is not synchronized. The timer continues to increment asynchronous to the internal phase clocks. The timer will continue to run during Sleep and can generate an interrupt on overflow, which will wake-up the processor. However, special precautions in software are needed to read/write the timer (see Section 7.5.1 "Reading and Writing Timer1 in Asynchronous Counter Mode").

- Note: When switching from synchronous to asynchronous operation, it is possible to skip an increment. When switching from asynchronous to synchronous operation, it is possible to produce a single spurious increment.
- Note: In asynchronous counter mode or when using the internal oscillator and T1ACS=1, Timer1 can not be used as a time base for the capture or compare modes of the ECCP module (for PIC12F615/617/ HV615 only).

#### 7.5.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE

Reading TMR1H or TMR1L while the timer is running from an external asynchronous clock will ensure a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself poses certain problems, since the timer may overflow between the reads.

For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the TMR1H:TTMR1L register pair.

# 9.3 Comparator Control

The comparator has two control and Configuration registers: CMCON0 and CMCON1. The CMCON1 register is used for controlling the interaction with Timer1 and simultaneously reading the comparator output.

The CMCON0 register (Register 9-1) contain the control and Status bits for the following:

- Enable
- Input selection
- Reference selection
- · Output selection
- Output polarity

#### 9.3.1 COMPARATOR ENABLE

Setting the CMON bit of the CMCON0 register enables the comparator for operation. Clearing the CMON bit disables the comparator for minimum current consumption.

#### 9.3.2 COMPARATOR INPUT SELECTION

The CMCH bit of the CMCON0 register directs one of four analog input pins to the comparator inverting input.

Note: To use CIN+ and CIN- pins as analog inputs, the appropriate bits must be set in the ANSEL register and the corresponding TRIS bits must also be set to disable the output drivers.

#### 9.3.3 COMPARATOR REFERENCE SELECTION

Setting the CMR bit of the CMxCON0 register directs an internal voltage reference or an analog input pin to the non-inverting input of the comparator. See **Section 9.10 "Comparator Voltage Reference"** for more information on the internal voltage reference module.

#### 9.3.4 COMPARATOR OUTPUT SELECTION

The output of the comparator can be monitored by reading either the COUT bit of the CMCON0 register. In order to make the output available for an external connection, the following conditions must be true:

- CMOE bit of the CMxCON0 register must be set
- Corresponding TRIS bit must be cleared
- CMON bit of the CMCON0 register must be set.

| Note 1: | The CMOE bit overrides the PORT data  |
|---------|---------------------------------------|
|         | latch. Setting the CMON has no impact |
|         | on the port override.                 |

2: The internal output of the comparator is latched with each instruction cycle. Unless otherwise specified, external outputs are not latched.

#### 9.3.5 COMPARATOR OUTPUT POLARITY

Inverting the output of the comparator is functionally equivalent to swapping the comparator inputs. The polarity of the comparator output can be inverted by setting the CMPOL bit of the CMCON0 register. Clearing CMPOL results in a non-inverted output. A complete table showing the output state versus input conditions and the polarity bit is shown in Table 9-1.

| Input Conditions  | CMPOL | COUT |
|-------------------|-------|------|
| CMVIN- > CMVIN+   | 0     | 0    |
| CMVIN- < CMVIN+   | 0     | 1    |
| CMVIN - > CMVIN + | 1     | 1    |
| CMVIN- < CMVIN+   | 1     | 0    |

#### TABLE 9-1: OUTPUT STATE VS. INPUT CONDITIONS

**Note:** COUT refers to both the register bit and output pin.

## 9.4 Comparator Response Time

The comparator output is indeterminate for a period of time after the change of an input source or the selection of a new reference voltage. This period is referred to as the response time. The response time of the comparator differs from the settling time of the voltage reference. Therefore, both of these times must be considered when determining the total response time to a comparator input change. See **Section 16.0 "Electrical Specifications"** for more details.

| R/W-0           | U-0                                                                                            | R/W-0                 | R/W-0                   | R/W-0                       | R/W-0            | R/W-0           | R/W-0 |  |  |
|-----------------|------------------------------------------------------------------------------------------------|-----------------------|-------------------------|-----------------------------|------------------|-----------------|-------|--|--|
| CMVREN          | _                                                                                              | VRR                   | FVREN                   | VR3                         | VR2              | VR1             | VR0   |  |  |
| bit 7           |                                                                                                |                       |                         |                             |                  |                 | bit 0 |  |  |
|                 |                                                                                                |                       |                         |                             |                  |                 |       |  |  |
| Legend:         |                                                                                                |                       |                         |                             |                  |                 |       |  |  |
| R = Readable I  | bit                                                                                            | W = Writable          | bit                     | U = Unimplei                | mented bit, read | d as '0'        |       |  |  |
| -n = Value at P | OR                                                                                             | '1' = Bit is set      |                         | '0' = Bit is cle            | ared             | x = Bit is unkr | nown  |  |  |
|                 |                                                                                                |                       |                         |                             |                  |                 |       |  |  |
| bit 7           | CMVREN: Co                                                                                     | omparator Volta       | age Reference           | Enable bit <sup>(1, 2</sup> | )                |                 |       |  |  |
|                 | 1 = CVREF cir                                                                                  | cuit powered c        | on and routed t         | O CVREF input               | of the Compara   | ator            |       |  |  |
|                 | 0 = 0.6 Volt co                                                                                | onstant referer       | nce routed to C         | VREF input of               | the Comparator   |                 |       |  |  |
| bit 6           | Unimplemen                                                                                     | ted: Read as '        | 0'                      |                             |                  |                 |       |  |  |
| bit 5           | VRR: CVREF Range Selection bit                                                                 |                       |                         |                             |                  |                 |       |  |  |
|                 | 1 = Low range                                                                                  |                       |                         |                             |                  |                 |       |  |  |
|                 | 0 = High range                                                                                 |                       |                         |                             |                  |                 |       |  |  |
| bit 4           | <b>FVREN:</b> 0.6V                                                                             | Reference En          | able bit <sup>(2)</sup> |                             |                  |                 |       |  |  |
|                 | 1 = Enabled                                                                                    |                       |                         |                             |                  |                 |       |  |  |
|                 | 0 = Disabled                                                                                   |                       |                         |                             |                  |                 |       |  |  |
| bit 3-0         | VR<3:0>: Comparator Voltage Reference CVREF Value Selection bits ( $0 \le VR < 3:0 > \le 15$ ) |                       |                         |                             |                  |                 |       |  |  |
|                 | When VRR =                                                                                     | <u>1</u> : CVREF = (V | ′R<3:0>/24) * \         | /DD                         |                  |                 |       |  |  |
|                 | When VRR =                                                                                     | <u>0</u> : CVREF = VI | DD/4 + (VR<3:0          | )>/32) * Vdd                |                  |                 |       |  |  |
|                 |                                                                                                |                       |                         |                             |                  |                 |       |  |  |

### REGISTER 9-3: VRCON: VOLTAGE REFERENCE CONTROL REGISTER

- Note 1: When CMVREN is low, the CVREF circuit is powered down and does not contribute to IDD current.
  - 2: When CMVREN is low and the FVREN bit is low, the CVREF signal should provide Vss to the comparator.

#### **REGISTER 10-2:** ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 0 (READ-ONLY)

| R-x    |
|--------|--------|--------|--------|--------|--------|--------|--------|
| ADRES9 | ADRES8 | ADRES7 | ADRES6 | ADRES5 | ADRES4 | ADRES3 | ADRES2 |
| bit 7  |        |        |        |        |        |        | bit 0  |
|        |        |        |        |        |        |        |        |

| Legend:           |                  |                                |                    |
|-------------------|------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | s 'O'              |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

bit 7-0

**ADRES<9:2>**: ADC Result Register bits Upper 8 bits of 10-bit conversion result

### REGISTER 10-3: ADRESL: ADC RESULT REGISTER LOW (ADRESL) ADFM = 0 (READ-ONLY)

| R-x     | R-x    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|---------|--------|-----|-----|-----|-----|-----|-------|
| ADRES1  | ADRES0 | —   | —   | —   | —   | _   | —     |
| bit 7   |        |     |     |     |     |     | bit 0 |
|         |        |     |     |     |     |     |       |
| Legend. |        |     |     |     |     |     |       |

| Legend.           |                  |                                |                    |
|-------------------|------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | · 'O'              |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

| bit 7-6 | ADRES<1:0>: ADC Result Register bits     |
|---------|------------------------------------------|
|         | Lower 2 bits of 10-bit conversion result |
| bit 5-0 | Unimplemented: Read as '0'               |

### REGISTER 10-4: ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 1 (READ-ONLY)

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | R-x    | R-x    |
|-------|-----|-----|-----|-----|-----|--------|--------|
| —     | —   | —   | —   | —   | —   | ADRES9 | ADRES8 |
| bit 7 |     |     |     |     |     |        | bit 0  |

| Legend:           |                  |                                |                    |
|-------------------|------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | ; '0'              |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

bit 7-2 Unimplemented: Read as '0'

bit 1-0 ADRES<9:8>: ADC Result Register bits

Upper 2 bits of 10-bit conversion result

### REGISTER 10-5: ADRESL: ADC RESULT REGISTER LOW (ADRESL) ADFM = 1 (READ-ONLY)

| R-x    |
|--------|--------|--------|--------|--------|--------|--------|--------|
| ADRES7 | ADRES6 | ADRES5 | ADRES4 | ADRES3 | ADRES2 | ADRES1 | ADRES0 |
| bit 7  |        |        |        |        |        |        | bit 0  |

| Legend:           |                  |                                |                    |
|-------------------|------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | s 'O'              |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

bit 7-0 ADRES<7:0>: ADC Result Register bits

Lower 8 bits of 10-bit conversion result

# 11.0 ENHANCED CAPTURE/ COMPARE/PWM (WITH AUTO-SHUTDOWN AND DEAD BAND) MODULE (PIC12F615/617/ HV615 ONLY)

The Enhanced Capture/Compare/PWM module is a peripheral which allows the user to time and control different events. In Capture mode, the peripheral allows the timing of the duration of an event.The Compare mode allows the user to trigger an external

event when a predetermined amount of time has expired. The PWM mode can generate a Pulse-Width Modulated signal of varying frequency and duty cycle.

Table 11-1 shows the timer resources required by the ECCP module.

### TABLE 11-1: ECCP MODE – TIMER RESOURCES REQUIRED

| ECCP Mode | Timer Resource |
|-----------|----------------|
| Capture   | Timer1         |
| Compare   | Timer1         |
| PWM       | Timer2         |

# REGISTER 11-1: CCP1CON: ENHANCED CCP1 CONTROL REGISTER

| R/W-0           | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R/W-0                                                                                                | R/W-0                                                        | R/W-0                                                  | R/W-0                                 | R/W-0           | R/W-0  |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------|---------------------------------------|-----------------|--------|
| P1M             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | DC1B1                                                                                                | DC1B0                                                        | CCP1M3                                                 | CCP1M2                                | CCP1M1          | CCP1M0 |
| bit 7           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                      |                                                              |                                                        |                                       |                 | bit 0  |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                      |                                                              |                                                        |                                       |                 |        |
| Legend:         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                      |                                                              |                                                        |                                       |                 |        |
| R = Readable    | bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | W = Writable bit                                                                                     |                                                              | U = Unimplen                                           | nented bit, read                      | l as '0'        |        |
| -n = Value at P | POR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | '1' = Bit is set                                                                                     |                                                              | '0' = Bit is clea                                      | ared                                  | x = Bit is unkn | nown   |
| bit 7           | <b>P1M:</b> PWM O<br><u>If CCP1M&lt;3:2</u><br>x = P1A assig<br><u>If CCP1M&lt;3:2</u><br>0 = Single ou<br>1 = Half-Bridg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | utput Configura<br>2 = 00, 01, 10<br>gned as Capture<br>2 = 11:<br>tput; P1A modu<br>ge output; P1A, | tion bits<br>e/Compare inp<br>Ilated; P1B as<br>P1B modulate | out; P1B assign<br>signed as port p<br>d with dead-ban | ed as port pins<br>bins<br>id control |                 |        |
| bit 6           | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                      |                                                              |                                                        |                                       |                 |        |
| bit 5-4         | DC1B<1:0>: PWM Duty Cycle Least Significant bits<br><u>Capture mode:</u><br>Unused.<br><u>Compare mode:</u><br>Unused.<br><u>PWM mode:</u><br>These bits are the two LSbs of the PWM duty cycle. The eight MSbs are found in CCPR1L.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                      |                                                              |                                                        | L.                                    |                 |        |
| bit 3-0         | <ul> <li>3-0 CCP1M&lt;3:0&gt;: ECCP Mode Select bits</li> <li>0000 =Capture/Compare/PWM off (resets ECCP module)</li> <li>0011 =Unused (reserved)</li> <li>0010 =Compare mode, toggle output on match (CCP1IF bit is set)</li> <li>0011 =Unused (reserved)</li> <li>0100 =Capture mode, every falling edge</li> <li>0111 =Capture mode, every falling edge</li> <li>0111 =Capture mode, every 16th rising edge</li> <li>0101 =Compare mode, set output on match (CCP1IF bit is set)</li> <li>1001 =Compare mode, clear output on match (CCP1IF bit is set)</li> <li>1001 =Compare mode, generate software interrupt on match (CCP1IF bit is set, CCP1 pin is unaffected)</li> <li>1011 =Compare mode, trigger special event (CCP1IF bit is set; CCP1 resets TMR1 or TMR2 and starts an A/D conversion, if the ADC module is enabled)</li> <li>1100 =PWM mode; P1A active-high; P1B active-high</li> <li>1111 =PWM mode; P1A active-low; P1B active-low</li> <li>1111 =PWM mode; P1A active-low; P1B active-low</li> </ul> |                                                                                                      |                                                              |                                                        |                                       |                 |        |

NOTES:

| <b>TABLE 12-5</b> : | INITIALIZATION CONDITION FOR REGISTERS (PIC12F615/617/HV615) |
|---------------------|--------------------------------------------------------------|
|---------------------|--------------------------------------------------------------|

| Register               | Address | Power-on Reset | MCLR Reset<br>WDT Reset<br>Brown-out Reset <sup>(1)</sup> | Wake-up from Sleep through<br>Interrupt<br>Wake-up from Sleep through<br>WDT Time-out |
|------------------------|---------|----------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------|
| W                      | —       | xxxx xxxx      | սսսս սսսս                                                 | սսսս սսսս                                                                             |
| INDF                   | 00h/80h | xxxx xxxx      | XXXX XXXX                                                 | uuuu uuuu                                                                             |
| TMR0                   | 01h     | xxxx xxxx      | uuuu uuuu                                                 | սսսս սսսս                                                                             |
| PCL                    | 02h/82h | 0000 0000      | 0000 0000                                                 | PC + 1 <sup>(3)</sup>                                                                 |
| STATUS                 | 03h/83h | 0001 1xxx      | 000q quuu <sup>(4)</sup>                                  | uuuq quuu <sup>(4)</sup>                                                              |
| FSR                    | 04h/84h | xxxx xxxx      | uuuu uuuu                                                 | uuuu uuuu                                                                             |
| GPIO                   | 05h     | x0 x000        | u0 u000                                                   | uu uuuu                                                                               |
| PCLATH                 | 0Ah/8Ah | 0 0000         | 0 0000                                                    | u uuuu                                                                                |
| INTCON                 | 0Bh/8Bh | 0000 0000      | 0000 0000                                                 | uuuu uuuu <sup>(2)</sup>                                                              |
| PIR1                   | 0Ch     | -000 0-00      | -000 0-00                                                 | -uuu u-uu <b>(2)</b>                                                                  |
| TMR1L                  | 0Eh     | xxxx xxxx      | uuuu uuuu                                                 | uuuu uuuu                                                                             |
| TMR1H                  | 0Fh     | xxxx xxxx      | uuuu uuuu                                                 | uuuu uuuu                                                                             |
| T1CON                  | 10h     | 0000 0000      | uuuu uuuu                                                 | -uuu uuuu                                                                             |
| TMR2 <sup>(1)</sup>    | 11h     | 0000 0000      | 0000 0000                                                 | uuuu uuuu                                                                             |
| T2CON <sup>(1)</sup>   | 12h     | -000 0000      | -000 0000                                                 | -uuu uuuu                                                                             |
| CCPR1L <sup>(1)</sup>  | 13h     | xxxx xxxx      | uuuu uuuu                                                 | uuuu uuuu                                                                             |
| CCPR1H <sup>(1)</sup>  | 14h     | xxxx xxxx      | uuuu uuuu                                                 | uuuu uuuu                                                                             |
| CCP1CON <sup>(1)</sup> | 15h     | 0-00 0000      | 0-00 0000                                                 | u-uu uuuu                                                                             |
| PWM1CON <sup>(1)</sup> | 16h     | 0000 0000      | 0000 0000                                                 | uuuu uuuu                                                                             |
| ECCPAS <sup>(1)</sup>  | 17h     | 0000 0000      | 0000 0000                                                 | uuuu uuuu                                                                             |
| VRCON                  | 19h     | 0-00 0000      | 0-00 0000                                                 | u-uu uuuu                                                                             |
| CMCON0                 | 1Ah     | 0000 -0-0      | 0000 -0-0                                                 | uuuu -u-u                                                                             |
| CMCON1                 | 1Ch     | 0 0-10         | 0 0-10                                                    | u u-qu                                                                                |
| ADRESH <sup>(1)</sup>  | 1Eh     | xxxx xxxx      | uuuu uuuu                                                 | uuuu uuuu                                                                             |
| ADCON0 <sup>(1)</sup>  | 1Fh     | 00-0 0000      | 00-0 0000                                                 | uu-u uuuu                                                                             |
| OPTION_REG             | 81h     | 1111 1111      | 1111 1111                                                 | uuuu uuuu                                                                             |
| TRISIO                 | 85h     | 11 1111        | 11 1111                                                   | uu uuuu                                                                               |
| PIE1                   | 8Ch     | -00-0-00       | -00-0-00                                                  | -uu- u-uu                                                                             |
| PCON                   | 8Eh     | 0x             | (1, 5)                                                    | uu                                                                                    |
| OSCTUNE                | 90h     | 0 0000         | u uuuu                                                    | u uuuu                                                                                |
| PR2                    | 92h     | 1111 1111      | 1111 1111                                                 | 1111 1111                                                                             |
| APFCON                 | 93h     | 000            | 000                                                       | uuu                                                                                   |
| WPU                    | 95h     | 11 -111        | 11 -111                                                   | uu -uuu                                                                               |
| IOC                    | 96h     | 00 0000        | 00 0000                                                   | uu uuuu                                                                               |
| PMCON1 <sup>(6)</sup>  | 98h     | 000            | 000                                                       | uuu                                                                                   |
| PMCON2 <sup>(6)</sup>  | 99h     |                |                                                           |                                                                                       |
| PMADRL <sup>(6)</sup>  | 9Ah     | 0000 0000      | 0000 0000                                                 | uuuu uuuu                                                                             |

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0', q = value depends on condition.

Note 1: If VDD goes too low, Power-on Reset will be activated and registers will be affected differently.

2: One or more bits in INTCON and/or PIR1 will be affected (to cause wake-up).

3: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

4: See Table 12-6 for Reset value for specific condition.

5: If Reset was due to brown-out, then bit 0 = 0. All other Resets will cause bit 0 = u.

6: For PIC12F617 only.



- 3: GIE = '1' assumed. In this case after wake-up, the processor jumps to 0004h. If GIE = '0', execution will continue in-line.
- 4: CLKOUT is not available in XT, HS, LP or EC Oscillator modes, but shown here for timing reference.

#### 12.8 Code Protection

If the code protection bit(s) have not been programmed, the on-chip program memory can be read out using  $ICSP^{TM}$  for verification purposes.

| Note: | The entire Flash program memory will be   |
|-------|-------------------------------------------|
|       | erased when the code protection is turned |
|       | off. See the MemoryProgramming            |
|       | Specification (DS41204) for more          |
|       | information.                              |

### 12.9 ID Locations

Four memory locations (2000h-2003h) are designated as ID locations where the user can store checksum or other code identification numbers. These locations are not accessible during normal execution but are readable and writable during Program/Verify mode. Only the Least Significant 7 bits of the ID locations are used.

| SUBWF            | Subtract W                                                                                                                                                                                  | from f       |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--|
| Syntax:          | [label] Sl                                                                                                                                                                                  | JBWF f,d     |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                             |              |  |
| Operation:       | (f) - (W) $\rightarrow$ (                                                                                                                                                                   | destination) |  |
| Status Affected: | C, DC, Z                                                                                                                                                                                    |              |  |
| Description:     | Subtract (2's complement method)<br>W register from register 'f'. If 'd' is<br>'0', the result is stored in the W<br>register. If 'd' is '1', the result is<br>stored back in register 'f'. |              |  |
|                  | <b>C</b> = 0                                                                                                                                                                                | W > f        |  |
|                  | <b>C</b> = 1                                                                                                                                                                                | $W \leq f$   |  |

DC = 0

**DC** = 1

W<3:0> > f<3:0>

W<3:0> ≤ f<3:0>

| XORWF            | Exclusive OR W with f                                                                                                                                                           |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] XORWF f,d                                                                                                                                                      |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                              |
| Operation:       | (W) .XOR. (f) $\rightarrow$ (destination)                                                                                                                                       |
| Status Affected: | Z                                                                                                                                                                               |
| Description:     | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |

| SWAPF            | Swap Nibbles in f                                                                                                                                                      |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] SWAPF f,d                                                                                                                                                      |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                        |
| Operation:       | $(f<3:0>) \rightarrow (destination<7:4>), (f<7:4>) \rightarrow (destination<3:0>)$                                                                                     |
| Status Affected: | None                                                                                                                                                                   |
| Description:     | The upper and lower nibbles of register 'f' are exchanged. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in register 'f'. |

| XORLW            | Exclusive OR literal with W                                                                                                |
|------------------|----------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] XORLW k                                                                                                   |
| Operands:        | $0 \le k \le 255$                                                                                                          |
| Operation:       | (W) .XOR. $k \rightarrow (W)$                                                                                              |
| Status Affected: | Z                                                                                                                          |
| Description:     | The contents of the W register<br>are XOR'ed with the eight-bit<br>literal 'k'. The result is placed in<br>the W register. |

# 15.11 PICkit 2 Development Programmer/Debugger and PICkit 2 Debug Express

The PICkit<sup>™</sup> 2 Development Programmer/Debugger is a low-cost development tool with an easy to use interface for programming and debugging Microchip's Flash families of microcontrollers. The full featured Windows® programming interface supports baseline (PIC10F, PIC12F5xx, PIC16F5xx), midrange (PIC12F6xx, PIC16F), PIC18F, PIC24, dsPIC30, dsPIC33, and PIC32 families of 8-bit, 16-bit, and 32-bit microcontrollers, and many Microchip Serial EEPROM products. With Microchip's powerful MPLAB Integrated Development Environment (IDE) the PICkit<sup>™</sup> 2 enables in-circuit debugging on most PIC<sup>®</sup> microcontrollers. In-Circuit-Debugging runs, halts and single steps the program while the PIC microcontroller is embedded in the application. When halted at a breakpoint, the file registers can be examined and modified.

The PICkit 2 Debug Express include the PICkit 2, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software.

## 15.12 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an MMC card for file storage and data applications.

# 15.13 Demonstration/Development Boards, Evaluation Kits, and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

#### 16.4 DC Characteristics: PIC12F609/615/617 - I (Industrial)

| DC CHARACTERISTICS |                                                 | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial |      |     |       |            |                                               |  |
|--------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------|------------|-----------------------------------------------|--|
| Param              | Device Characteristics                          | Min                                                                                                                                | Тур† | Max | Units | Conditions |                                               |  |
| No.                |                                                 |                                                                                                                                    |      |     |       | VDD        | Note                                          |  |
| D020               | Power-down Base<br>Current (IPD) <sup>(2)</sup> |                                                                                                                                    | 0.05 | 0.9 | μA    | 2.0        | WDT, BOR, Comparator, VREF and T1OSC disabled |  |
|                    |                                                 | _                                                                                                                                  | 0.15 | 1.2 | μA    | 3.0        |                                               |  |
|                    | PIC12F609/615/617                               | _                                                                                                                                  | 0.35 | 1.5 | μA    | 5.0        |                                               |  |
|                    |                                                 |                                                                                                                                    | 150  | 500 | nA    | 3.0        | -40°C $\leq$ TA $\leq$ +25°C for industrial   |  |
| D021               |                                                 | —                                                                                                                                  | 0.5  | 1.5 | μA    | 2.0        | WDT Current <sup>(1)</sup>                    |  |
|                    |                                                 | _                                                                                                                                  | 2.5  | 4.0 | μA    | 3.0        |                                               |  |
|                    |                                                 | _                                                                                                                                  | 9.5  | 17  | μA    | 5.0        |                                               |  |
| D022               |                                                 | —                                                                                                                                  | 5.0  | 9   | μA    | 3.0        | BOR Current <sup>(1)</sup>                    |  |
|                    |                                                 | _                                                                                                                                  | 6.0  | 12  | μA    | 5.0        |                                               |  |
| D023               |                                                 | _                                                                                                                                  | 50   | 60  | μA    | 2.0        | Comparator Current <sup>(1)</sup> , single    |  |
|                    |                                                 | _                                                                                                                                  | 55   | 65  | μΑ    | 3.0        | comparator enabled                            |  |
|                    |                                                 | —                                                                                                                                  | 60   | 75  | μA    | 5.0        |                                               |  |
| D024               |                                                 | _                                                                                                                                  | 30   | 40  | μΑ    | 2.0        | CVREF Current <sup>(1)</sup> (high range)     |  |
|                    |                                                 | _                                                                                                                                  | 45   | 60  | μA    | 3.0        |                                               |  |
|                    |                                                 | —                                                                                                                                  | 75   | 105 | μΑ    | 5.0        |                                               |  |
| D025*              |                                                 | _                                                                                                                                  | 39   | 50  | μA    | 2.0        | CVREF Current <sup>(1)</sup> (low range)      |  |
|                    |                                                 | —                                                                                                                                  | 59   | 80  | μA    | 3.0        |                                               |  |
|                    |                                                 | —                                                                                                                                  | 98   | 130 | μA    | 5.0        |                                               |  |
| D026               |                                                 | —                                                                                                                                  | 5.5  | 10  | μA    | 2.0        | T1OSC Current <sup>(1)</sup> , 32.768 kHz     |  |
|                    |                                                 | —                                                                                                                                  | 7.0  | 12  | μA    | 3.0        |                                               |  |
|                    |                                                 | —                                                                                                                                  | 8.5  | 14  | μA    | 5.0        |                                               |  |
| D027               |                                                 |                                                                                                                                    | 0.2  | 1.6 | μA    | 3.0        | A/D Current <sup>(1)</sup> , no conversion in |  |
|                    |                                                 | —                                                                                                                                  | 0.36 | 1.9 | μΑ    | 5.0        | progress                                      |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: The peripheral current is the sum of the base IDD or IPD and the additional current consumed when this peripheral is enabled. The peripheral  $\Delta$  current can be determined by subtracting the base IDD or IPD current from this limit. Max values should be used when calculating total current consumption.

2: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD.

### **16.9** Thermal Considerations

| Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |           |                            |        |       |                                                            |  |  |
|----------------------------------------------------------------------------------------------------------------------|-----------|----------------------------|--------|-------|------------------------------------------------------------|--|--|
| Param<br>No.                                                                                                         | Sym       | Characteristic             | Тур    | Units | Conditions                                                 |  |  |
| TH01                                                                                                                 | θJA       | Thermal Resistance         | 84.6*  | C/W   | 8-pin PDIP package                                         |  |  |
|                                                                                                                      |           | Junction to Ambient        | 149.5* | C/W   | 8-pin SOIC package                                         |  |  |
|                                                                                                                      |           |                            | 211*   | C/W   | 8-pin MSOP package                                         |  |  |
|                                                                                                                      |           |                            | 60*    | C/W   | 8-pin DFN 3x3mm package                                    |  |  |
|                                                                                                                      |           |                            | 44*    | C/W   | 8-pin DFN 4x4mm package                                    |  |  |
| TH02                                                                                                                 | θJC       | Thermal Resistance         | 41.2*  | C/W   | 8-pin PDIP package                                         |  |  |
|                                                                                                                      |           | Junction to Case           | 39.9*  | C/W   | 8-pin SOIC package                                         |  |  |
|                                                                                                                      |           |                            | 39*    | C/W   | 8-pin MSOP package                                         |  |  |
|                                                                                                                      |           |                            | 9*     | C/W   | 8-pin DFN 3x3mm package                                    |  |  |
|                                                                                                                      |           |                            | 3.0*   | C/W   | 8-pin DFN 4x4mm package                                    |  |  |
| TH03                                                                                                                 | TDIE      | Die Temperature            | 150*   | С     |                                                            |  |  |
| TH04                                                                                                                 | PD        | Power Dissipation          |        | W     | PD = PINTERNAL + PI/O                                      |  |  |
| TH05                                                                                                                 | PINTERNAL | Internal Power Dissipation | _      | W     | Pinternal = Idd x Vdd<br>(NOTE 1)                          |  |  |
| TH06                                                                                                                 | Pi/o      | I/O Power Dissipation      |        | W     | $ PI/O = \Sigma (IOL * VOL) + \Sigma (IOH * (VDD - VOH)) $ |  |  |
| TH07                                                                                                                 | Pder      | Derated Power              | _      | W     | Pder = PDmax (Tdie - Ta)/θja<br>(NOTE 2)                   |  |  |

\* These parameters are characterized but not tested.

**Note 1:** IDD is current to run the chip alone without driving any load on the output pins.

**2:**  $T_A$  = Ambient temperature.











#### FIGURE 17-33: PIC12HV615 IPD A/D vs. VDD













© 2010 Microchip Technology Inc.



FIGURE 17-48: 1.2V REFERENCE VOLTAGE vs. TEMP (TYPICAL)



FIGURE 17-49: SHUNT REGULATOR VOLTAGE vs. INPUT CURRENT (TYPICAL)



NOTES:

# **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.              | ×                                                                                                       | <u>/xx</u>                                                                                                   | xxx                                                                                             |                                                  | Exa            | mple                                          | s:                                                                                                                                                                                       |
|-----------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device                | Temperature<br>Range                                                                                    | Package                                                                                                      | Pattern                                                                                         |                                                  | a)<br>b)       | PIC1<br>pack<br>PIC1<br>pack                  | 2F615-E/P 301 = Extended Temp., PDIP<br>age, 20 MHz, QTP pattern #301<br>2F615-I/SN = Industrial Temp., SOIC<br>age, 20 MHz                                                              |
| Device:               | PIC12F609, PIC <sup>7</sup><br>PIC12F615, PIC <sup>7</sup><br>PIC12F617, PIC <sup>7</sup>               | 12F609T <sup>(1)</sup> , F<br>12F615T <sup>(1)</sup> , F<br>12F617T <sup>(1)</sup>                           | PIC12HV609, PIC12H<br>PIC12HV615, PIC12H                                                        | V609T <sup>(1)</sup> ,<br>V615T <sup>(1)</sup> , | c)<br>d)<br>e) | PIC1<br>Temp<br>PIC1<br>Temp<br>PIC1<br>Extor | 2F615T-E/MF = Tape and Reel, Extended<br>., 3x3 DFN, 20 MHz<br>2F609T-E/MF = Tape and Reel, Extended<br>., 3x3 DFN, 20 MHz<br>2HV615T-E/MF = Tape and Reel,<br>add Tomp, 3x3 DFN, 20 MHz |
| Temperature<br>Range: | $ \begin{array}{rcl} H & = & -40^{\circ}C \\ I & = & -40^{\circ}C \\ E & = & -40^{\circ}C \end{array} $ | to +150°C<br>to +85°C<br>to +125°C                                                                           | (High Temp) <sup>(3)</sup><br>(Industrial)<br>(Extended)                                        |                                                  | f)<br>g)       | PIC1<br>Exter<br>PIC1<br>Temp                 | 2HV609T:E/MF = Tape and Reel,<br>nded Temp., 3x3 DFN, 20 MHz<br>2F617T:E/MF = Tape and Reel, Extended<br>0., 3x3 DFN, 20 MHz<br>2F647 UP = Individual Temp. BDID pack                    |
| Package:              | P = Pla<br>SN = 8-li<br>MS = Mia<br>MF = 8-li<br>MD = 8-li<br>(4x                                       | astic DIP (PD<br>ead Small Ou<br>cro Small Ou<br>ead Plastic D<br>ead Plastic D<br>(4)(DFN) <sup>(1,2)</sup> | IP)<br>utline (150 mil) (SOIC)<br>tline (MSOP)<br>vual Flat, No Lead (3x3<br>vual Flat, No Lead | 3) (DFN)                                         | i)<br>Note     | PIC1<br>age,<br>PIC1<br>age,<br>age,          | 20 MHz<br>20 MHz<br>26 75-H/SN = High Temp., SOIC pack-<br>20 MHz<br>T = in tape and reel for MSOP, SOIC and<br>DFN packages only.                                                       |
| Pattern:              | QTP, SQTP or R(<br>(blank otherwise)                                                                    | OM Code; Sp<br>)                                                                                             | pecial Requirements                                                                             |                                                  |                | 2:<br>3:                                      | Not available for PIC12F617.<br>High Temp. available for PIC12F615 only.                                                                                                                 |