### NXP USA Inc. - MK20DX128VLH5 Datasheet





#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 50MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB, USB OTG                 |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                             |
| Number of I/O              | 40                                                                    |
| Program Memory Size        | 128KB (128K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 2K x 8                                                                |
| RAM Size                   | 16K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                          |
| Data Converters            | A/D 13x16b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 64-LQFP                                                               |
| Supplier Device Package    | 64-LQFP (10x10)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk20dx128vlh5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1 Ordering parts

# 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to http://www.freescale.com and perform a part number search for the following device numbers: PK20 and MK20.

# 2 Part identification

## 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

# 2.2 Format

Part numbers for this device have the following format:

Q K## A M FFF R T PP CC N

# 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                     |
|-------|----------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| K##   | Kinetis family       | • K20                                                                                      |
| A     | Key attribute        | <ul> <li>D = Cortex-M4 w/ DSP</li> <li>F = Cortex-M4 w/ DSP and FPU</li> </ul>             |
| М     | Flash memory type    | <ul> <li>N = Program flash only</li> <li>X = Program flash and FlexMemory</li> </ul>       |

Table continues on the next page ...

### Terminology and guidelines

| Field | Description                 | Values                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FFF   | Program flash memory size   | <ul> <li>32 = 32 KB</li> <li>64 = 64 KB</li> <li>128 = 128 KB</li> <li>256 = 256 KB</li> <li>512 = 512 KB</li> <li>1M0 = 1 MB</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                          |
| R     | Silicon revision            | <ul> <li>Z = Initial</li> <li>(Blank) = Main</li> <li>A = Revision after main</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Т     | Temperature range (°C)      | <ul> <li>V = -40 to 105</li> <li>C = -40 to 85</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PP    | Package identifier          | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>FT = 48 QFN (7 mm x 7 mm)</li> <li>LF = 48 LQFP (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)</li> <li>LK = 80 LQFP (12 mm x 12 mm)</li> <li>MB = 81 MAPBGA (8 mm x 8 mm)</li> <li>LL = 100 LQFP (14 mm x 14 mm)</li> <li>ML = 104 MAPBGA (8 mm x 8 mm)</li> <li>LL = 104 MAPBGA (8 mm x 8 mm)</li> <li>MC = 121 MAPBGA (8 mm x 8 mm)</li> <li>LQ = 144 LQFP (20 mm x 20 mm)</li> <li>MD = 144 MAPBGA (13 mm x 13 mm)</li> <li>MJ = 256 MAPBGA (17 mm x 17 mm)</li> </ul> |
| СС    | Maximum CPU frequency (MHz) | <ul> <li>5 = 50 MHz</li> <li>7 = 72 MHz</li> <li>10 = 100 MHz</li> <li>12 = 120 MHz</li> <li>15 = 150 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Ν     | Packaging type              | <ul> <li>R = Tape and reel</li> <li>(Blank) = Trays</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

## 2.4 Example

This is an example part number:

MK20DN32VLH5

# 3 Terminology and guidelines

## 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- *Handling ratings* apply when the chip is not powered.

## 3.4.1 Example

This is an example of an operating rating:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

# 3.5 Result of exceeding a rating



# 3.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                                    | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μΑ   |

## 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



# 3.9 Typical value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol          | Description          | Value | Unit |
|-----------------|----------------------|-------|------|
| T <sub>A</sub>  | Ambient temperature  | 25    | ٥°C  |
| V <sub>DD</sub> | 3.3 V supply voltage | 3.3   | V    |

General

| Symbol           | Description                                                 | Min.                  | Max.                  | Unit |
|------------------|-------------------------------------------------------------|-----------------------|-----------------------|------|
| I <sub>DD</sub>  | Digital supply current                                      | -                     | 155                   | mA   |
| V <sub>DIO</sub> | Digital input voltage (except RESET, EXTAL, and XTAL)       | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| V <sub>AIO</sub> | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage  | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| Ι <sub>D</sub>   | Maximum current single pin limit (applies to all port pins) | -25                   | 25                    | mA   |
| V <sub>DDA</sub> | Analog supply voltage                                       | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |
| $V_{USB_{DP}}$   | USB_DP input voltage                                        | -0.3                  | 3.63                  | V    |
| $V_{USB_{DM}}$   | USB_DM input voltage                                        | -0.3                  | 3.63                  | V    |
| VREGIN           | USB regulator input                                         | -0.3                  | 6.0                   | V    |
| V <sub>BAT</sub> | RTC battery supply voltage                                  | -0.3                  | 3.8                   | V    |

1. Analog pins are defined as pins that do not have an associated general purpose I/O port function.

# 5 General

## 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{IL}$  +  $(V_{IH} - V_{IL})/2$ .

### Figure 1. Input signal measurement reference

All digital I/O switching characteristics assume:

- 1. output pins
  - have C<sub>L</sub>=30pF loads,
  - are configured for fast slew rate (PORTx\_PCRn[SRE]=0), and
  - are configured for high drive strength (PORTx\_PCRn[DSE]=1)
- 2. input pins
  - have their passive filter disabled (PORTx\_PCRn[PFE]=0)





Figure 3. VLPR mode supply current vs. core frequency

### 5.2.6 EMC radiated emissions operating behaviors Table 7. EMC radiated emissions operating behaviors for 64LQFP

| Symbol              | Description                        | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|-------------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                 | 19   | dBµV | 1,2   |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                  | 21   | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                 | 19   | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                | 11   | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000               | L    | _    | 2, 3  |

 Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported

| Board type           | Symbol            | Description                                                                                                          | 64 MAPBGA | 64 LQFP | Unit | Notes |
|----------------------|-------------------|----------------------------------------------------------------------------------------------------------------------|-----------|---------|------|-------|
| Single-layer<br>(1s) | R <sub>0JMA</sub> | Thermal<br>resistance,<br>junction to<br>ambient (200 ft./<br>min. air speed)                                        | 90        | 53      | °C/W | 1,3   |
| Four-layer<br>(2s2p) | R <sub>ejma</sub> | Thermal<br>resistance,<br>junction to<br>ambient (200 ft./<br>min. air speed)                                        | 51        | 40      | °C/W | ,     |
| _                    | R <sub>0JB</sub>  | Thermal<br>resistance,<br>junction to<br>board                                                                       | 31        | 28      | °C/W | 5     |
| _                    | R <sub>θJC</sub>  | Thermal<br>resistance,<br>junction to case                                                                           | 31        | 15      | °C/W | 6     |
|                      | Ψ <sub>JT</sub>   | Thermal<br>characterization<br>parameter,<br>junction to<br>package top<br>outside center<br>(natural<br>convection) | 6         | 3       | °C/W | 7     |

1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

2. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air) with the single layer board horizontal. For the LQFP, the board meets the JESD51-3 specification. For the MAPBGA, the board meets the JESD51-9 specification.

3. Determined according to JEDEC Standard JESD51-6, *Integrated Circuits Thermal Test Method Environmental Conditions – Forced Convection (Moving Air)* with the board horizontal.

5. Determined according to JEDEC Standard JESD51-8, *Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board*. Board temperature is measured on the top surface of the board near the package.

- 6. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 7. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air).

# 6 Peripheral operating requirements and behaviors

### 6.1 Core modules







Figure 6. Test Access Port timing

5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices.

| Symbol                | Description                                                                                           | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low frequency mode (MCG_C2[RANGE]=00)                     | 32   | _    | 40   | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (low range)<br>(MCG_C2[RANGE]=01)  | 3    | _    | 8    | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (high range)<br>(MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                           | _    | _    | 50   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                          | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)                                   | _    | 750  | -    | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency,<br>high-gain mode (HGO=1)                                | _    | 250  | -    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), low-power mode<br>(HGO=0)          | _    | 0.6  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), high-gain mode<br>(HGO=1)          | _    | 1    | -    | ms   |       |

### 6.3.2.2 Oscillator frequency specifications Table 15. Oscillator frequency specifications

1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL.

2. When transitioning from FBE to FEI mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.

3. Proper PC board layout procedures must be followed to achieve specifications.

4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

### 6.3.3 32 kHz Oscillator Electrical Characteristics

This section describes the module electrical characteristics.

### 6.3.3.1 32 kHz oscillator DC electrical specifications Table 16. 32kHz oscillator DC electrical specifications

| Symbol           | Description                | Min. | Тур. | Max. | Unit |
|------------------|----------------------------|------|------|------|------|
| V <sub>BAT</sub> | Supply voltage             | 1.71 | _    | 3.6  | V    |
| R <sub>F</sub>   | Internal feedback resistor |      | 100  | _    | MΩ   |

Table continues on the next page...

| S | ymbol                        | Description                                   | Min. | Тур. | Max. | Unit |
|---|------------------------------|-----------------------------------------------|------|------|------|------|
| ( | C <sub>para</sub>            | Parasitical capacitance of EXTAL32 and XTAL32 | _    | 5    | 7    | pF   |
|   | V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation         | _    | 0.6  | _    | V    |

### Table 16. 32kHz oscillator DC electrical specifications (continued)

1. When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices.

### 6.3.3.2 32kHz oscillator frequency specifications Table 17. 32kHz oscillator frequency specifications

| Symbol                  | Description                               | Min. | Тур.   | Max.             | Unit | Notes |
|-------------------------|-------------------------------------------|------|--------|------------------|------|-------|
| f <sub>osc_lo</sub>     | Oscillator crystal                        | —    | 32.768 | —                | kHz  |       |
| t <sub>start</sub>      | Crystal start-up time                     | _    | 1000   | _                | ms   | 1     |
| f <sub>ec_extal32</sub> | Externally provided input clock frequency | _    | 32.768 | _                | kHz  | 2     |
| V <sub>ec_extal32</sub> | Externally provided input clock amplitude | 700  | _      | V <sub>BAT</sub> | mV   | 2, 3  |

1. Proper PC board layout procedures must be followed to achieve specifications.

2. This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The oscillator remains enabled and XTAL32 must be left unconnected.

The parameter specified is a peak-to-peak value and V<sub>IH</sub> and V<sub>IL</sub> specifications do not apply. The voltage of the applied clock must be within the range of V<sub>SS</sub> to V<sub>BAT</sub>.

# 6.4 Memories and memory interfaces

### 6.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.

### 6.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

| Symbol                    | Description                              | Min. | Тур. | Max. | Unit | Notes |
|---------------------------|------------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub>       | Longword Program high-voltage time       | _    | 7.5  | 18   | μs   |       |
| t <sub>hversscr</sub>     | Sector Erase high-voltage time           | _    | 13   | 113  | ms   | 1     |
| t <sub>hversblk32k</sub>  | Erase Block high-voltage time for 32 KB  | _    | 52   | 452  | ms   | 1     |
| t <sub>hversblk128k</sub> | Erase Block high-voltage time for 128 KB | _    | 52   | 452  | ms   | 1     |

 Table 18.
 NVM program/erase timing specifications

1. Maximum time based on expectations at cycling end-of-life.

### 6.4.1.2 Flash timing specifications — commands Table 19. Flash command timing specifications

| Symbol                  | Description                                          | Min.       | Тур.        | Max. | Unit | Notes |
|-------------------------|------------------------------------------------------|------------|-------------|------|------|-------|
|                         | Read 1s Block execution time                         |            |             |      |      |       |
| t <sub>rd1blk32k</sub>  | 32 KB data flash                                     | —          | —           | 0.5  | ms   |       |
| t <sub>rd1blk128k</sub> | 128 KB program flash                                 | _          | _           | 1.7  | ms   |       |
| t <sub>rd1sec1k</sub>   | Read 1s Section execution time (flash sector)        |            |             | 60   | μs   | 1     |
| t <sub>pgmchk</sub>     | Program Check execution time                         | _          | _           | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>     | Read Resource execution time                         | _          |             | 30   | μs   | 1     |
| t <sub>pgm4</sub>       | Program Longword execution time                      | _          | 65          | 145  | μs   |       |
|                         | Erase Flash Block execution time                     |            |             |      |      | 2     |
| t <sub>ersblk32k</sub>  | 32 KB data flash                                     | _          | 55          | 465  | ms   |       |
| t <sub>ersblk128k</sub> | 128 KB program flash                                 | _          | 61          | 495  | ms   |       |
| t <sub>ersscr</sub>     | Erase Flash Sector execution time                    |            | 14          | 114  | ms   | 2     |
|                         | Program Section execution time                       |            |             |      |      |       |
| t <sub>pgmsec512</sub>  | • 512 B flash                                        | _          | 4.7         | _    | ms   |       |
| t <sub>pgmsec1k</sub>   | • 1 KB flash                                         | _          | 9.3         | _    | ms   |       |
| t <sub>rd1all</sub>     | Read 1s All Blocks execution time                    |            |             | 1.8  | ms   |       |
| t <sub>rdonce</sub>     | Read Once execution time                             |            |             | 25   | μs   | 1     |
| t <sub>pgmonce</sub>    | Program Once execution time                          | _          | 65          |      | μs   |       |
| t <sub>ersall</sub>     | Erase All Blocks execution time                      | —          | 115         | 1000 | ms   | 2     |
| t <sub>vfykey</sub>     | Verify Backdoor Access Key execution time            | _          | _           | 30   | μs   | 1     |
|                         | Program Partition for EEPROM execution time          |            |             |      |      |       |
| t <sub>pgmpart32k</sub> | • 32 KB FlexNVM                                      | _          | 70          | —    | ms   |       |
|                         | Set FlexRAM Function execution time:                 |            |             |      |      |       |
| t <sub>setramff</sub>   | Control Code 0xFF                                    | _          | 50          | _    | μs   |       |
| t <sub>setram8k</sub>   | 8 KB EEPROM backup                                   | _          | 0.3         | 0.5  | ms   |       |
| t <sub>setram32k</sub>  | 32 KB EEPROM backup                                  | _          | 0.7         | 1.0  | ms   |       |
|                         | Byte-write to FlexRAM                                | for EEPRON | l operation |      | I    | 1     |
| t <sub>eewr8bers</sub>  | Byte-write to erased FlexRAM location execution time |            | 175         | 260  | μs   | 3     |
|                         | Byte-write to FlexRAM execution time:                |            |             |      |      |       |
| t <sub>eewr8b8k</sub>   | 8 KB EEPROM backup                                   | —          | 340         | 1700 | μs   |       |
| t <sub>eewr8b16k</sub>  | 16 KB EEPROM backup                                  | —          | 385         | 1800 | μs   |       |
| t <sub>eewr8b32k</sub>  | 32 KB EEPROM backup                                  | —          | 475         | 2000 | μs   |       |

Table continues on the next page ...

| Symbol                   | Description                                              | Min.     | Typ. <sup>1</sup> | Max. | Unit   | Notes |
|--------------------------|----------------------------------------------------------|----------|-------------------|------|--------|-------|
| t <sub>nvmretd1k</sub>   | Data retention after up to 1 K cycles                    | 20       | 100               | _    | years  |       |
| n <sub>nvmcycd</sub>     | Cycling endurance                                        | 10 K     | 50 K              | _    | cycles | 2     |
|                          | FlexRAM as                                               | s EEPROM |                   |      |        |       |
| t <sub>nvmretee100</sub> | Data retention up to 100% of write endurance             | 5        | 50                | _    | years  |       |
| t <sub>nvmretee10</sub>  | Data retention up to 10% of write endurance              | 20       | 100               | _    | years  |       |
|                          | Write endurance                                          |          |                   |      |        | 3     |
| n <sub>nvmwree16</sub>   | EEPROM backup to FlexRAM ratio = 16                      | 35 K     | 175 K             | —    | writes |       |
| n <sub>nvmwree128</sub>  | <ul> <li>EEPROM backup to FlexRAM ratio = 128</li> </ul> | 315 K    | 1.6 M             | —    | writes |       |
| n <sub>nvmwree512</sub>  | <ul> <li>EEPROM backup to FlexRAM ratio = 512</li> </ul> | 1.27 M   | 6.4 M             | —    | writes |       |
| n <sub>nvmwree4k</sub>   | EEPROM backup to FlexRAM ratio = 4096                    | 10 M     | 50 M              | —    | writes |       |
| n <sub>nvmwree8k</sub>   | EEPROM backup to FlexRAM ratio = 8192                    | 20 M     | 100 M             | —    | writes |       |

Table 21. NVM reliability specifications (continued)

 Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.

2. Cycling endurance represents number of program/erase cycles at -40°C  $\leq$  T<sub>j</sub>  $\leq$  125°C.

3. Write endurance represents the number of writes to each FlexRAM location at -40°C ≤Tj ≤ 125°C influenced by the cycling endurance of the FlexNVM (same value as data flash) and the allocated EEPROM backup. Minimum and typical values assume all byte-writes to FlexRAM.

### 6.4.1.5 Write endurance to FlexRAM for EEPROM

When the FlexNVM partition code is not set to full data flash, the EEPROM data set size can be set to any of several non-zero values.

The bytes not assigned to data flash via the FlexNVM partition code are used by the flash memory module to obtain an effective endurance increase for the EEPROM data. The built-in EEPROM record management system raises the number of program/erase cycles that can be attained prior to device wear-out by cycling the EEPROM data through a larger EEPROM NVM storage space.

While different partitions of the FlexNVM are available, the intention is that a single choice for the FlexNVM partition code and EEPROM data set size is used throughout the entire lifetime of a given application. The EEPROM endurance equation and graph shown below assume that only one configuration is ever used.

Writes\_FlexRAM = 
$$\frac{\text{EEPROM} - 2 \times \text{EEESIZE}}{\text{EEESIZE}} \times \text{Write}_\text{efficiency} \times n_{\text{nvmcycd}}$$

where

• Writes\_FlexRAM — minimum number of writes to each FlexRAM location

Peripheral operating requirements and behaviors



Typical ADC 16-bit Differential ENOB vs ADC Clock 100Hz, 90% FS Sine Input





Typical ADC 16-bit Single-Ended ENOB vs ADC Clock 100Hz, 90% FS Sine Input

Figure 12. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode

Peripheral operating requirements and behaviors



Figure 13. Typical hysteresis vs. Vin level (VDD=3.3V, PMODE=0)

| Symbol              | Description                                                      | Min.   | Тур. | Max.   | Unit | Notes |
|---------------------|------------------------------------------------------------------|--------|------|--------|------|-------|
| V <sub>out</sub>    | Voltage reference output — factory trim                          | 1.1584 | —    | 1.2376 | V    |       |
| V <sub>out</sub>    | Voltage reference output — user trim                             | 1.193  | _    | 1.197  | V    |       |
| V <sub>step</sub>   | Voltage reference trim step                                      | —      | 0.5  | —      | mV   |       |
| V <sub>tdrift</sub> | Temperature drift (Vmax -Vmin across the full temperature range) | _      |      | 80     | mV   |       |
| I <sub>bg</sub>     | Bandgap only current                                             | —      | _    | 80     | μA   | 1     |
| I <sub>lp</sub>     | Low-power buffer current                                         | —      | _    | 360    | uA   | 1     |
| I <sub>hp</sub>     | High-power buffer current                                        | —      | _    | 1      | mA   | 1     |
| $\Delta V_{LOAD}$   | Load regulation                                                  |        |      |        | μV   | 1, 2  |
|                     | • current = ± 1.0 mA                                             | _      | 200  | _      |      |       |
| T <sub>stup</sub>   | Buffer startup time                                              |        |      | 100    | μs   |       |
| $V_{vdrift}$        | Voltage drift (Vmax -Vmin across the full voltage range)         | _      | 2    | -      | mV   | 1     |

### Table 27. VREF full-range operating behaviors (continued)

1. See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register.

2. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load

### Table 28. VREF limited-range operating requirements

| Syr | nbol           | Description | Min. | Max. | Unit | Notes |
|-----|----------------|-------------|------|------|------|-------|
| Т   | Γ <sub>Α</sub> | Temperature | 0    | 50   | °C   |       |

### Table 29. VREF limited-range operating behaviors

|   | Symbol           | Description                                | Min.  | Max.  | Unit | Notes |
|---|------------------|--------------------------------------------|-------|-------|------|-------|
| ſ | V <sub>out</sub> | Voltage reference output with factory trim | 1.173 | 1.225 | V    |       |

# 6.7 Timers

See General switching specifications.

# 6.8 Communication interfaces

## 6.8.1 USB electrical specifications

The USB electricals for the USB On-the-Go module conform to the standards documented by the Universal Serial Bus Implementers Forum. For the most up-to-date standards, visit http://www.usb.org.

# 6.8.2 USB DCD electrical specifications

| Symbol               | Description                                        | Min.  | Тур. | Max. | Unit |
|----------------------|----------------------------------------------------|-------|------|------|------|
| V <sub>DP_SRC</sub>  | USB_DP source voltage (up to 250 µA)               | 0.5   | _    | 0.7  | V    |
| V <sub>LGC</sub>     | Threshold voltage for logic high                   | 0.8   | _    | 2.0  | V    |
| I <sub>DP_SRC</sub>  | USB_DP source current                              | 7     | 10   | 13   | μΑ   |
| I <sub>DM_SINK</sub> | USB_DM sink current                                | 50    | 100  | 150  | μΑ   |
| R <sub>DM_DWN</sub>  | D- pulldown resistance for data pin contact detect | 14.25 | _    | 24.8 | kΩ   |
| V <sub>DAT_REF</sub> | Data detect voltage                                | 0.25  | 0.33 | 0.4  | V    |

### Table 30. USB DCD electrical specifications

# 6.8.3 USB VREG electrical specifications

Table 31. USB VREG electrical specifications

| Symbol                | Description                                                                                                                                         | Min. | Typ. <sup>1</sup> | Max. | Unit     | Notes |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|------|----------|-------|
| VREGIN                | Input supply voltage                                                                                                                                | 2.7  | —                 | 5.5  | V        |       |
| I <sub>DDon</sub>     | Quiescent current — Run mode, load current<br>equal zero, input supply (VREGIN) > 3.6 V                                                             | _    | 120               | 186  | μA       |       |
| I <sub>DDstby</sub>   | Quiescent current — Standby mode, load current equal zero                                                                                           | _    | 1.1               | 1.54 | μA       |       |
| I <sub>DDoff</sub>    | <ul> <li>Quiescent current — Shutdown mode</li> <li>VREGIN = 5.0 V and temperature=25C</li> <li>Across operating voltage and temperature</li> </ul> |      | 650<br>—          | 4    | nA<br>μA |       |
| I <sub>LOADrun</sub>  | Maximum load current — Run mode                                                                                                                     | _    |                   | 120  | mA       |       |
| I <sub>LOADstby</sub> | Maximum load current — Standby mode                                                                                                                 | _    | —                 | 1    | mA       |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply<br>(VREGIN) > 3.6 V                                                                                         |      |                   |      |          |       |
|                       | Run mode                                                                                                                                            | 3    | 3.3               | 3.6  | V        |       |
|                       | Standby mode                                                                                                                                        | 2.1  | 2.8               | 3.6  | V        |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply<br>(VREGIN) < 3.6 V, pass-through mode                                                                      | 2.1  |                   | 3.6  | V        | 2     |

Table continues on the next page ...



### Figure 15. DSPI classic SPI timing — master mode

| Num  | Description                              | Min.                      | Max.                      | Unit |
|------|------------------------------------------|---------------------------|---------------------------|------|
|      | Operating voltage                        | 2.7                       | 3.6                       | V    |
|      | Frequency of operation                   |                           | 12.5                      | MHz  |
| DS9  | DSPI_SCK input cycle time                | 4 x t <sub>BUS</sub>      | —                         | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) – 2 | (t <sub>SCK</sub> /2) + 2 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | _                         | 20                        | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | —                         | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         | _                         | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | —                         | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | —                         | 14                        | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven | —                         | 14                        | ns   |

### Table 33. Slave mode DSPI timing (limited voltage range)



Figure 16. DSPI classic SPI timing — slave mode

| Num  | Description                              | Min.                      | Max.                     | Unit |
|------|------------------------------------------|---------------------------|--------------------------|------|
|      | Operating voltage                        | 1.71                      | 3.6                      | V    |
|      | Frequency of operation                   | _                         | 6.25                     | MHz  |
| DS9  | DSPI_SCK input cycle time                | 8 x t <sub>BUS</sub>      | _                        | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK/2)</sub> + 4 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              |                           | 24                       | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | —                        | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 3.2                       | _                        | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | —                        | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | -                         | 19                       | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven | _                         | 19                       | ns   |







# 6.8.6 I<sup>2</sup>C switching specifications

See General switching specifications.

### 6.8.7 UART switching specifications

See General switching specifications.

| 64<br>MAP<br>BGA | 64<br>LQFP | Pin Name           | Default   | ALTO      | ALT1               | ALT2      | ALT3                                | ALT4             | ALT5 | ALT6      | ALT7 | EzPort |
|------------------|------------|--------------------|-----------|-----------|--------------------|-----------|-------------------------------------|------------------|------|-----------|------|--------|
| B8               | 49         | PTC4/<br>LLWU_P8   | DISABLED  |           | PTC4/<br>LLWU_P8   | SPI0_PCS0 | UART1_TX                            | FTM0_CH3         |      | CMP1_OUT  |      |        |
| A8               | 50         | PTC5/<br>LLWU_P9   | DISABLED  |           | PTC5/<br>LLWU_P9   | SPI0_SCK  | LPTMR0_<br>ALT2                     | I2S0_RXD0        |      | CMP0_OUT  |      |        |
| A7               | 51         | PTC6/<br>LLWU_P10  | CMP0_IN0  | CMP0_IN0  | PTC6/<br>LLWU_P10  | SPI0_SOUT | PDB0_EXTRG                          | I2S0_RX_<br>BCLK |      | I2S0_MCLK |      |        |
| B6               | 52         | PTC7               | CMP0_IN1  | CMP0_IN1  | PTC7               | SPI0_SIN  | USB_SOF_<br>OUT                     | I2S0_RX_FS       |      |           |      |        |
| A6               | 53         | PTC8               | CMP0_IN2  | CMP0_IN2  | PTC8               |           |                                     | I2S0_MCLK        |      |           |      |        |
| B5               | 54         | PTC9               | CMP0_IN3  | CMP0_IN3  | PTC9               |           |                                     | I2S0_RX_<br>BCLK |      |           |      |        |
| B4               | 55         | PTC10              | DISABLED  |           | PTC10              |           |                                     | I2S0_RX_FS       |      |           |      |        |
| A5               | 56         | PTC11/<br>LLWU_P11 | DISABLED  |           | PTC11/<br>LLWU_P11 |           |                                     |                  |      |           |      |        |
| C3               | 57         | PTD0/<br>LLWU_P12  | DISABLED  |           | PTD0/<br>LLWU_P12  | SPI0_PCS0 | UART2_RTS_<br>b                     |                  |      |           |      |        |
| A4               | 58         | PTD1               | ADC0_SE5b | ADC0_SE5b | PTD1               | SPI0_SCK  | UART2_CTS_<br>b                     |                  |      |           |      |        |
| C2               | 59         | PTD2/<br>LLWU_P13  | DISABLED  |           | PTD2/<br>LLWU_P13  | SPI0_SOUT | UART2_RX                            |                  |      |           |      |        |
| B3               | 60         | PTD3               | DISABLED  |           | PTD3               | SPI0_SIN  | UART2_TX                            |                  |      |           |      |        |
| A3               | 61         | PTD4/<br>LLWU_P14  | DISABLED  |           | PTD4/<br>LLWU_P14  | SPI0_PCS1 | UARTO_RTS_<br>b                     | FTM0_CH4         |      | EWM_IN    |      |        |
| C1               | 62         | PTD5               | ADC0_SE6b | ADC0_SE6b | PTD5               | SPI0_PCS2 | UARTO_CTS_<br>b/<br>UARTO_COL_<br>b | FTM0_CH5         |      | EWM_OUT_b |      |        |
| B2               | 63         | PTD6/<br>LLWU_P15  | ADC0_SE7b | ADC0_SE7b | PTD6/<br>LLWU_P15  | SPI0_PCS3 | UART0_RX                            | FTM0_CH6         |      | FTM0_FLT0 |      |        |
| A2               | 64         | PTD7               | DISABLED  |           | PTD7               | CMT_IRO   | UART0_TX                            | FTM0_CH7         |      | FTM0_FLT1 |      |        |

# 8.2 K20 Pinouts

Pinout

The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.



Pinout