

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | MIPS32® M4K™                                                                    |
| Core Size                  | 32-Bit Single-Core                                                              |
| Speed                      | 40MHz                                                                           |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART                            |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT                    |
| Number of I/O              | 21                                                                              |
| Program Memory Size        | 16KB (16K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 4K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                     |
| Data Converters            | A/D 10x10b                                                                      |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 28-VQFN Exposed Pad                                                             |
| Supplier Device Package    | 28-QFN (6x6)                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx110f016bt-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The MIPS architecture defines that the result of a multiply or divide operation be placed in the HI and LO registers. Using the Move-From-HI (MFHI) and Move-From-LO (MFLO) instructions, these values can be transferred to the General Purpose Register file.

In addition to the HI/LO targeted operations, the MIPS32<sup>®</sup> architecture also defines a multiply instruction, MUL, which places the least significant results in the primary register file instead of the HI/LO register pair. By avoiding the explicit MFLO instruction required when using the LO register, and by supporting multiple destination registers, the throughput of multiply-intensive operations is increased.

Two other instructions, Multiply-Add (MADD) and Multiply-Subtract (MSUB), are used to perform the multiply-accumulate and multiply-subtract operations. The MADD instruction multiplies two numbers and then

adds the product to the current contents of the HI and LO registers. Similarly, the MSUB instruction multiplies two operands and then subtracts the product from the HI and LO registers. The MADD and MSUB operations are commonly used in DSP algorithms.

#### 3.2.3 SYSTEM CONTROL COPROCESSOR (CP0)

In the MIPS architecture, CP0 is responsible for the virtual-to-physical address translation, the exception control system, the processor's diagnostics capability, the operating modes (Kernel, User and Debug) and whether interrupts are enabled or disabled. Configuration information, such as presence of options like MIPS16e, is also available by accessing the CP0 registers, listed in Table 3-2.

| Register<br>Number | Register<br>Name        | Function                                                                 |
|--------------------|-------------------------|--------------------------------------------------------------------------|
| 0-6                | Reserved                | Reserved in the PIC32MX1XX/2XX family core.                              |
| 7                  | HWREna                  | Enables access via the RDHWR instruction to selected hardware registers. |
| 8                  | BadVAddr <sup>(1)</sup> | Reports the address for the most recent address-related exception.       |
| 9                  | Count <sup>(1)</sup>    | Processor cycle count.                                                   |
| 10                 | Reserved                | Reserved in the PIC32MX1XX/2XX family core.                              |
| 11                 | Compare <sup>(1)</sup>  | Timer interrupt control.                                                 |
| 12                 | Status <sup>(1)</sup>   | Processor status and control.                                            |
| 12                 | IntCtl <sup>(1)</sup>   | Interrupt system status and control.                                     |
| 12                 | SRSCtl <sup>(1)</sup>   | Shadow register set status and control.                                  |
| 12                 | SRSMap <sup>(1)</sup>   | Provides mapping from vectored interrupt to a shadow set.                |
| 13                 | Cause <sup>(1)</sup>    | Cause of last general exception.                                         |
| 14                 | EPC <sup>(1)</sup>      | Program counter at last exception.                                       |
| 15                 | PRId                    | Processor identification and revision.                                   |
| 15                 | EBASE                   | Exception vector base register.                                          |
| 16                 | Config                  | Configuration register.                                                  |
| 16                 | Config1                 | Configuration Register 1.                                                |
| 16                 | Config2                 | Configuration Register 2.                                                |
| 16                 | Config3                 | Configuration Register 3.                                                |
| 17-22              | Reserved                | Reserved in the PIC32MX1XX/2XX family core.                              |
| 23                 | Debug <sup>(2)</sup>    | Debug control and exception status.                                      |
| 24                 | DEPC <sup>(2)</sup>     | Program counter at last debug exception.                                 |
| 25-29              | Reserved                | Reserved in the PIC32MX1XX/2XX family core.                              |
| 30                 | ErrorEPC <sup>(1)</sup> | Program counter at last error.                                           |
| 31                 | DESAVE <sup>(2)</sup>   | Debug handler scratchpad register.                                       |

#### TABLE 3-2: COPROCESSOR 0 REGISTERS

**Note 1:** Registers used in exception processing.

**2:** Registers used during debug.



#### FIGURE 4-6: MEMORY MAP ON RESET FOR PIC32MX130/230 DEVICES (16 KB RAM, 256 KB FLASH)

# PIC32MX1XX/2XX 28/36/44-PIN FAMILY

#### REGISTER 10-7: U1IE: USB INTERRUPT ENABLE REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0        |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|-------------------------|
| 21.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0                     |
| 51.24        | _                 | —                 | _                 |                   | _                 | —                 | _                | —                       |
| 22.16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0                     |
| 23.10        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                       |
| 15.9         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0                     |
| 15.0         | _                 | —                 | —                 |                   | _                 | —                 | _                | —                       |
|              | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0                   |
| 7:0          | STALLIE           | ATTACHIE          | RESIMEIE          |                   | TRNIE             | SOFIE             |                  | URSTIE <sup>(2)</sup>   |
|              | OTALLIL           |                   |                   | IDELIE            |                   | OOLIE             | OLIVIL           | DETACHIE <sup>(3)</sup> |

## Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-8 Unimplemented: Read as '0'

| bit 7 | STALLIE: STALL | Handshake | Interrupt Enable | bit |
|-------|----------------|-----------|------------------|-----|
|       |                |           |                  |     |

- 1 = STALL interrupt is enabled
- 0 = STALL interrupt is disabled
- bit 6 ATTACHIE: ATTACH Interrupt Enable bit
  - 1 = ATTACH interrupt is enabled 0 = ATTACH interrupt is disabled
- bit 5 **RESUMEIE:** RESUME Interrupt Enable bit
  - 1 = RESUME interrupt is enabled
  - 0 = RESUME interrupt is disabled
- bit 4 IDLEIE: Idle Detect Interrupt Enable bit
  - 1 = Idle interrupt is enabled
  - 0 = Idle interrupt is disabled
- bit 3 TRNIE: Token Processing Complete Interrupt Enable bit
  - 1 = TRNIF interrupt is enabled
  - 0 = TRNIF interrupt is disabled
- bit 2 SOFIE: SOF Token Interrupt Enable bit
  - 1 = SOFIF interrupt is enabled
  - 0 = SOFIF interrupt is disabled
- bit 1 UERRIE: USB Error Interrupt Enable bit<sup>(1)</sup>
  - 1 = USB Error interrupt is enabled
  - 0 = USB Error interrupt is disabled
- bit 0 URSTIE: USB Reset Interrupt Enable bit<sup>(2)</sup>
  - 1 = URSTIF interrupt is enabled
  - 0 = URSTIF interrupt is disabled

#### DETACHIE: USB Detach Interrupt Enable bit<sup>(3)</sup>

- 1 = DATTCHIF interrupt is enabled
- 0 = DATTCHIF interrupt is disabled

**Note 1:** For an interrupt to propagate USBIF, the UERRIE (U1IE<1>) bit must be set.

- 2: Device mode.
- 3: Host mode.

# TABLE 11-6: PERIPHERAL PIN SELECT INPUT REGISTER MAP

| SS                        |                  |           | Bits  |       |       |       |       |       |      |      |      |      |      |      |      |       |        |      |            |
|---------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|-------|--------|------|------------|
| Virtual Addre<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2  | 17/1   | 16/0 | All Resets |
| 5404                      |                  | 31:16     | -     | —     | -     | -     | -     | —     | —    | —    | -    | —    | —    | —    | —    | —     | -      | —    | 0000       |
| FA04                      | INTIR            | 15:0      | _     | _     | _     | —     | _     | _     | _    | —    | _    | _    | _    | _    |      | INT1F | R<3:0> |      | 0000       |
| EVUS                      |                  | 31:16     |       | —     | _     | —     | _     | _     | _    | _    |      | —    | _    | _    | _    | _     | —      |      | 0000       |
| FAUO                      | INTZR            | 15:0      | _     | —     | —     | —     | —     | —     | —    | —    | _    | —    | —    | _    |      | INT2F | R<3:0> |      | 0000       |
| EAOC                      |                  | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    | —    | —     | —      | —    | 0000       |
| TAUC                      | INTOK            | 15:0      | _     | _     |       |       |       | _     | —    |      | _    | _    | —    | _    |      | INT3F | R<3:0> |      | 0000       |
| EA10                      |                  | 31:16     | _     | _     |       |       |       | _     | —    |      | _    | _    | —    | _    | _    | —     | —      | _    | 0000       |
| 1710                      |                  | 15:0      | _     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    |      | INT4F | R<3:0> |      | 0000       |
| FA18                      | T2CKR            | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    | —    |       | —      | —    | 0000       |
| 17(10                     | 120101           | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    |      | T2CK  | R<3:0> |      | 0000       |
| FA1C                      | T3CKR            | 31:16     | _     | —     | —     | —     | —     | —     | —    | —    | -    | —    | —    | —    | —    |       | —      | —    | 0000       |
| TAIC                      | TOORIC           | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    |      | T3CK  | R<3:0> |      | 0000       |
| EA20                      | TACKR            | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    | —    |       | —      | —    | 0000       |
| 1720                      | 140111           | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    |      | T4CK  | R<3:0> |      | 0000       |
| EA24                      |                  | 31:16     | _     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    | —    | —     | —      | —    | 0000       |
| 1724                      | TOORIC           | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    |      | T5CK  | R<3:0> |      | 0000       |
| EA28                      |                  | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    | —    |       | —      | —    | 0000       |
| 1 A20                     | ICIK             | 15:0      | _     | _     | —     |       |       | _     | _    |      | _    | _    | _    |      |      | IC1R  | <3:0>  |      | 0000       |
| FA2C                      | IC2P             | 31:16     | _     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    | —    | —     | —      | —    | 0000       |
| 1720                      | 10211            | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    |      | IC2R  | <3:0>  |      | 0000       |
| EA30                      | IC3P             | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    | —    |       | —      | —    | 0000       |
| 1,730                     | 10011            | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    |      | IC3R  | <3:0>  |      | 0000       |
| EA34                      |                  | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    | —    |       | —      | —    | 0000       |
| 17.04                     |                  | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    |      | IC4R  | <3:0>  |      | 0000       |
| EA38                      |                  | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    | —    |       | —      | —    | 0000       |
| 1,730                     | 10011            | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    |      | IC5R  | <3:0>  |      | 0000       |
| E448                      | OCEAR            | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    | —    |       | —      | —    | 0000       |
| 1740                      |                  | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    |      | OCFA  | R<3:0> |      | 0000       |
| FAAC                      | OCEBR            | 31:16     | _     | —     | —     | _     | _     | —     | —    | _    | _    | —    | —    | —    | —    | —     | —      | —    | 0000       |
| 1740                      |                  | 15:0      | _     | —     | —     | —     | —     | —     | —    | —    | _    | —    | —    | —    |      | OCFB  | R<3:0> |      | 0000       |
| EA 50                     |                  | 31:16     | _     | —     | -     | —     | -     | —     | —    | —    | _    | —    | —    | —    | —    | —     | -      | —    | 0000       |
| FA5U                      | UIKAR            | 15:0      | _     | _     | -     | -     |       | _     | _    | _    | _    | _    | _    | —    |      | U1RX  | R<3:0> |      | 0000       |

PIC32MX1XX/2XX 28/36/44-PIN FAMILY

## TABLE 11-7: PERIPHERAL PIN SELECT OUTPUT REGISTER MAP (CONTINUED)

| sss                       |                     |           |       |       |       |       |       |       |      | В    | its  |      |      |      |      |      |       |      |            |
|---------------------------|---------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|-------|------|------------|
| Virtual Addre<br>(BF80_#) | Register<br>Name    | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1  | 16/0 | All Resets |
| 5000                      | DD00D(1)            | 31:16     | _     | —     | —     | _     | —     | —     | —    | —    | _    | _    | —    | _    | —    | —    | —     | _    | 0000       |
| FB8C                      | RPCoR               | 15:0      | —     | —     | —     | _     | —     | —     | —    | —    | _    | _    | _    | _    |      | RPC8 | <3:0> |      | 0000       |
| 5000                      | DD00D(3)            | 31:16     | —     | _     | _     | _     | _     | _     | —    | _    | _    | —    | _    | —    | _    | _    | —     | _    | 0000       |
| FB90                      | KPC9R <sup>ey</sup> | 15:0      | —     | _     | _     | _     | _     | _     | —    | _    | _    | _    | _    | _    |      | RPC9 | <3:0> |      | 0000       |

x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend:

Note 1:

2:

This register is only available on 44-pin devices. This register is only available on PIC32MX1XX devices. This register is only available on 36-pin and 44-pin devices. 3:

# 14.0 WATCHDOG TIMER (WDT)

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 9. "Watchdog, Deadman, and Power-up Timers" (DS60001114), which are available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32). The WDT, when enabled, operates from the internal Low-Power Oscillator (LPRC) clock source and can be used to detect system software malfunctions by resetting the device if the WDT is not cleared periodically in software. Various WDT time-out periods can be selected using the WDT postscaler. The WDT can also be used to wake the device from Sleep or Idle mode.

The following are some of the key features of the WDT module:

- · Configuration or software controlled
- User-configurable time-out period
- Can wake the device from Sleep or Idle mode

Figure 14-1 illustrates a block diagram of the WDT and Power-up timer.

### FIGURE 14-1: WATCHDOG TIMER AND POWER-UP TIMER BLOCK DIAGRAM



NOTES:

# 19.1 UART Control Registers

# TABLE 19-1: UART1 AND UART2 REGISTER MAP

| ess                      |                  |           | © Bits |         |        |       |        |       |       |            |             |         |       |             |        |      |        |       |           |
|--------------------------|------------------|-----------|--------|---------|--------|-------|--------|-------|-------|------------|-------------|---------|-------|-------------|--------|------|--------|-------|-----------|
| Virtual Addr<br>(BF80_#) | Register<br>Name | Bit Range | 31/15  | 30/14   | 29/13  | 28/12 | 27/11  | 26/10 | 25/9  | 24/8       | 23/7        | 22/6    | 21/5  | 20/4        | 19/3   | 18/2 | 17/1   | 16/0  | All Reset |
| 6000                     |                  | 31:16     |        |         | —      | —     | —      |       |       | —          |             | _       |       |             |        |      | —      |       | 0000      |
| 0000                     | OTWODE           | 15:0      | ON     | _       | SIDL   | IREN  | RTSMD  | -     | UEN   | <1:0>      | WAKE        | LPBACK  | ABAUD | RXINV       | BRGH   | PDSE | L<1:0> | STSEL | 0000      |
| 6010                     | 111STA(1)        | 31:16     | -      | —       | —      | —     | —      | -     | _     | ADM_EN     |             |         |       | ADDF        | R<7:0> |      |        |       | 0000      |
| 0010                     | UIUIA            | 15:0      | UTXISE | EL<1:0> | UTXINV | URXEN | UTXBRK | UTXEN | UTXBF | TRMT       | URXISI      | EL<1:0> | ADDEN | RIDLE       | PERR   | FERR | OERR   | URXDA | 0110      |
| 6020                     |                  | 31:16     | -      | —       | —      | —     | —      | -     | _     | _          | _           | —       | -     | -           | —      | —    | —      | —     | 0000      |
| 0020                     | UTIXILO          | 15:0      | -      | —       | —      | —     | —      | -     | _     |            |             |         | Tra   | insmit Regi | ster   |      |        |       | 0000      |
| 6030                     |                  | 31:16     |        | _       | —      | _     | _      |       | _     | _          |             | _       |       |             | _      | _    | _      | _     | 0000      |
| 0000                     | UIIVILO          | 15:0      | -      | —       | —      | —     | —      | -     | _     |            |             |         | Re    | ceive Regis | ster   |      |        |       | 0000      |
| 6040                     |                  | 31:16     | -      | —       | —      | —     | —      | -     | _     | _          | _           | —       | -     | -           | —      | —    | —      | —     | 0000      |
| 0040                     | OTBICO           | 15:0      |        |         |        |       |        |       | Bau   | d Rate Gen | erator Pres | caler   |       |             |        |      | -      |       | 0000      |
| 6200                     | 112MODE(1)       | 31:16     | -      | —       | —      | —     | —      | -     | _     | _          | _           | —       | -     | -           | —      | —    | —      | —     | 0000      |
| 0200                     | 02INIODE.        | 15:0      | ON     | —       | SIDL   | IREN  | RTSMD  | _     | UEN   | <1:0>      | WAKE        | LPBACK  | ABAUD | RXINV       | BRGH   | PDSE | L<1:0> | STSEL | 0000      |
| 6210                     | 112STA(1)        | 31:16     | _      | —       |        |       |        | _     | —     | ADM_EN     |             |         |       | ADDF        | R<7:0> |      | -      |       | 0000      |
| 0210                     | 02017            | 15:0      | UTXISE | EL<1:0> | UTXINV | URXEN | UTXBRK | UTXEN | UTXBF | TRMT       | URXISI      | EL<1:0> | ADDEN | RIDLE       | PERR   | FERR | OERR   | URXDA | 0110      |
| 6220                     | LI2TXREG         | 31:16     | _      | —       | —      |       |        | _     | —     | —          | _           | —       | —     |             | —      | —    | —      | —     | 0000      |
| 0220                     | 02TAILO          | 15:0      | _      |         | _      | _     | _      | _     | _     |            |             |         | Tra   | insmit Regi | ster   |      |        |       | 0000      |
| 6230                     |                  | 31:16     | -      | —       | —      | —     | —      | -     | _     | _          | _           | —       | -     | -           | —      | —    | —      | —     | 0000      |
| 0230                     | OZIVAREO         | 15:0      | _      |         | _      | _     | _      | _     | _     |            |             |         | Re    | ceive Regis | ster   |      |        |       | 0000      |
| 6240                     | U2BRG(1)         | 31:16     | _      | —       | —      |       |        | —     | —     | —          | _           | —       | —     | _           | —      | —    |        | —     | 0000      |
| 52-70                    | OZDINO.          | 15:0      |        |         |        |       |        |       | Bau   | d Rate Gen | erator Pres | caler   |       |             |        |      |        |       | 0000      |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

# PIC32MX1XX/2XX 28/36/44-PIN FAMILY

Figure 19-2 and Figure 19-3 illustrate typical receive and transmit timing for the UART module.







NOTES:

#### 22.0 **10-BIT ANALOG-TO-DIGITAL** CONVERTER (ADC)

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 17. "10-bit Analog-to-Digital Converter (ADC)" (DS60001104), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32).

The 10-bit Analog-to-Digital Converter (ADC) includes the following features:

- Successive Approximation Register (SAR) conversion
- · Up to 1 Msps conversion speed

**FIGURE 22-1:** 

- Up to 13 analog input pins
- External voltage reference input pins
- · One unipolar, differential Sample and Hold Amplifier (SHA)
- Automatic Channel Scan mode
- Selectable conversion trigger source
- · 16-word conversion result buffer
- Selectable buffer fill modes
- Eight conversion result format options
- · Operation during Sleep and Idle modes

A block diagram of the 10-bit ADC is illustrated in Figure 22-1. Figure 22-2 illustrates a block diagram of the ADC conversion clock period. The 10-bit ADC has up to 13 analog input pins, designated AN0-AN12. In addition, there are two analog input pins for external voltage reference connections. These voltage reference inputs may be shared with other analog input pins and may be common to other analog module references.



#### 5: This selection is only used with CTMU capacitive and time measurement.

ADC1 MODULE BLOCK DIAGRAM

# PIC32MX1XX/2XX 28/36/44-PIN FAMILY

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 15:8         | CSSL15            | CSSL14            | CSSL13            | CSSL12            | CSSL11            | CSSL10            | CSSL9            | CSSL8            |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7.0          | CSSL7             | CSSL6             | CSSL5             | CSSL4             | CSSL3             | CSSL2             | CSSL1            | CSSL0            |

#### REGISTER 22-5: AD1CSSL: ADC INPUT SCAN SELECT REGISTER

## Legend:

| Logena.           |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

bit 31-16 Unimplemented: Read as '0'

bit 15-0 CSSL<15:0>: ADC Input Pin Scan Selection bits<sup>(1,2)</sup>

1 = Select ANx for input scan

0 = Skip ANx for input scan

- **Note 1:** CSSL = ANx, where 'x' = 0-12; CSSL13 selects CTMU input for scan; CSSL14 selects IVREF for scan; CSSL15 selects Vss for scan.
  - 2: On devices with less than 13 analog inputs, all CSSLx bits can be selected; however, inputs selected for scan without a corresponding input on the device will convert to VREFL.

## 23.1 Comparator Control Registers

#### TABLE 23-1: COMPARATOR REGISTER MAP

| ess                      |                                 | 0         |       |       |       |       |       |       |      | В    | its  |        |      |      |      |       |       |       | ú         |
|--------------------------|---------------------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|--------|------|------|------|-------|-------|-------|-----------|
| Virtual Addr<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6   | 21/5 | 20/4 | 19/3 | 18/2  | 17/1  | 16/0  | All Reset |
| A000                     |                                 | 31:16     |       |       | _     |       |       | _     |      | —    | _    | —      | —    | —    | —    | —     |       |       | 0000      |
| A000                     | CINTCON                         | 15:0      | ON    | COE   | CPOL  | _     | _     | _     | _    | COUT | EVPO | L<1:0> | _    | CREF | -    | —     | CCH   | <1:0> | 00C3      |
| A010                     | CM2CON                          | 31:16     |       | _     | _     | _     | _     | _     | _    | _    | -    | _      | —    | —    | —    | —     | _     | _     | 0000      |
| AUTU                     | CIVIZCON                        | 15:0      | ON    | COE   | CPOL  | _     | _     | _     | _    | COUT | EVPO | L<1:0> | _    | CREF | -    | —     | CCH   | <1:0> | 00C3      |
| A020                     | CM3CON                          | 31:16     |       | _     | _     | _     | _     | _     | _    | _    | _    | _      | —    | —    | —    | —     | _     | _     | 0000      |
| A020                     | CINISCON                        | 15:0      | ON    | COE   | CPOL  | _     | _     | _     | _    | COUT | EVPO | L<1:0> | _    | CREF | -    | —     | CCH   | <1:0> | 00C3      |
| A060                     | CMSTAT                          | 31:16     | _     | _     | _     | _     | _     | _     |      | _    | _    | _      | _    | _    | _    | _     | _     | _     | 0000      |
| A000                     | CIVISTAI                        | 15:0      | _     | _     | SIDL  | _     | _     | _     | _    | _    | _    | _      | —    | —    | —    | C3OUT | C2OUT | C10UT | 0000      |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        | -                 | —                 | —                 | —                 | —                 | -                 | —                | —                |
| 22:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | -                 | —                 | —                 | —                 | —                 | -                 | —                | —                |
| 15.0         | U-0               | U-0               | R/W-0             | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.0         | -                 | —                 | SIDL              | —                 | —                 | -                 | —                | —                |
| 7.0          | U-0               | U-0               | U-0               | U-0               | U-0               | R-0               | R-0              | R-0              |
| 7.0          |                   | _                 | _                 | _                 | _                 | C3OUT             | C2OUT            | C10UT            |

#### REGISTER 23-2: CMSTAT: COMPARATOR STATUS REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-14 Unimplemented: Read as '0'

#### bit 13 SIDL: Stop in Idle Control bit

1 = All Comparator modules are disabled when the device enters Idle mode

0 = All Comparator modules continue to operate when the device enters Idle mode

#### bit 12-3 Unimplemented: Read as '0'

#### bit 2 C3OUT: Comparator Output bit

- 1 = Output of Comparator 3 is a '1'
- 0 = Output of Comparator 3 is a '0'

#### bit 1 C2OUT: Comparator Output bit

- 1 = Output of Comparator 2 is a '1'
- 0 = Output of Comparator 2 is a '0'

#### bit 0 **C1OUT:** Comparator Output bit

- 1 = Output of Comparator 1 is a '1'
- 0 = Output of Comparator 1 is a '0'

# 26.4.1 CONTROLLING CONFIGURATION CHANGES

Because peripherals can be disabled during run time, some restrictions on disabling peripherals are needed to prevent accidental configuration changes. PIC32 devices include two features to prevent alterations to enabled or disabled peripherals:

- Control register lock sequence
- · Configuration bit select lock

#### 26.4.1.1 Control Register Lock

Under normal operation, writes to the PMDx registers are not allowed. Attempted writes appear to execute normally, but the contents of the registers remain unchanged. To change these registers, they must be unlocked in hardware. The register lock is controlled by the Configuration bit, PMDLOCK (CFGCON<12>). Setting PMDLOCK prevents writes to the control registers; clearing PMDLOCK allows writes.

To set or clear PMDLOCK, an unlock sequence must be executed. Refer to **Section 6.** "**Oscillator**" (DS60001112) in the "*PIC32 Family Reference Manual*" for details.

#### 26.4.1.2 Configuration Bit Select Lock

As an additional level of safety, the device can be configured to prevent more than one write session to the PMDx registers. The Configuration bit, PMDL1WAY (DEVCFG3<28>), blocks the PMDLOCK bit from being cleared after it has been set once. If PMDLOCK remains set, the register unlock procedure does not execute, and the peripheral pin select control registers cannot be written to. The only way to clear the bit and re-enable PMD functionality is to perform a device Reset.

#### TABLE 30-4: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS

| DC CHARACTERISTICS                   |           |                                                                  |         | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-temp} \end{array}$ |       |       |            |  |  |
|--------------------------------------|-----------|------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------------|--|--|
| Param.<br>No. Symbol Characteristics |           |                                                                  | Min.    | Тур.                                                                                                                                                                                                                                                                                | Max.  | Units | Conditions |  |  |
| Operati                              | ng Voltag | e                                                                |         |                                                                                                                                                                                                                                                                                     |       |       |            |  |  |
| DC10                                 | Vdd       | Supply Voltage (Note 2)                                          | 2.3     |                                                                                                                                                                                                                                                                                     | 3.6   | V     | —          |  |  |
| DC12                                 | VDR       | RAM Data Retention Voltage<br>(Note 1)                           | 1.75    | _                                                                                                                                                                                                                                                                                   | —     | V     | —          |  |  |
| DC16                                 | VPOR      | VDD Start Voltage<br>to Ensure Internal Power-on Reset<br>Signal | 1.75    | _                                                                                                                                                                                                                                                                                   | 2.1   | V     | _          |  |  |
| DC17                                 | SVDD      | VDD Rise Rate<br>to Ensure Internal Power-on Reset<br>Signal     | 0.00005 | _                                                                                                                                                                                                                                                                                   | 0.115 | V/μs  | _          |  |  |

**Note 1:** This is the limit to which VDD can be lowered without losing RAM data.

2: Overall functional device operation at VBORMIN < VDD < VDDMIN is tested, but not characterized. All device Analog modules, such as ADC, etc., will function, but with degraded performance below VDDMIN. Refer to parameter BO10 in Table 30-11 for BOR values.



### TABLE 30-23: TIMER1 EXTERNAL CLOCK TIMING REQUIREMENTS

| AC CHARACTERISTICS <sup>(1)</sup> Star<br>Ope |           |                                                            |                                                                     | itandard Operating Conditions: 2.3V to 3.6V<br>unless otherwise stated)<br>Derating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial<br>$-40^{\circ}C \le TA \le +105^{\circ}C$ for V-temp |                                            |         |      |       |                               |
|-----------------------------------------------|-----------|------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------|------|-------|-------------------------------|
| Param.<br>No.                                 | Symbol    | Characteristics <sup>(2)</sup>                             |                                                                     |                                                                                                                                                                                                             | Min.                                       | Typical | Max. | Units | Conditions                    |
| TA10                                          | Т⊤хН      | TxCK<br>High Time                                          | Synchronous with prescale                                           |                                                                                                                                                                                                             | [(12.5 ns or 1 TPB)/N]<br>+ 25 ns          | —       | —    | ns    | Must also meet parameter TA15 |
|                                               |           |                                                            | Asynchronous, with prescaler                                        |                                                                                                                                                                                                             | 10                                         | —       |      | ns    | —                             |
| TA11                                          | ΤτxL      | TxCK<br>Low Time                                           | Synchronous,<br>with prescaler<br>Asynchronous,<br>with prescaler   |                                                                                                                                                                                                             | [(12.5 ns or 1 ТРв)/N]<br>+ 25 ns          | —       |      | ns    | Must also meet parameter TA15 |
|                                               |           |                                                            |                                                                     |                                                                                                                                                                                                             | 10 —                                       |         |      | ns    | —                             |
| TA15                                          | ΤτχΡ      | TxCK<br>Input Period                                       | Synchronous, with prescaler                                         |                                                                                                                                                                                                             | [(Greater of 25 ns or<br>2 TPB)/N] + 30 ns | -       | _    | ns    | VDD > 2.7V                    |
|                                               |           |                                                            |                                                                     |                                                                                                                                                                                                             | [(Greater of 25 ns or<br>2 TPB)/N] + 50 ns | —       | _    | ns    | VDD < 2.7V                    |
|                                               |           |                                                            | Asynchronous, with prescaler                                        |                                                                                                                                                                                                             | 20                                         | -       | _    | ns    | VDD > 2.7V<br>(Note 3)        |
|                                               |           |                                                            |                                                                     |                                                                                                                                                                                                             | 50                                         | -       | _    | ns    | VDD < 2.7V<br>(Note 3)        |
| OS60                                          | FT1       | SOSC1/T1C<br>Input Freque<br>(oscillator en<br>the TCS (T1 | CK Oscillator<br>uency Range<br>enabled by setting<br>TCON<1>) bit) |                                                                                                                                                                                                             | 32                                         | _       | 100  | kHz   | _                             |
| TA20                                          | TCKEXTMRL | Delay from E<br>Clock Edge t<br>Increment                  | External TxCK<br>to Timer                                           |                                                                                                                                                                                                             | _                                          | _       | 1    | Трв   | _                             |

**Note 1:** Timer1 is a Type A timer.

**2:** This parameter is characterized, but not tested in manufacturing.

**3:** N = Prescale Value (1, 8, 64, 256).

#### TABLE 30-41: CTMU CURRENT SOURCE SPECIFICATIONS

| DC CHARACTERISTICS |                                                            |                            | $\begin{array}{l} \mbox{Standard Operating Conditions (see Note 3):2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-temp} \end{array}$ |                      |       |                                  |                                  |  |
|--------------------|------------------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------|----------------------------------|----------------------------------|--|
| Param<br>No.       | Symbol                                                     | Characteristic             | Min.                                                                                                                                                                                                                                                                                              | Min. Typ. Max. Units |       |                                  | Conditions                       |  |
| CTMU CUR           | RENT SOUR                                                  | CE                         |                                                                                                                                                                                                                                                                                                   |                      |       |                                  |                                  |  |
| CTMUI1             | IOUT1                                                      | Base Range <sup>(1)</sup>  | _                                                                                                                                                                                                                                                                                                 | 0.55                 |       | μA                               | CTMUCON<9:8> = 01                |  |
| CTMUI2             | IOUT2                                                      | 10x Range <sup>(1)</sup>   | _                                                                                                                                                                                                                                                                                                 | 5.5                  | _     | μA                               | CTMUCON<9:8> = 10                |  |
| CTMUI3             | IOUT3                                                      | 100x Range <sup>(1)</sup>  | _                                                                                                                                                                                                                                                                                                 | 55                   |       | μA                               | CTMUCON<9:8> = 11                |  |
| CTMUI4             | IOUT4                                                      | 1000x Range <sup>(1)</sup> | _                                                                                                                                                                                                                                                                                                 | 550                  | _     | μA                               | CTMUCON<9:8> = 00                |  |
| CTMUFV1            | UFV1 VF Temperature Diode Forward Voltage <sup>(1,2)</sup> |                            |                                                                                                                                                                                                                                                                                                   | 0.598                | —     | V                                | TA = +25°C,<br>CTMUCON<9:8> = 01 |  |
|                    |                                                            |                            |                                                                                                                                                                                                                                                                                                   | 0.658                | —     | V                                | TA = +25°C,<br>CTMUCON<9:8> = 10 |  |
|                    |                                                            | _                          | 0.721                                                                                                                                                                                                                                                                                             | _                    | V     | TA = +25°C,<br>CTMUCON<9:8> = 11 |                                  |  |
| CTMUFV2            | TMUFV2 VFVR Temperature Diode Rate of                      |                            | —                                                                                                                                                                                                                                                                                                 | -1.92                |       | mV/ºC                            | CTMUCON<9:8> = 01                |  |
|                    |                                                            | Change <sup>(1,2)</sup>    | —                                                                                                                                                                                                                                                                                                 | -1.74                | _     | mV/ºC                            | CTMUCON<9:8> = 10                |  |
|                    |                                                            | _                          | -1.56                                                                                                                                                                                                                                                                                             |                      | mV/ºC | CTMUCON<9:8> = 11                |                                  |  |

**Note 1:** Nominal value at center point of current trim range (CTMUCON<15:10> = 000000).

**2:** Parameters are characterized but not tested in manufacturing. Measurements taken with the following conditions:

- VREF+ = AVDD = 3.3V
- ADC module configured for conversion speed of 500 ksps
- All PMD bits are cleared (PMDx = 0)
- Executing a while(1) statement
- Device operating from the FRC with no PLL
- **3:** The CTMU module is functional at VBORMIN < VDD < VDDMIN, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized.

### 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





|                          | MILLIMETERS |             |          |      |  |  |
|--------------------------|-------------|-------------|----------|------|--|--|
| Dimension                | Limits      | MIN         | NOM      | MAX  |  |  |
| Number of Pins           | N           | 28          |          |      |  |  |
| Pitch                    | е           |             | 1.27 BSC |      |  |  |
| Overall Height           | A           | -           | -        | 2.65 |  |  |
| Molded Package Thickness | A2          | 2.05        |          |      |  |  |
| Standoff §               | A1          | 0.10 - 0.30 |          |      |  |  |
| Overall Width            | E           | 10.30 BSC   |          |      |  |  |
| Molded Package Width     | E1          | 7.50 BSC    |          |      |  |  |
| Overall Length           | D           | 17.90 BSC   |          |      |  |  |
| Chamfer (Optional)       | h           | 0.25 - 0.75 |          |      |  |  |
| Foot Length              | L           | 0.40        | 0.40 -   |      |  |  |
| Footprint                | L1          | 1.40 REF    |          |      |  |  |
| Lead Angle               | Θ           | 0°          |          |      |  |  |
| Foot Angle               | φ           | 0° - 8°     |          |      |  |  |
| Lead Thickness           | С           | 0.18 - 0.33 |          |      |  |  |
| Lead Width               | b           | 0.31        | -        | 0.51 |  |  |
| Mold Draft Angle Top     | α           | 5° - 15°    |          |      |  |  |
| Mold Draft Angle Bottom  | β           | 5°          | -        | 15°  |  |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic

- 3. Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
- Dimensioning and tolerancing per ASME Y14.5M
  BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  REF: Reference Dimension, usually without tolerance, for information purposes only.
- 5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing C04-052C Sheet 2 of 2

# PIC32MX1XX/2XX 28/36/44-PIN FAMILY

# 36-Terminal Very Thin Thermal Leadless Array Package (TL) – 5x5x0.9 mm Body with Exposed Pad [VTLA]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





DETAIL A

|                                 | MILLIMETERS |               |      |       |  |  |
|---------------------------------|-------------|---------------|------|-------|--|--|
| Dimensior                       | Limits      | MIN           | NOM  | MAX   |  |  |
| Number of Pins                  | Ν           | N 36          |      |       |  |  |
| Number of Pins per Side         | ND          | 10            |      |       |  |  |
| Number of Pins per Side         | NE          | 8             |      |       |  |  |
| Pitch                           | е           | 0.50 BSC      |      |       |  |  |
| Overall Height                  | Α           | 0.80 0.90 1.0 |      |       |  |  |
| Standoff                        | A1          | 0.025         | -    | 0.075 |  |  |
| Overall Width                   | E           | 5.00 BSC      |      |       |  |  |
| Exposed Pad Width               | E2          | 3.60 3.75 3   |      |       |  |  |
| Overall Length                  | D           | 5.00 BSC      |      |       |  |  |
| Exposed Pad Length              | D2          | 3.60 3.75 3.9 |      |       |  |  |
| Contact Width                   | b           | 0.20          | 0.25 | 0.30  |  |  |
| Contact Length                  | L           | 0.20          | 0.25 | 0.30  |  |  |
| Contact-to-Exposed Pad K 0.20 - |             |               |      |       |  |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-187C Sheet 2 of 2