



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Obsolete                                                                       |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | MIPS32® M4K™                                                                   |
| Core Size                  | 32-Bit Single-Core                                                             |
| Speed                      | 40MHz                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART                           |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT                   |
| Number of I/O              | 35                                                                             |
| Program Memory Size        | 32KB (32K x 8)                                                                 |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 8K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                    |
| Data Converters            | A/D 13x10b                                                                     |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 44-VFTLA Exposed Pad                                                           |
| Supplier Device Package    | 44-VTLA (6x6)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx120f032d-i-tl |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 3.2 Architecture Overview

The MIPS32 M4K processor core contains several logic blocks working together in parallel, providing an efficient high-performance computing engine. The following blocks are included with the core:

- Execution Unit
- Multiply/Divide Unit (MDU)
- System Control Coprocessor (CP0)
- Fixed Mapping Translation (FMT)
- Dual Internal Bus interfaces
- Power Management
- MIPS16e<sup>®</sup> Support
- · Enhanced JTAG (EJTAG) Controller

### 3.2.1 EXECUTION UNIT

The MIPS32 M4K processor core execution unit implements a load/store architecture with single-cycle ALU operations (logical, shift, add, subtract) and an autonomous multiply/divide unit. The core contains thirty-two 32-bit General Purpose Registers (GPRs) used for integer operations and address calculation. The register file consists of two read ports and one write port and is fully bypassed to minimize operation latency in the pipeline.

The execution unit includes:

- · 32-bit adder used for calculating the data address
- Address unit for calculating the next instruction address
- Logic for branch determination and branch target address calculation
- · Load aligner
- Bypass multiplexers used to avoid stalls when executing instruction streams where data producing instructions are followed closely by consumers of their results
- Leading Zero/One detect unit for implementing the CLZ and CLO instructions
- Arithmetic Logic Unit (ALU) for performing bitwise logical operations
- Shifter and store aligner

### 3.2.2 MULTIPLY/DIVIDE UNIT (MDU)

The MIPS32 M4K processor core includes a Multiply/Divide Unit (MDU) that contains a separate pipeline for multiply and divide operations. This pipeline operates in parallel with the Integer Unit (IU) pipeline and does not stall when the IU pipeline stalls. This allows MDU operations to be partially masked by system stalls and/or other integer unit instructions.

The high-performance MDU consists of a 32x16 booth recoded multiplier, result/accumulation registers (HI and LO), a divide state machine, and the necessary multiplexers and control logic. The first number shown ('32' of 32x16) represents the *rs* operand. The second number ('16' of 32x16) represents the *rt* operand. The PIC32 core only checks the value of the latter (*rt*) operand to determine how many times the operation must pass through the multiplier. The 16x16 and 32x16 operations pass through the multiplier once. A 32x32 operation passes through the multiplier twice.

The MDU supports execution of one 16x16 or 32x16 multiply operation every clock cycle; 32x32 multiply operations can be issued every other clock cycle. Appropriate interlocks are implemented to stall the issuance of back-to-back 32x32 multiply operations. The multiply operand size is automatically determined by logic built into the MDU.

Divide operations are implemented with a simple 1 bit per clock iterative algorithm. An early-in detection checks the sign extension of the dividend (*rs*) operand. If *rs* is 8 bits wide, 23 iterations are skipped. For a 16-bit wide *rs*, 15 iterations are skipped and for a 24-bit wide *rs*, 7 iterations are skipped. Any attempt to issue a subsequent MDU instruction while a divide is still active causes an IU pipeline stall until the divide operation is completed.

Table 3-1 lists the repeat rate (peak issue rate of cycles until the operation can be reissued) and latency (number of cycles until a result is available) for the PIC32 core multiply and divide instructions. The approximate latency and repeat rates are listed in terms of pipeline clocks.

# TABLE 3-1:MIPS32<sup>®</sup> M4K<sup>®</sup> PROCESSOR CORE HIGH-PERFORMANCE INTEGERMULTIPLY/DIVIDE UNIT LATENCIES AND REPEAT RATES

| Opcode                  | Operand Size (mul rt) (div rs) | Latency | Repeat Rate |
|-------------------------|--------------------------------|---------|-------------|
| MULT/MULTU, MADD/MADDU, | 16 bits                        | 1       | 1           |
| MSUB/MSUBU              | 32 bits                        | 2       | 2           |
| MUL                     | 16 bits                        | 2       | 1           |
|                         | 32 bits                        | 3       | 2           |
| DIV/DIVU                | 8 bits                         | 12      | 11          |
|                         | 16 bits                        | 19      | 18          |
|                         | 24 bits                        | 26      | 25          |
|                         | 32 bits                        | 33      | 32          |



### FIGURE 4-4: MEMORY MAP ON RESET FOR PIC32MX150/250 DEVICES (32 KB RAM, 128 KB FLASH)

2: The size of this memory region is programmable (see Section 3. "Memory Organization" (DS60001115) in the "*PIC32 Family Reference Manual*") and can be changed by initialization code provided by end-user development tools (refer to the specific development tool documentation for information).

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|
| 21.24        | W-0               | W-0               | W-0               | W-0               | W-0               | W-0               | W-0              | W-0              |  |  |  |
| 31.24        | NVMKEY<31:24>     |                   |                   |                   |                   |                   |                  |                  |  |  |  |
| 00.10        | W-0               | W-0               | W-0               | W-0               | W-0               | W-0               | W-0              | W-0              |  |  |  |
| 23:10        |                   |                   |                   | NVMKE             | Y<23:16>          |                   |                  |                  |  |  |  |
| 45.0         | W-0               | W-0               | W-0               | W-0               | W-0               | W-0               | W-0              | W-0              |  |  |  |
| 15:8         |                   |                   |                   | NVMKI             | EY<15:8>          |                   |                  |                  |  |  |  |
| 7:0          | W-0               | W-0               | W-0               | W-0               | W-0               | W-0               | W-0              | W-0              |  |  |  |
| 7:0          | NVMKEY<7:0>       |                   |                   |                   |                   |                   |                  |                  |  |  |  |

### REGISTER 5-2: NVMKEY: PROGRAMMING UNLOCK REGISTER

### Legend:

| Legena.           |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

### bit 31-0 NVMKEY<31:0>: Unlock Register bits

These bits are write-only, and read as '0' on any read

Note: This register is used as part of the unlock sequence to prevent inadvertent writes to the PFM.

### REGISTER 5-3: NVMADDR: FLASH ADDRESS REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 24.24        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 31:24        |                   |                   |                   | NVMAD             | DR<31:24>         |                   |                  |                  |  |  |
| 00.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 23:10        |                   |                   |                   | NVMAD             | DR<23:16>         |                   |                  |                  |  |  |
| 15.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 10.0         | NVMADDR<15:8>     |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 7:0          | NVMADDR<7:0>      |                   |                   |                   |                   |                   |                  |                  |  |  |

| Legend:           |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

bit 31-0 NVMADDR<31:0>: Flash Address bits

Bulk/Chip/PFM Erase: Address is ignored. Page Erase: Address identifies the page to erase. Row Program: Address identifies the row to program. Word Program: Address identifies the word to program.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 24.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 31.24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |  |  |
| 22:16        | U-0               | R-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 23.10        | —                 |                   | _                 | _                 | _                 | _                 | _                | _                |  |  |
| 45.0         | U-0               | R-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 15:8         | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |  |  |
| 7.0          | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 7:0          | _                 | _                 | TUN<5:0>(1)       |                   |                   |                   |                  |                  |  |  |

### REGISTER 8-2: OSCTUN: FRC TUNING REGISTER

### Legend:

| Logonal           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

### bit 31-6 Unimplemented: Read as '0'

**Note 1:** OSCTUN functionality has been provided to help customers compensate for temperature effects on the FRC frequency over a wide range of temperatures. The tuning step size is an approximation, and is neither characterized, nor tested.

Note: Writes to this register require an unlock sequence. Refer to Section 6. "Oscillator" (DS60001112) in the "PIC32 Family Reference Manual" for details.

### 9.1 DMA Control Registers

### TABLE 9-1: DMA GLOBAL REGISTER MAP

| ess                      |                                 | 0         |       |       |       |         |         |       |      | Bi       | ts      |      |      |      |      |      |           |      | 6         |
|--------------------------|---------------------------------|-----------|-------|-------|-------|---------|---------|-------|------|----------|---------|------|------|------|------|------|-----------|------|-----------|
| Virtual Addr<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12   | 27/11   | 26/10 | 25/9 | 24/8     | 23/7    | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1      | 16/0 | All Reset |
| 2000                     |                                 | 31:16     | _     | -     | _     | —       | —       | —     | —    | _        | _       | —    | —    | —    | _    | —    | —         | _    | 0000      |
| 3000                     | DIVIACON                        | 15:0      | ON    | —     | —     | SUSPEND | DMABUSY | _     | _    | _        | _       | _    | —    | _    | —    | —    | —         | —    | 0000      |
| 3010                     | DMASTAT                         | 31:16     | —     | -     | —     | —       | _       | _     | _    | _        | _       | _    | _    | _    | _    | —    | _         | —    | 0000      |
| 3010                     | DIVIASTAT                       | 15:0      |       |       | _     | _       | _       | _     | _    | _        | _       | _    | _    | _    | RDWR | DI   | MACH<2:0> | (2)  | 0000      |
| 3020                     |                                 | 31:16     |       |       |       |         |         |       |      |          | D-31.05 |      |      |      |      |      |           |      | 0000      |
| 3020                     | DIVIAADDIN                      | 15:0      |       |       |       |         |         |       |      | DIVIAADL | N<51.02 |      |      |      |      |      |           |      | 0000      |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

### TABLE 9-2: DMA CRC REGISTER MAP

| ess                      |                                 |           |       |       |       |        |       |           |      | В     | its      |        |        |      |      |      |          |      |            |
|--------------------------|---------------------------------|-----------|-------|-------|-------|--------|-------|-----------|------|-------|----------|--------|--------|------|------|------|----------|------|------------|
| Virtual Addr<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12  | 27/11 | 26/10     | 25/9 | 24/8  | 23/7     | 22/6   | 21/5   | 20/4 | 19/3 | 18/2 | 17/1     | 16/0 | All Resets |
| 2020                     | DCBCCON                         | 31:16     | —     | —     | BYTC  | )<1:0> | WBO   | —         | —    | BITO  | _        | —      | _      | _    | _    | _    | _        | _    | 0000       |
| 3030                     | DCRCCON                         | 15:0      | _     | _     | _     |        |       | PLEN<4:0> | •    |       | CRCEN    | CRCAPP | CRCTYP | —    | _    | C    | RCCH<2:0 | >    | 0000       |
| 2040                     |                                 | 31:16     |       |       |       |        |       |           |      |       | TA-21.05 |        |        |      |      |      |          |      | 0000       |
| 3040                     | DCRCDAIA                        | 15:0      |       |       |       |        |       |           |      |       |          |        |        |      |      |      |          |      |            |
| 2050                     | DCBCVOB                         | 31:16     |       |       |       |        |       |           |      | DCBCV | D-21:05  |        |        |      |      |      |          |      | 0000       |
| 3050                     | DUNUAUR                         | 15:0      |       |       |       |        |       |           |      | DURUN | 51.02    |        |        |      |      |      |          |      | 0000       |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

NOTES:



| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1       | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------------|------------------|
| 21.24        | U-0                    | U-0              |
| 31.24        | —                 | —                 | —                 | —                 | —                 | —                 | —                      | —                |
| 22:16        | U-0                    | U-0              |
| 23.10        | —                 | —                 | —                 | —                 | —                 | —                 | —                      | —                |
| 15.0         | U-0                    | U-0              |
| 15.0         | —                 | —                 | —                 | —                 | —                 | —                 | —                      | —                |
|              | R/WC-0, HS             | R/WC-0, HS       |
| 7:0          | BISEE             | BMYEE             |                   |                   |                   |                   | CRC5EF <sup>(4)</sup>  | DIDEE            |
|              | DIGLI             | DIVIALI           |                   | DIOLI             |                   | GINGTOLI          | EOFEF <sup>(3,5)</sup> |                  |

### REGISTER 10-8: U1EIR: USB ERROR INTERRUPT STATUS REGISTER

| Legend:           | WC = Write '1' to clear | HS = Hardware Settable I  | oit                |
|-------------------|-------------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit        | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set        | '0' = Bit is cleared      | x = Bit is unknown |

- bit 31-8 Unimplemented: Read as '0'
- bit 7 BTSEF: Bit Stuff Error Flag bit
  - 1 = Packet rejected due to bit stuff error
  - 0 = Packet accepted
- bit 6 BMXEF: Bus Matrix Error Flag bit
  - 1 = The base address, of the Buffer Descriptor Table, or the address of an individual buffer pointed to by a Buffer Descriptor Table entry, is invalid.
  - 0 = No address error
- bit 5 DMAEF: DMA Error Flag bit<sup>(1)</sup>
  - 1 = USB DMA error condition detected
  - 0 = No DMA error
- bit 4 BTOEF: Bus Turnaround Time-Out Error Flag bit<sup>(2)</sup>
  - 1 = Bus turnaround time-out has occurred
  - 0 = No bus turnaround time-out
- bit 3 **DFN8EF:** Data Field Size Error Flag bit
  - 1 = Data field received is not an integral number of bytes
  - 0 = Data field received is an integral number of bytes
- bit 2 CRC16EF: CRC16 Failure Flag bit
  - 1 = Data packet rejected due to CRC16 error
  - 0 = Data packet accepted
- **Note 1:** This type of error occurs when the module's request for the DMA bus is not granted in time to service the module's demand for memory, resulting in an overflow or underflow condition, and/or the allocated buffer size is not sufficient to store the received data packet causing it to be truncated.
  - **2:** This type of error occurs when more than 16-bit-times of Idle from the previous End-of-Packet (EOP) has elapsed.
  - **3:** This type of error occurs when the module is transmitting or receiving data and the SOF counter has reached zero.
  - 4: Device mode.
  - 5: Host mode.

#### 15.1 **Input Capture Control Registers**

| AB                       | LE 15-1:         | IN            | PUT CA            | PTURE                                                 | E 1-INPU |       | URE 5 | REGIST | ER MA | 2      |        |      |      |      |       |      |         |
|--------------------------|------------------|---------------|-------------------|-------------------------------------------------------|----------|-------|-------|--------|-------|--------|--------|------|------|------|-------|------|---------|
| ess                      |                  |               |                   |                                                       |          |       |       |        |       | Bi     | ts     |      |      |      |       |      |         |
| Virtual Addr<br>(BF80_#) | Register<br>Name | Bit Range     | 31/15             | 30/14                                                 | 29/13    | 28/12 | 27/11 | 26/10  | 25/9  | 24/8   | 23/7   | 22/6 | 21/5 | 20/4 | 19/3  | 18/2 | 17/1    |
| 2000                     |                  | 31:16         |                   |                                                       |          | —     | —     | _      | —     |        |        |      |      |      | —     |      | —       |
| 2000                     | IC ICON.         | 15:0          | ON                |                                                       | SIDL     | _     | —     | _      | FEDGE | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0 |
| 2010                     | IC1BUF           | 31:16<br>15:0 |                   | IC1BUF<31:0>                                          |          |       |       |        |       |        |        |      |      |      |       |      |         |
| 2200                     | 10200N(1)        | 31:16         | _                 | _                                                     | _        | —     | —     | _      | —     | —      | _      | _    | -    | _    | —     | —    | _       |
|                          | 1020011          | 15:0          | ON                | ON - SIDL FEDGE C32 ICTMR ICI<1:0> ICOV ICBNE ICM<2:0 |          |       |       |        |       |        |        |      |      |      |       |      |         |
| 2210                     | IC2BUF           | 31:16<br>15:0 | i<br>IC2BUF<31:0> |                                                       |          |       |       |        |       |        |        |      |      |      |       |      |         |
| 2400                     |                  | 31:16         | —                 | —                                                     | _        | _     | _     | _      | _     | —      | _      | —    | _    | —    | _     | —    | _       |
| 2400                     | IC3CON /         | 15:0          | ON                | _                                                     | SIDL     | —     | —     | _      | FEDGE | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0 |
| 2410                     | IC3BUF           | 31:16<br>15:0 |                   |                                                       |          |       |       |        |       | IC3BUF | <31:0> |      |      |      |       |      |         |
| 2600                     |                  | 31:16         | _                 |                                                       | _        | -     | -     |        | —     | —      | _      |      |      |      | —     | —    | _       |
| 2000                     | 1040011          | 15:0          | ON                | —                                                     | SIDL     | —     | —     | —      | FEDGE | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0 |
| 2610                     | IC4BUF           | 31:16<br>15:0 | IC4BUF<31:0>      |                                                       |          |       |       |        |       |        |        |      |      |      |       |      |         |
| 2800                     |                  | 31:16         | _                 |                                                       | _        | -     | -     |        | —     | —      | _      |      |      |      | —     | —    | —       |
| 2000                     | 1000010          | 15:0          | ON                | _                                                     | SIDL     | —     | _     | _      | FEDGE | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0 |
| 2810                     | IC5BUF           | 31:16<br>15:0 |                   |                                                       |          |       |       |        |       | IC5BUF | <31:0> |      |      |      |       |      |         |

#### T

Legend:

This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Note 1:

All Resets

0000

0000 xxxx xxxx 0000 0000 xxxx xxxx 0000 0000 xxxx xxxx 0000 0000 xxxx xxxx 0000 0000 xxxx xxxx

16/0

—

### 19.1 UART Control Registers

### TABLE 19-1: UART1 AND UART2 REGISTER MAP

| ess                      |                      | a         | Bits   |                               |        |       |        |       |       |            |             |         |       |             |        |      |        |       |           |
|--------------------------|----------------------|-----------|--------|-------------------------------|--------|-------|--------|-------|-------|------------|-------------|---------|-------|-------------|--------|------|--------|-------|-----------|
| Virtual Addr<br>(BF80_#) | Register<br>Name     | Bit Range | 31/15  | 30/14                         | 29/13  | 28/12 | 27/11  | 26/10 | 25/9  | 24/8       | 23/7        | 22/6    | 21/5  | 20/4        | 19/3   | 18/2 | 17/1   | 16/0  | All Reset |
| 6000                     |                      | 31:16     |        |                               | —      | —     | —      |       |       | —          |             | _       |       |             |        |      | —      |       | 0000      |
| 0000                     | OTWODE               | 15:0      | ON     | _                             | SIDL   | IREN  | RTSMD  | -     | UEN   | <1:0>      | WAKE        | LPBACK  | ABAUD | RXINV       | BRGH   | PDSE | L<1:0> | STSEL | 0000      |
| 6010                     | 111STA(1)            | 31:16     | -      | —                             | —      | —     | —      | -     | —     | ADM_EN     |             |         |       | ADDF        | R<7:0> |      |        |       | 0000      |
| 0010                     | UIUIA                | 15:0      | UTXISE | EL<1:0>                       | UTXINV | URXEN | UTXBRK | UTXEN | UTXBF | TRMT       | URXISI      | EL<1:0> | ADDEN | RIDLE       | PERR   | FERR | OERR   | URXDA | 0110      |
| 6020                     | U1TXREG              | 31:16     | -      | —                             | —      | —     | —      | -     | —     | _          | _           | —       | -     | -           | —      | —    | —      | —     | 0000      |
| 0020                     |                      | 15:0      | -      | —                             | —      | —     | —      | -     | —     |            |             |         | Tra   | insmit Regi | ster   |      |        |       | 0000      |
| 6030                     |                      | 31:16     |        | _                             | —      | _     | _      |       | _     | _          |             | _       |       |             | _      | _    | _      | _     | 0000      |
|                          | 0                    | 15:0      | -      | —                             | —      | —     | —      | -     | —     |            |             |         | Re    | ceive Regis | ster   |      |        |       | 0000      |
| 6040                     | U1BRG <sup>(1)</sup> | 31:16     | -      | —                             | —      | —     | —      | -     | —     | _          | _           | —       | -     | -           | —      | —    | —      | —     | 0000      |
| 0040                     |                      | 15:0      |        | Baud Rate Generator Prescaler |        |       |        |       |       |            |             |         |       |             | 0000   |      |        |       |           |
| 6200                     | 112MODE(1)           | 31:16     | -      | —                             | —      | —     | —      | -     | —     | _          | _           | —       | -     | -           | —      | —    | —      | —     | 0000      |
| 0200                     | 02INIODE.            | 15:0      | ON     | —                             | SIDL   | IREN  | RTSMD  | _     | UEN   | <1:0>      | WAKE        | LPBACK  | ABAUD | RXINV       | BRGH   | PDSE | L<1:0> | STSEL | 0000      |
| 6210                     | 112STA(1)            | 31:16     | _      | —                             | —      |       |        | _     | —     | ADM_EN     |             |         |       | ADDF        | R<7:0> |      | -      |       | 0000      |
| 0210                     | 02017                | 15:0      | UTXISE | EL<1:0>                       | UTXINV | URXEN | UTXBRK | UTXEN | UTXBF | TRMT       | URXISI      | EL<1:0> | ADDEN | RIDLE       | PERR   | FERR | OERR   | URXDA | 0110      |
| 6220                     | LI2TXREG             | 31:16     | _      | —                             | —      |       |        | _     | —     | —          | _           | —       | —     |             | —      | —    | —      | —     | 0000      |
| 0220                     | 02TAILO              | 15:0      | _      |                               | _      | _     | _      | _     | —     |            |             |         | Tra   | insmit Regi | ster   |      |        |       | 0000      |
| 6230                     |                      | 31:16     | -      | —                             | —      | —     | —      | -     | —     | _          | _           | —       | -     | -           | —      | —    | —      | —     | 0000      |
| 0230                     | OZIVAREO             | 15:0      | _      |                               | _      | _     | _      | _     | —     |            |             |         | Re    | ceive Regis | ster   |      |        |       | 0000      |
| 6240                     | U2BRG(1)             | 31:16     | _      | —                             | —      |       |        | —     | —     | —          | _           | —       | —     | _           | —      | —    |        | —     | 0000      |
| 0240                     | OZDINO.              | 15:0      |        |                               |        |       |        |       | Bau   | d Rate Gen | erator Pres | caler   |       |             |        |      |        |       | 0000      |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

### REGISTER 21-2: RTCALRM: RTC ALARM CONTROL REGISTER (CONTINUED)

bit 7-0 ARPT<7:0>: Alarm Repeat Counter Value bits<sup>(2)</sup> 11111111 = Alarm will trigger 256 times

> 00000000 = Alarm will trigger one time The counter decrements on any alarm event. The counter only rolls over from 0x00 to 0xFF if CHIME = 1.

- **Note 1:** Hardware clears the ALRMEN bit anytime the alarm event occurs, when ARPT<7:0> = 00 and CHIME = 0.
  - 2: This field should not be written when the RTCC ON bit = '1' (RTCCON<15>) and ALRMSYNC = 1.
  - 3: This assumes a CPU read will execute in less than 32 PBCLKs.

Note: This register is reset only on a Power-on Reset (POR).

| Bit<br>Range | Bit<br>31/23/15/7                 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4                       | Bit<br>27/19/11/3 | Bit<br>26/18/10/2                  | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-----------------------------------|-------------------|-------------------|-----------------------------------------|-------------------|------------------------------------|------------------|------------------|--|--|
| 24.24        | R/W-x                             | R/W-x             | R/W-x             | R/W-x                                   | R/W-x             | R/W-x                              | R/W-x            | R/W-x            |  |  |
| 31:24        |                                   | YEAR1             | 0<3:0>            |                                         |                   | YEAR01<3:0>                        |                  |                  |  |  |
| 00.40        | U-0                               | U-0               | U-0               | R/W-x                                   | R/W-x             | R/W-x                              | R/W-x            | R/W-x            |  |  |
| 23:16        | —                                 | —                 | —                 | MONTH10                                 |                   | MONTH                              | 01<3:0>          |                  |  |  |
| 45.0         | U-0                               | U-0               | R/W-x             | R/W-x                                   | R/W-x             | R/W-x                              | R/W-x            | R/W-x            |  |  |
| 15:8         | _                                 | —                 | DAY1              | )<1:0>                                  |                   | DAY01                              | <3:0>            |                  |  |  |
| 7.0          | U-0                               | U-0               | U-0               | U-0                                     | U-0               | R/W-x                              | R/W-x            | R/W-x            |  |  |
| 7:0          | —                                 | —                 | —                 | —                                       | —                 | V                                  | VDAY01<2:0       | DAY01<2:0>       |  |  |
|              | •                                 |                   |                   |                                         |                   |                                    |                  |                  |  |  |
| Legend:      |                                   |                   |                   |                                         |                   |                                    |                  |                  |  |  |
| R = Read     | R = Readable bit W = Writable bit |                   |                   |                                         |                   | U = Unimplemented bit, read as '0' |                  |                  |  |  |
| -n = Value   | e at POR                          |                   | '1' = Bit is se   | '0' = Bit is cleared x = Bit is unknown |                   |                                    |                  |                  |  |  |

### REGISTER 21-4: RTCDATE: RTC DATE VALUE REGISTER

bit 31-28 YEAR10<3:0>: Binary-Coded Decimal Value of Years bits, 10s place digit; contains a value from 0 to 9

bit 27-24 **YEAR01<3:0>:** Binary-Coded Decimal Value of Years bits, 1s place digit; contains a value from 0 to 9 bit 23-21 **Unimplemented:** Read as '0'

bit 20 **MONTH10:** Binary-Coded Decimal Value of Months bits, 10s place digit; contains a value of 0 or 1

bit 19-16 **MONTH01<3:0>:** Binary-Coded Decimal Value of Months bits, 1s place digit; contains a value from 0 to 9 bit 15-14 **Unimplemented:** Read as '0'

bit 13-12 DAY10<1:0>: Binary-Coded Decimal Value of Days bits, 10s place digit; contains a value of 0 to 3

bit 11-8 DAY01<3:0>: Binary-Coded Decimal Value of Days bits, 1s place digit; contains a value from 0 to 9

bit 7-3 **Unimplemented:** Read as '0'

bit 2-0 WDAY01<2:0>: Binary-Coded Decimal Value of Weekdays bits; contains a value from 0 to 6

**Note:** This register is only writable when RTCWREN = 1 (RTCCON<3>).

#### 22.0 **10-BIT ANALOG-TO-DIGITAL CONVERTER (ADC)**

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 17. "10-bit Analog-to-Digital Converter (ADC)" (DS60001104), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32).

The 10-bit Analog-to-Digital Converter (ADC) includes the following features:

- Successive Approximation Register (SAR) conversion
- · Up to 1 Msps conversion speed

**FIGURE 22-1:** 

- Up to 13 analog input pins
- External voltage reference input pins
- · One unipolar, differential Sample and Hold Amplifier (SHA)
- Automatic Channel Scan mode
- Selectable conversion trigger source
- · 16-word conversion result buffer
- Selectable buffer fill modes
- Eight conversion result format options
- · Operation during Sleep and Idle modes

A block diagram of the 10-bit ADC is illustrated in Figure 22-1. Figure 22-2 illustrates a block diagram of the ADC conversion clock period. The 10-bit ADC has up to 13 analog input pins, designated AN0-AN12. In addition, there are two analog input pins for external voltage reference connections. These voltage reference inputs may be shared with other analog input pins and may be common to other analog module references.



### 5: This selection is only used with CTMU capacitive and time measurement.

ADC1 MODULE BLOCK DIAGRAM

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5   | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|---------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | U-0               | U-0               | U-0                 | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        | —                 | —                 | —                   | —                 | —                 | —                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0                 | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:10        | —                 | —                 | —                   | —                 | —                 | —                 | —                | —                |
| 45.0         | R/W-0             | R/W-0             | R/W-0               | U-0               | U-0               | U-0               | U-0              | R-0              |
| 15:8         | ON <sup>(1)</sup> | COE               | CPOL <sup>(2)</sup> | —                 | —                 | —                 | —                | COUT             |
| 7.0          | R/W-1             | R/W-1             | U-0                 | R/W-0             | U-0               | U-0               | R/W-1            | R/W-1            |
| 7:0          | EVPOL             | _<1:0>            | _                   | CREF              | _                 | _                 | CCH              | <1:0>            |

### REGISTER 23-1: CMXCON: COMPARATOR CONTROL REGISTER

### Legend:

| 5                 |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

### bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** Comparator ON bit<sup>(1)</sup>
  - 1 = Module is enabled. Setting this bit does not affect the other bits in this register
  - 0 = Module is disabled and does not consume current. Clearing this bit does not affect the other bits in this register
- bit 14 **COE:** Comparator Output Enable bit
  - 1 = Comparator output is driven on the output CxOUT pin
  - 0 = Comparator output is not driven on the output CxOUT pin
- bit 13 **CPOL:** Comparator Output Inversion bit<sup>(2)</sup>
  - 1 = Output is inverted
  - 0 = Output is not inverted
- bit 12-9 Unimplemented: Read as '0'
- bit 8 **COUT:** Comparator Output bit
  - 1 = Output of the Comparator is a '1'
  - 0 = Output of the Comparator is a '0'
- bit 7-6 **EVPOL<1:0>:** Interrupt Event Polarity Select bits
  - 11 = Comparator interrupt is generated on a low-to-high or high-to-low transition of the comparator output
  - 10 = Comparator interrupt is generated on a high-to-low transition of the comparator output
  - 01 = Comparator interrupt is generated on a low-to-high transition of the comparator output
  - 00 = Comparator interrupt generation is disabled
- bit 5 Unimplemented: Read as '0'
- bit 4 CREF: Comparator Positive Input Configure bit
  - 1 = Comparator non-inverting input is connected to the internal CVREF
  - 0 = Comparator non-inverting input is connected to the CXINA pin
- bit 3-2 Unimplemented: Read as '0'
- bit 1-0 CCH<1:0>: Comparator Negative Input Select bits for Comparator
  - 11 = Comparator inverting input is connected to the IVREF
  - 10 = Comparator inverting input is connected to the CxIND pin
  - 01 = Comparator inverting input is connected to the CxINC pin
  - 00 = Comparator inverting input is connected to the CxINB pin
- **Note 1:** When using the 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.
  - 2: Setting this bit will invert the signal to the comparator interrupt generator as well. This will result in an interrupt being generated on the opposite edge from the one selected by EVPOL<1:0>.

| DC CHA        | RACTERIS                    | TICS         | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |                                                     |                         |  |  |  |  |
|---------------|-----------------------------|--------------|------------------------------------------------------|-----------------------------------------------------|-------------------------|--|--|--|--|
| Param.<br>No. | Typical <sup>(2)</sup>      | Max.         | Units                                                | Conditions                                          |                         |  |  |  |  |
| Power-D       | Down Curre                  | nt (IPD) (No | otes 1, 5)                                           |                                                     |                         |  |  |  |  |
| DC40k         | 44                          | 70           | μA                                                   | -40°C<br>+25°C                                      |                         |  |  |  |  |
| DC40I         | 44                          | 70           | μA                                                   |                                                     |                         |  |  |  |  |
| DC40n         | 168                         | 259          | μA                                                   | +85°C                                               | Base Fower-Down Guiteni |  |  |  |  |
| DC40m         | 335                         | 536          | μA                                                   | +105°C                                              |                         |  |  |  |  |
| Module        | Module Differential Current |              |                                                      |                                                     |                         |  |  |  |  |
| DC41e         | 5                           | 20           | μA                                                   | 3.6V Watchdog Timer Current: △IwDT (Note 3)         |                         |  |  |  |  |
| DC42e         | 23                          | 50           | μA                                                   | 3.6V RTCC + Timer1 w/32 kHz Crystal: ΔIRTCC (Note 3 |                         |  |  |  |  |
| DC43d         | 1000                        | 1100         | μA                                                   | 3.6V ADC: ∆IADC (Notes 3,4)                         |                         |  |  |  |  |

### TABLE 30-7: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD)

**Note 1:** The test conditions for IPD current measurements are as follows:

Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required)

OSC2/CLKO is configured as an I/O input pin

• USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8

• CPU is in Sleep mode, and SRAM data memory Wait states = 1

• No peripheral modules are operating, (ON bit = 0), but the associated PMD bit is set

• WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled

• All I/O pins are configured as inputs and pulled to Vss

• MCLR = VDD

• RTCC and JTAG are disabled

2: Data in the "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

- **3:** The △ current is the additional current consumed when the module is enabled. This current should be added to the base IPD current.
- 4: Test conditions for ADC module differential current are as follows: Internal ADC RC oscillator enabled.
- 5: IPD electrical characteristics for devices with 256 KB Flash are only provided as Preliminary information.

#### FIGURE 30-10: SPIx MODULE MASTER MODE (CKE = 0) TIMING CHARACTERISTICS SCKx (CKP = 0) SP11 SP10 SP21 SP20 SCKx (CKP = 1) SP35 SP20 SP21 SDOx MSb Bit 14 -1 LSb **SP31** SP30 SDIx LSb In MSb In Bit 14 SP40 'SP41' Note: Refer to Figure 30-1 for load conditions.

### TABLE 30-28: SPIx MASTER MODE (CKE = 0) TIMING REQUIREMENTS

| АС СНА        | ARACTERIST            | TICS                                       | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-temp} \end{array}$ |                        |      |       |                    |  |
|---------------|-----------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-------|--------------------|--|
| Param.<br>No. | Symbol                | Characteristics <sup>(1)</sup>             | Min.                                                                                                                                                                                                                                                                                  | Typical <sup>(2)</sup> | Max. | Units | Conditions         |  |
| SP10          | TscL                  | SCKx Output Low Time<br>(Note 3)           | Тѕск/2                                                                                                                                                                                                                                                                                |                        |      | ns    | _                  |  |
| SP11          | TscH                  | SCKx Output High Time (Note 3)             | Тѕск/2                                                                                                                                                                                                                                                                                | _                      |      | ns    | _                  |  |
| SP20          | TscF                  | SCKx Output Fall Time (Note 4)             | _                                                                                                                                                                                                                                                                                     | _                      |      | ns    | See parameter DO32 |  |
| SP21          | TscR                  | SCKx Output Rise Time (Note 4)             | _                                                                                                                                                                                                                                                                                     | —                      |      | ns    | See parameter DO31 |  |
| SP30          | TDOF                  | SDOx Data Output Fall Time (Note 4)        | —                                                                                                                                                                                                                                                                                     | —                      |      | ns    | See parameter DO32 |  |
| SP31          | TDOR                  | SDOx Data Output Rise Time (Note 4)        | _                                                                                                                                                                                                                                                                                     |                        |      | ns    | See parameter DO31 |  |
| SP35          | TSCH2DOV,             | SDOx Data Output Valid after               |                                                                                                                                                                                                                                                                                       |                        | 15   | ns    | VDD > 2.7V         |  |
|               | ISCL2DOV              | SCKx Edge                                  | —                                                                                                                                                                                                                                                                                     | —                      | 20   | ns    | VDD < 2.7V         |  |
| SP40          | TDIV2SCH,<br>TDIV2SCL | Setup Time of SDIx Data Input to SCKx Edge | 10                                                                                                                                                                                                                                                                                    | _                      |      | ns    |                    |  |
| SP41          | TscH2dlL,<br>TscL2dlL | Hold Time of SDIx Data Input to SCKx Edge  | 10                                                                                                                                                                                                                                                                                    |                        |      | ns    | _                  |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

**3:** The minimum clock period for SCKx is 50 ns. Therefore, the clock generated in Master mode must not violate this specification.

4: Assumes 50 pF load on all SPIx pins.

### TABLE 30-33: I2Cx BUS DATA TIMING REQUIREMENTS (SLAVE MODE) (CONTINUED)

| АС СНА        | RACTERIS | STICS                      |                        | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |      |       |                            |  |
|---------------|----------|----------------------------|------------------------|-------------------------------------------------------|------|-------|----------------------------|--|
| Param.<br>No. | Symbol   | Charact                    | eristics               | Min.                                                  | Max. | Units | Conditions                 |  |
| IS34          | THD:STO  | Stop Condition             | 100 kHz mode           | 4000                                                  | _    | ns    | _                          |  |
|               |          | Hold Time                  | 400 kHz mode           | 600                                                   | —    | ns    |                            |  |
|               |          |                            | 1 MHz mode<br>(Note 1) | 250                                                   |      | ns    |                            |  |
| IS40          | TAA:SCL  | Output Valid from<br>Clock | 100 kHz mode           | 0                                                     | 3500 | ns    | —                          |  |
|               |          |                            | 400 kHz mode           | 0                                                     | 1000 | ns    |                            |  |
|               |          |                            | 1 MHz mode<br>(Note 1) | 0                                                     | 350  | ns    |                            |  |
| IS45          | TBF:SDA  | Bus Free Time              | 100 kHz mode           | 4.7                                                   | —    | μs    | The amount of time the bus |  |
|               |          |                            | 400 kHz mode           | 1.3                                                   | —    | μs    | must be free before a new  |  |
|               |          |                            | 1 MHz mode<br>(Note 1) | 0.5                                                   | —    | μS    | transmission can start     |  |
| IS50          | Св       | Bus Capacitive Lo          | _                      | 400                                                   | pF   | —     |                            |  |

**Note 1:** Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only).

### FIGURE 30-20: PARALLEL SLAVE PORT TIMING



### 33.2 Package Details

This section provides the technical details of the packages.

### 28-Lead Plastic Shrink Small Outline (SS) – 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS |      |          |       |  |  |  |
|--------------------------|-------------|------|----------|-------|--|--|--|
| Dimensior                | MIN         | NOM  | MAX      |       |  |  |  |
| Number of Pins           | N           |      | 28       |       |  |  |  |
| Pitch                    | е           |      | 0.65 BSC |       |  |  |  |
| Overall Height           | Α           | -    | -        | 2.00  |  |  |  |
| Molded Package Thickness | A2          | 1.65 | 1.75     | 1.85  |  |  |  |
| Standoff                 | A1          | 0.05 | -        | -     |  |  |  |
| Overall Width            | E           | 7.40 | 7.80     | 8.20  |  |  |  |
| Molded Package Width     | E1          | 5.00 | 5.30     | 5.60  |  |  |  |
| Overall Length           | D           | 9.90 | 10.20    | 10.50 |  |  |  |
| Foot Length              | L           | 0.55 | 0.75     | 0.95  |  |  |  |
| Footprint                | L1          |      | 1.25 REF |       |  |  |  |
| Lead Thickness           | С           | 0.09 | -        | 0.25  |  |  |  |
| Foot Angle               | ¢           | 0°   | 4°       | 8°    |  |  |  |
| Lead Width               | b           | 0.22 | _        | 0.38  |  |  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.
   Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  - REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-073B

### **Revision F (February 2014)**

This revision includes the addition of the following devices:

In addition, this revision includes the following major changes as described in Table A-5, as well as minor updates to text and formatting, which were incorporated throughout the document.

- PIC32MX170F256B PIC32MX270F256B
- PIC32MX170F256D PIC32MX270F256D

### TABLE A-5: MAJOR SECTION UPDATES

| Section                                                    | Update Description                                                                                                                          |
|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 32-bit Microcontrollers (up to 256                         | Added new devices to the family features (see Table 1 and Table 2).                                                                         |
| KB Flash and 64 KB SRAM) with                              | Updated pin diagrams to include new devices (see "Pin Diagrams").                                                                           |
| Audio and Graphics Interfaces,<br>USB, and Advanced Analog |                                                                                                                                             |
| 1.0 "Device Overview"                                      | Added Note 3 reference to the following pin names: VBUS, VUSB3V3, VBUSON,                                                                   |
|                                                            | D+, D-, and USBID.                                                                                                                          |
| 2.0 "Guidelines for Getting                                | Replaced Figure 2-1: Recommended Minimum Connection.                                                                                        |
| Started with 32-bit MCUs"                                  | Updated Figure 2-2: MCLR Pin Connections.                                                                                                   |
|                                                            | Added 2.9 "Sosc Design Recommendation".                                                                                                     |
| 4.0 "Memory Organization"                                  | Added memory tables for devices with 64 KB RAM (see Table 4-4 through Table 4-5).                                                           |
|                                                            | Changed the Virtual Addresses for all registers and updated the PWP bits in the DEVCFG: Device Configuration Word Summary (see Table 4-17). |
|                                                            | Updated the ODCA, ODCB, and ODCC port registers (see Table 4-19, Table 4-20, and Table 4-21).                                               |
|                                                            | The RTCTIME, RTCDATE, ALRMTIME, and ALRMDATE registers were updated (see Table 4-25).                                                       |
|                                                            | Added Data Ram Size value for 64 KB RAM devices (see Register 4-5).                                                                         |
|                                                            | Added Program Flash Size value for 256 KB Flash devices (see Register 4-5).                                                                 |
| 12.0 "Timer1"                                              | The Timer1 block diagram was updated to include the 16-bit data bus (see Figure 12-1).                                                      |
| 13.0 "Timer2/3, Timer4/5"                                  | The Timer2-Timer5 block diagram (16-bit) was updated to include the 16-bit data bus (see Figure 13-1).                                      |
|                                                            | The Timer2/3, Timer4/5 block diagram (32-bit) was updated to include the 32-<br>bit data bus (see Figure 13-1).                             |
| 19.0 "Parallel Master Port (PMP)"                          | The CSF<1:0> bit value definitions for '00' and '01' were updated (see Register 19-1).                                                      |
|                                                            | Bit 14 in the Parallel Port Address register (PMADDR) was updated (see Register 19-3).                                                      |
| 20.0 "Real-Time Clock and                                  | The following registers were updated:                                                                                                       |
| Calendar (RTCC)"                                           | RTCTIME (see Register 20-3)                                                                                                                 |
|                                                            | RTCDATE (see Register 20-4)                                                                                                                 |
|                                                            | ALRMTIME (see Register 20-5)                                                                                                                |
|                                                            | ALRMDATE (see Register 20-6)                                                                                                                |
| 26.0 "Special Features"                                    | Updated the PWP bits (see Register 26-1).                                                                                                   |
| 29.0 "Electrical Characteristics"                          | Added parameters DO50 and DO50a to the Capacitive Loading Requirements                                                                      |
|                                                            | Added Note 5 to the IDD DC Characteristics (see Table 29-5)                                                                                 |
|                                                            | Added Note 4 to the JIDI E DC Characteristics (see Table 29-6).                                                                             |
|                                                            | Added Note 5 to the IPD DC Characteristics (see Table 29-7).                                                                                |
|                                                            | Updated the conditions for parameters USB321 (VOL) and USB322 (VOH) in the OTG Electrical Specifications (see Table 29-38).                 |
| Product Identification System                              | Added 40 MHz speed information.                                                                                                             |