Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | MIPS32® M4K™ | | Core Size | 32-Bit Single-Core | | Speed | 50MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, I2S, POR, PWM, WDT | | Number of I/O | 21 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 32K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V | | Data Converters | A/D 10x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-VQFN Exposed Pad | | Supplier Device Package | 28-QFN (6x6) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx150f128bt-50i-ml | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong TABLE 2: PIC32MX2XX 28/36/44-PIN USB FAMILY FEATURES | | | | | Rem | appab | le Pe | riphe | rals | | | | | | | (S) | | | | | |---------------------------------|------|------------------------------------|------------------|-----------------|----------------------------------------|-------|----------------------|------------------------------------|--------------------|---------------------|------------------|-----|------------------------------------------|------|------------------------------|------|----------|------|---------------------------------| | Device | Pins | Program Memory (KB) <sup>(1)</sup> | Data Memory (KB) | Remappable Pins | Timers <sup>(2)</sup> /Capture/Compare | UART | SPI/I <sup>2</sup> S | External Interrupts <sup>(3)</sup> | Analog Comparators | USB On-The-Go (OTG) | 1 <sup>2</sup> C | ЬМР | DMA Channels<br>(Programmable/Dedicated) | ОШТЭ | 10-bit 1 Msps ADC (Channels) | RTCC | I/O Pins | JTAG | Packages | | PIC32MX210F016B | 28 | 16+3 | 4 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 9 | Υ | 19 | Y | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX210F016C | 36 | 16+3 | 4 | 23 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 12 | Υ | 25 | Υ | VTLA<br>VTLA, | | PIC32MX210F016D | 44 | 16+3 | 4 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | TQFP,<br>QFN | | PIC32MX220F032B | 28 | 32+3 | 8 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Y | 9 | Υ | 19 | Y | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX220F032C | 36 | 32+3 | 8 | 23 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 12 | Υ | 23 | Υ | VTLA | | PIC32MX220F032D | 44 | 32+3 | 8 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX230F064B | 28 | 64+3 | 16 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 9 | Υ | 19 | Y | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX230F064C | 36 | 64+3 | 16 | 23 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 12 | Υ | 23 | Υ | VTLA | | PIC32MX230F064D | 44 | 64+3 | 16 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX250F128B | 28 | 128+3 | 32 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Y | 9 | Υ | 19 | Y | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX250F128C | 36 | 128+3 | 32 | 23 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 12 | Υ | 23 | Υ | VTLA<br>VTLA, | | PIC32MX250F128D | 44 | 128+3 | 32 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | TQFP,<br>QFN | | PIC32MX230F256B | 28 | 256+3 | 16 | 20 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Y | 9 | Y | 19 | Y | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX230F256D | 44 | 256+3 | 16 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Y | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX270F256B | 28 | 256+3 | 64 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 9 | Υ | 19 | Υ | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX270F256D | 44 | 256+3 | 64 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX270F256DB <sup>(4)</sup> | 44 | 256+3 | 64 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | Note 1: This device features 3 KB of boot Flash memory. **<sup>2:</sup>** Four out of five timers are remappable. **<sup>3:</sup>** Four out of five external interrupts are remappable. **<sup>4:</sup>** This PIC32 device is targeted to specific audio software packages that are tracked for licensing royalty purposes. All peripherals and electrical characteristics are identical to their corresponding base part numbers. TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED) | | | Pin Nu | mber <sup>(1)</sup> | • | | • | | |----------|----------------------------------------|----------------------------------------|----------------------------------------|---------------------------------|-------------|----------------|------------------------------------------------| | Pin Name | 28-pin<br>QFN | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type | Description | | SDA1 | 15 | 18 | 19 | 1 | I/O | ST | Synchronous serial data input/output for I2C1 | | SCL2 | 4 | 7 | 2 | 24 | I/O | ST | Synchronous serial clock input/output for I2C2 | | SDA2 | 3 | 6 | 1 | 23 | I/O | ST | Synchronous serial data input/output for I2C2 | | TMS | 19 <sup>(2)</sup><br>11 <sup>(3)</sup> | 22 <sup>(2)</sup><br>14 <sup>(3)</sup> | 25 <sup>(2)</sup><br>15 <sup>(3)</sup> | 12 | I | ST | JTAG Test mode select pin | | TCK | 14 | 17 | 18 | 13 | I | ST | JTAG test clock input pin | | TDI | 13 | 16 | 17 | 35 | 0 | _ | JTAG test data input pin | | TDO | 15 | 18 | 19 | 32 | 0 | _ | JTAG test data output pin | | RTCC | 4 | 7 | 2 | 24 | 0 | ST | Real-Time Clock alarm output | | CVREF- | 28 | 3 | 34 | 20 | I | Analog | Comparator Voltage Reference (low) | | CVREF+ | 27 | 2 | 33 | 19 | I | Analog | Comparator Voltage Reference (high) | | CVREFOUT | 22 | 25 | 28 | 14 | 0 | Analog | Comparator Voltage Reference output | | C1INA | 4 | 7 | 2 | 24 | I | Analog | Comparator Inputs | | C1INB | 3 | 6 | 1 | 23 | I | Analog | † | | C1INC | 2 | 5 | 36 | 22 | I | Analog | 1 | | C1IND | 1 | 4 | 35 | 21 | I | Analog | 1 | | C2INA | 2 | 5 | 36 | 22 | I | Analog | | | C2INB | 1 | 4 | 35 | 21 | I | Analog | | | C2INC | 4 | 7 | 2 | 24 | I | Analog | | | C2IND | 3 | 6 | 1 | 23 | I | Analog | | | C3INA | 23 | 26 | 29 | 15 | I | Analog | | | C3INB | 22 | 25 | 28 | 14 | I | Analog | | | C3INC | 27 | 2 | 33 | 19 | I | Analog | | | C3IND | 1 | 4 | 35 | 21 | I | Analog | | | C10UT | PPS | PPS | PPS | PPS | 0 | _ | Comparator Outputs | | C2OUT | PPS | PPS | PPS | PPS | 0 | | | | C3OUT | PPS | PPS | PPS | PPS | 0 | | | **Legend:** CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog = Analog input O = Output P = Power I = Input TTL = TTL input buffer PPS = Peripheral Pin Select \_\_ = N/A Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability. - 2: Pin number for PIC32MX1XX devices only. - 3: Pin number for PIC32MX2XX devices only. Coprocessor 0 also contains the logic for identifying and managing exceptions. Exceptions can be caused by a variety of sources, including alignment errors in data, external events or program errors. Table 3-3 lists the exception types in order of priority. TABLE 3-3: MIPS32<sup>®</sup> M4K<sup>®</sup> PROCESSOR CORE EXCEPTION TYPES | F | Description | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------| | Exception | Description | | Reset | Assertion MCLR or a Power-on Reset (POR). | | DSS | EJTAG debug single step. | | DINT | EJTAG debug interrupt. Caused by the assertion of the external <i>EJ_DINT</i> input or by setting the EjtagBrk bit in the ECR register. | | NMI | Assertion of NMI signal. | | Interrupt | Assertion of unmasked hardware or software interrupt signal. | | DIB | EJTAG debug hardware instruction break matched. | | AdEL | Fetch address alignment error. Fetch reference to protected address. | | IBE | Instruction fetch bus error. | | DBp | EJTAG breakpoint (execution of SDBBP instruction). | | Sys | Execution of SYSCALL instruction. | | Вр | Execution of BREAK instruction. | | RI | Execution of a reserved instruction. | | CpU | Execution of a coprocessor instruction for a coprocessor that is not enabled. | | CEU | Execution of a Corextend instruction when Corextend is not enabled. | | Ov | Execution of an arithmetic instruction that overflowed. | | Tr | Execution of a trap (when trap condition is true). | | DDBL/DDBS | EJTAG Data Address Break (address only) or EJTAG data value break on store (address + value). | | AdEL | Load address alignment error. Load reference to protected address. | | AdES | Store address alignment error. Store to protected address. | | DBE | Load or store bus error. | | DDBL | EJTAG data hardware breakpoint matched in load data compare. | #### 3.3 Power Management The MIPS M4K processor core offers many power management features, including low-power design, active power management and power-down modes of operation. The core is a static design that supports slowing or Halting the clocks, which reduces system power consumption during Idle periods. ## 3.3.1 INSTRUCTION-CONTROLLED POWER MANAGEMENT The mechanism for invoking Power-Down mode is through execution of the WAIT instruction. For more information on power management, see **Section 26.0** "Power-Saving Features". #### 3.4 EJTAG Debug Support The MIPS M4K processor core provides an Enhanced JTAG (EJTAG) interface for use in the software debug of application and kernel code. In addition to standard User mode and Kernel modes of operation, the M4K core provides a Debug mode that is entered after a debug exception (derived from a hardware breakpoint, single-step exception, etc.) is taken and continues until a Debug Exception Return (DERET) instruction is executed. During this time, the processor executes the debug exception handler routine. The EJTAG interface operates through the Test Access Port (TAP), a serial communication port used for transferring test data in and out of the core. In addition to the standard JTAG instructions, special instructions defined in the EJTAG specification define which registers are selected and how they are used. #### 4.0 MEMORY ORGANIZATION Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. For detailed information, refer to **Section 3.** "**Memory Organization**" (DS60001115), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). PIC32MX1XX/2XX 28/36/44-pin Family microcontrollers provide 4 GB unified virtual memory address space. All memory regions, including program, data memory, Special Function Registers (SFRs), and Configuration registers, reside in this address space at their respective unique addresses. The program and data memories can be optionally partitioned into user and kernel memories. In addition, the data memory can be made executable, allowing PIC32MX1XX/2XX 28/36/44-pin Family devices to execute from data memory. #### Key features include: - · 32-bit native data width - Separate User (KUSEG) and Kernel (KSEG0/KSEG1) mode address space - · Flexible program Flash memory partitioning - Flexible data RAM partitioning for data and program space - · Separate boot Flash memory for protected code - Robust bus exception handling to intercept runaway code - Simple memory mapping with Fixed Mapping Translation (FMT) unit - Cacheable (KSEG0) and non-cacheable (KSEG1) address regions ## 4.1 PIC32MX1XX/2XX 28/36/44-pin Family Memory Layout PIC32MX1XX/2XX 28/36/44-pin Family microcontrollers implement two address schemes: virtual and physical. All hardware resources, such as program memory, data memory and peripherals, are located at their respective physical addresses. Virtual addresses are exclusively used by the CPU to fetch and execute instructions as well as access peripherals. Physical addresses are used by bus master peripherals, such as DMA and the Flash controller, that access memory independently of the CPU. The memory maps for the PIC32MX1XX/2XX 28/36/44-pin Family devices are illustrated in Figure 4-1 through Figure 4-6. Table 4-1 provides SFR memory map details. #### REGISTER 4-3: BMXDUDBA: DATA RAM USER DATA BASE ADDRESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--| | 24.24 | U-0 | | | | | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | 22.40 | U-0 | | | | | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | 45.0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R-0 | | | | | | 15:8 | | | | BMXDUI | DBA<15:8> | | | | | | | | | 7.0 | R-0 | | | | | 7:0 | | BMXDUDBA<7:0> | | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15-10 BMXDUDBA<15:10>: DRM User Data Base Address bits When non-zero, the value selects the relative base address for User mode data space in RAM, the value must be greater than BMXDKPBA. bit 9-0 **BMXDUDBA<9:0>:** Read-Only bits This value is always '0', which forces 1 KB increments **Note 1:** At Reset, the value in this register is forced to zero, which causes all of the RAM to be allocated to Kernal mode data usage. 2: The value in this register must be less than or equal to BMXDRMSZ. #### REGISTER 6-1: RCON: RESET CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--------------------|--------------------| | 24.24 | U-0 | 31:24 | _ | _ | - | _ | _ | | _ | _ | | 22.46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0, HS | R/W-0 | | 15:8 | _ | _ | _ | _ | _ | _ | CMR | VREGS | | 7.0 | R/W-0, HS | R/W-0, HS | U-0 | R/W-0, HS | R/W-0, HS | R/W-0, HS | R/W-1, HS | R/W-1, HS | | 7:0 | EXTR | SWR | _ | WDTO | SLEEP | IDLE | BOR <sup>(1)</sup> | POR <sup>(1)</sup> | **Legend:** HS = Set by hardware R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-10 Unimplemented: Read as '0' bit 9 **CMR:** Configuration Mismatch Reset Flag bit 1 = Configuration mismatch Reset has occurred 0 = Configuration mismatch Reset has not occurred bit 8 VREGS: Voltage Regulator Standby Enable bit 1 = Regulator is enabled and is on during Sleep mode 0 = Regulator is disabled and is off during Sleep mode bit 7 **EXTR:** External Reset (MCLR) Pin Flag bit 1 = Master Clear (pin) Reset has occurred 0 = Master Clear (pin) Reset has not occurred bit 6 SWR: Software Reset Flag bit 1 = Software Reset was executed 0 = Software Reset as not executed bit 5 Unimplemented: Read as '0' bit 4 WDTO: Watchdog Timer Time-out Flag bit 1 = WDT Time-out has occurred 0 = WDT Time-out has not occurred bit 3 SLEEP: Wake From Sleep Flag bit 1 = Device was in Sleep mode 0 = Device was not in Sleep mode bit 2 IDLE: Wake From Idle Flag bit 1 = Device was in Idle mode 0 = Device was not in Idle mode bit 1 **BOR:** Brown-out Reset Flag bit<sup>(1)</sup> 1 = Brown-out Reset has occurred 0 = Brown-out Reset has not occurred bit 0 **POR:** Power-on Reset Flag bit<sup>(1)</sup> 1 = Power-on Reset has occurred 0 = Power-on Reset has not occurred **Note 1:** User software must clear this bit to view next detection. #### REGISTER 7-2: INTSTAT: INTERRUPT STATUS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | |--------------|-------------------|-------------------|-------------------------|-------------------|-------------------|-------------------|---------------------------|------------------|--|--|--| | 31:24 | U-0 | | | | 31.24 | | | I | _ | | 1 | _ | _ | | | | | 23:16 | U-0 | | | | 23.10 | _ | _ | _ | _ | _ | | _ | _ | | | | | 15.0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | | | | | 15:8 | _ | _ | _ | _ | _ | 9 | SRIPL<2:0> <sup>(1)</sup> | | | | | | 7.0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | | | 7:0 | _ | _ | VEC<5:0> <sup>(1)</sup> | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-11 Unimplemented: Read as '0' bit 10-8 SRIPL<2:0>: Requested Priority Level bits<sup>(1)</sup> 111-000 = The priority level of the latest interrupt presented to the CPU bit 7-6 **Unimplemented:** Read as '0' bit 5-0 **VEC<5:0>:** Interrupt Vector bits<sup>(1)</sup> 11111-00000 = The interrupt vector that is presented to the CPU Note 1: This value should only be used when the interrupt controller is configured for Single Vector mode. #### REGISTER 7-3: IPTMR: INTERRUPT PROXIMITY TIMER REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--| | 24.24 | R/W-0 | | | | | 31:24 | | | | IPTMF | ?<31:24> | | | | | | | | | 00.40 | R/W-0 | | | | | 23:16 | | IPTMR<23:16> | | | | | | | | | | | | 15:8 | R/W-0 | | | | | 15.6 | IPTMR<15:8> | | | | | | | | | | | | | 7:0 | R/W-0 | | | | | 7.0 | | | | IPTM | R<7:0> | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 31-0 **IPTMR<31:0>:** Interrupt Proximity Timer Reload bits Used by the Interrupt Proximity Timer as a reload value when the Interrupt Proximity timer is triggered by an interrupt event. | SS | | _ | | | | | | | | Bi | ts | | | | | | | | | |-----------------------------|---------------------------------|---------------|--------|-------|------------|-------|-------|-------|------|---------|----------------------|--------|------------|--------|---------|--------|-----------------------------------------|--------------|------------| | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 3170 | DCH1SSIZ | 31:16 | _ | I | _ | I | ı | _ | _ | _ | _ | ı | I | _ | _ | _ | - | _ | 0000 | | 3170 | DCHTSSIZ | 15:0 | | | | | | | | CHSSIZ | <b>'&lt;15:0&gt;</b> | | | | | | | | 0000 | | 3180 | DCH1DSIZ | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | 0000 | | 3100 | DOITIDGIZ | 15:0 | | | | | | | | CHDSIZ | <u>′</u> <15:0> | | | | | | | | 0000 | | 3190 | DCH1SPTR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | 0000 | | | | 15:0 | | | 1 | | | | 1 | CHSPTF | R<15:0> | | | | | 1 | | ı | 0000 | | 31A0 | DCH1DPTR | 31:16 | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | | | | | | | | CHDPT | R<15:0> | | | | | | | 1 | 0000 | | 31B0 | DCH1CSIZ | 31:16 | _ | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | | _ | _ | _ | 0000 | | | | 15:0 | | | | | | | | CHCSIZ | <u>′</u> <15:0> | | | | | | | | 0000 | | 31C0 | DCH1CPTR | 31:16 | _ | _ | _ | | | _ | _ | - CHODI | —<br>- | | | _ | | _ | _ | _ | 0000 | | | | 15:0 | | | | | | | | CHCPTF | | | | | | | | | 0000 | | 31D0 | DCH1DAT | 31:16<br>15:0 | _ | | _ | _ | | | _ | _ | _ | _ | | CHPDA | | _ | _ | _ | 0000 | | | | 31:16 | _ | | _ | | | _ | _ | _ | | | | СПРОА | 11<7.0> | | | | _ | | 31E0 | DCH2CON | | CHBUSY | | | | | _ | _ | CHCHNS | CHEN | CHAED | CHCHN | CHAEN | | CHEDET | CHDE | —<br>!I<1:0> | 0000 | | | | 31:16 | — | | | | | | | _ | CITLIN | CHALD | CHOIN | CHAIR | | CHEDET | Ciliii | .1 < 1.0 > | 0000 | | 31F0 | DCH2ECON | 15:0 | | | | CHSIR | | | | | CFORCE | CABORT | PATEN | SIRQEN | AIRQEN | _ | _ | _ | FF00 | | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | CHSDIE | CHSHIE | CHDDIE | CHDHIE | CHBCIE | CHCCIE | CHTAIE | CHERIE | 0000 | | 3200 | DCH2INT | 15:0 | _ | | _ | | | | _ | _ | CHSDIF | CHSHIF | CHDDIF | CHDHIF | CHBCIF | CHCCIF | CHTAIF | CHERIF | 0000 | | | | 31:16 | ļ | | | | | | | | | | ********** | | | | *************************************** | | 0000 | | 3210 | DCH2SSA | 15:0 | | | | | | | | CHSSA | <31:0> | | | | | | | | 0000 | | 2000 | D.0110D.0.4 | 31:16 | | | | | | | | 011004 | 212 | | | | | | | | 0000 | | 3220 | DCH2DSA | 15:0 | | | | | | | | CHDSA | <31:0> | | | | | | | | 0000 | | 2220 | DOLINGOIZ | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3230 | DCH2SSIZ | 15:0 | • | | • | | | | • | CHSSIZ | <b>'&lt;15:0&gt;</b> | | | | | • | | | 0000 | | 3240 | DCH2DSIZ | 31:16 | _ | | _ | | - | _ | _ | _ | _ | - | | _ | _ | _ | _ | _ | 0000 | | 3240 | DCHZDSIZ | 15:0 | | | | | | | | CHDSIZ | <b>'&lt;15:0&gt;</b> | | | | | | | | 0000 | | 3250 | DCH2SPTR | 31:16 | _ | | _ | | _ | | _ | _ | _ | _ | | _ | _ | _ | _ | _ | 0000 | | 3230 | | 15:0 | | | | | | | | CHSPTF | R<15:0> | | | | | | | | 0000 | | 3260 | DCH2DPTR | 31:16 | _ | - | _ | - | _ | _ | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | 0000 | | 3200 | | 15:0 | | | | | | | | | 0000 | | | | | | | | | | 3270 | DCH2CSIZ | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | | | unimplemer | | | | | CHCSIZ | <b>2</b> <15:0> | | | | | | | | 0000 | **Legend:** x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. TABLE 11-1: INPUT PIN SELECTION | Peripheral Pin | [pin name]R SFR | [pin name]R bits | [pin name]R Value to<br>RPn Pin Selection | |----------------|-----------------|------------------|----------------------------------------------------------------------------------------| | INT4 | INT4R | INT4R<3:0> | 0000 = RPA0<br>0001 = RPB3 | | T2CK | T2CKR | T2CKR<3:0> | 0010 = RPB4<br>0011 = RPB15<br>0100 = RPB7 | | IC4 | IC4R | IC4R<3:0> | 0101 = RPC7 <sup>(2)</sup><br>0110 = RPC0 <sup>(1)</sup><br>0111 = RPC5 <sup>(2)</sup> | | SS1 | SS1R | SS1R<3:0> | 1000 = Reserved | | REFCLKI | REFCLKIR | REFCLKIR<3:0> | 1111 = Reserved | | INT3 | INT3R | INT3R<3:0> | 0000 = RPA1<br>0001 = RPB5 | | T3CK | T3CKR | T3CKR<3:0> | 0010 = RPB1<br>0011 = RPB11 | | IC3 | IC3R | IC3R<3:0> | 0100 = RPB8<br>0101 = RPA8 <sup>(2)</sup> | | U1CTS | U1CTSR | U1CTSR<3:0> | 0110 = RPC8 <sup>(2)</sup><br>0111 = RPA9 <sup>(2)</sup> | | U2RX | U2RXR | U2RXR<3:0> | 1000 = Reserved | | SDI1 | SDI1R | SDI1R<3:0> | 1111 = Reserved | | INT2 | INT2R | INT2R<3:0> | 0000 = RPA2 | | T4CK | T4CKR | T4CKR<3:0> | 0001 = RPB6<br>0010 = RPA4 | | IC1 | IC1R | IC1R<3:0> | 0011 = RPB13<br>0100 = RPB2 | | IC5 | IC5R | IC5R<3:0> | 0101 = RPC6 <sup>(2)</sup> | | U1RX | U1RXR | U1RXR<3:0> | 0110 = RPC1 <sup>(1)</sup><br>0111 = RPC3 <sup>(1)</sup> | | U2CTS | U2CTSR | U2CTSR<3:0> | 1000 = Reserved | | SDI2 | SDI2R | SDI2R<3:0> | <b></b> | | OCFB | OCFBR | OCFBR<3:0> | • 1111 = Reserved | | INT1 | INT1R | INT1R<3:0> | 0000 = RPA3<br>0001 = RPB14 | | T5CK | T5CKR | T5CKR<3:0> | 0010 = RPB0<br>0011 = RPB10<br>0100 = RPB9 | | IC2 | IC2R | IC2R<3:0> | 0101 = RPC9 <sup>(1)</sup><br>0110 = RPC2 <sup>(2)</sup><br>0111 = RPC4 <sup>(2)</sup> | | SS2 | SS2R | SS2R<3:0> | 1000 = Reserved | | OCFA | OCFAR | OCFAR<3:0> | 1111 = Reserved | Note 1: This pin is not available on 28-pin devices. <sup>2:</sup> This pin is only available on 44-pin devices. #### 16.0 OUTPUT COMPARE Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 16. "Output Compare"** (DS60001111), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). The Output Compare module is used to generate a single pulse or a train of pulses in response to selected time base events. For all modes of operation, the Output Compare module compares the values stored in the OCxR and/or the OCxRS registers to the value in the selected timer. When a match occurs, the Output Compare module generates an event based on the selected mode of operation. The following are some of the key features: - · Multiple Output Compare Modules in a device - Programmable interrupt generation on compare event - · Single and Dual Compare modes - · Single and continuous output pulse generation - · Pulse-Width Modulation (PWM) mode - Hardware-based PWM Fault detection and automatic output disable - Can operate from either of two available 16-bit time bases or a single 32-bit time base #### FIGURE 16-1: OUTPUT COMPARE MODULE BLOCK DIAGRAM - **Note 1:** Where 'x' is shown, reference is made to the registers associated with the respective output compare channels, 1 through 5. - 2: The OCFA pin controls the OC1-OC4 channels. The OCFB pin controls the OC5 channel. | PIC32WX1XX/2XX 28/36/44-PIN FAWILY | | | | | | | | | |------------------------------------|--|--|--|--|--|--|--|--| | NOTES: | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ### REGISTER 18-2: I2CxSTAT: I<sup>2</sup>C STATUS REGISTER (CONTINUED) - bit 4 **P:** Stop bit - 1 = Indicates that a Stop bit has been detected last - 0 = Stop bit was not detected last Hardware set or clear when Start, Repeated Start or Stop detected. - bit 3 S: Start bit - 1 = Indicates that a Start (or Repeated Start) bit has been detected last - 0 = Start bit was not detected last Hardware set or clear when Start, Repeated Start or Stop detected. - bit 2 $R_W$ : Read/Write Information bit (when operating as $I^2C$ slave) - 1 = Read indicates data transfer is output from slave - 0 = Write indicates data transfer is input to slave Hardware set or clear after reception of I<sup>2</sup>C device address byte. - bit 1 RBF: Receive Buffer Full Status bit - 1 = Receive complete, I2CxRCV is full - 0 = Receive not complete, I2CxRCV is empty Hardware set when I2CxRCV is written with received byte. Hardware clear when software reads I2CxRCV. - bit 0 TBF: Transmit Buffer Full Status bit - 1 = Transmit in progress, I2CxTRN is full - 0 = Transmit complete, I2CxTRN is empty Hardware set when software writes I2CxTRN. Hardware clear at completion of data transmission. U = Unimplemented bit, read as '0' x = Bit is unknown '0' = Bit is cleared #### REGISTER 20-2: PMMODE: PARALLEL PORT MODE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|---------------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | - | _ | | 22.40 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | | 15:8 | BUSY | IRQM | <1:0> | 1:0> INCM | | _ | MODE | E<1:0> | | 7:0 | R/W-0 | | WAITB<1:0>(1) | | | WAITM | WAITE<1:0> <sup>(1)</sup> | | | | -n = Value at POR '1' = Bit is set bit 31-16 Unimplemented: Read as '0' Legend: R = Readable bit bit 15 **BUSY**: Busy bit (Master mode only) 1 = Port is busy 0 = Port is not busy bit 14-13 IRQM<1:0>: Interrupt Request Mode bits 11 = Reserved, do not use 10 = Interrupt generated when Read Buffer 3 is read or Write Buffer 3 is written (Buffered PSP mode) or on a read or write operation when PMA<1:0> =11 (Addressable Slave mode only) 01 = Interrupt generated at the end of the read/write cycle W = Writable bit 00 = No Interrupt generated bit 12-11 INCM<1:0>: Increment Mode bits 11 = Slave mode read and write buffers auto-increment (MODE<1:0> = 00 only) 10 = Decrement ADDR<10:2> and ADDR<14> by 1 every read/write cycle<sup>(2)</sup> 01 = Increment ADDR<10:2> and ADDR<14> by 1 every read/write cycle<sup>(2)</sup> 00 = No increment or decrement of address bit 10 Unimplemented: Read as '0' bit 9-8 MODE<1:0>: Parallel Port Mode Select bits 11 = Master mode 1 (PMCS1, PMRD/PMWR, PMENB, PMA<x:0>, and PMD<7:0>) 10 = Master mode 2 (PMCS1, PMRD, PMWR, PMA<x:0>, and PMD<7:0>) 01 = Enhanced Slave mode, control signals (PMRD, PMWR, PMCS1, PMD<7:0>, and PMA<1:0>) 00 = Legacy Parallel Slave Port, control signals (PMRD, PMWR, PMCS1, and PMD<7:0>) bit 7-6 WAITB<1:0>: Data Setup to Read/Write Strobe Wait States bits<sup>(1)</sup> 11 = Data wait of 4 TPB; multiplexed address phase of 4 TPB 10 = Data wait of 3 TPB; multiplexed address phase of 3 TPB 01 = Data wait of 2 TPB; multiplexed address phase of 2 TPB 00 = Data wait of 1 TPB; multiplexed address phase of 1 TPB (default) bit 5-2 WAITM<3:0>: Data Read/Write Strobe Wait States bits(1) 1111 = Wait of 16 TPB : 0001 = Wait of 2 TPB 0000 = Wait of 1 TPB (default) **Note 1:** Whenever WAITM<3:0> = 0000, WAITB and WAITE bits are ignored and forced to 1 TPBCLK cycle for a write operation; WAITB = 1 TPBCLK cycle, WAITE = 0 TPBCLK cycles for a read operation. 2: Address bit A14 is not subject to auto-increment/decrement if configured as Chip Select CS1. ## 22.0 10-BIT ANALOG-TO-DIGITAL CONVERTER (ADC) Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 17. "10-bit Analog-to-Digital Converter (ADC)" (DS60001104), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32). The 10-bit Analog-to-Digital Converter (ADC) includes the following features: - Successive Approximation Register (SAR) conversion - · Up to 1 Msps conversion speed - · Up to 13 analog input pins - · External voltage reference input pins - One unipolar, differential Sample and Hold Amplifier (SHA) - · Automatic Channel Scan mode - Selectable conversion trigger source - · 16-word conversion result buffer - · Selectable buffer fill modes - Eight conversion result format options - · Operation during Sleep and Idle modes A block diagram of the 10-bit ADC is illustrated in Figure 22-1. Figure 22-2 illustrates a block diagram of the ADC conversion clock period. The 10-bit ADC has up to 13 analog input pins, designated AN0-AN12. In addition, there are two analog input pins for external voltage reference connections. These voltage reference inputs may be shared with other analog input pins and may be common to other analog module references. #### FIGURE 22-1: ADC1 MODULE BLOCK DIAGRAM - Note 1: VREF+ and VREF- inputs can be multiplexed with other analog inputs. - 2: AN8 is only available on 44-pin devices. AN6, AN7, and AN12 are not available on 28-pin devices. - 3: Connected to the CTMU module. See Section 25.0 "Charge Time Measurement Unit (CTMU)" for more information. - 4: Internal precision voltage reference (1.2V). - 5: This selection is only used with CTMU capacitive and time measurement. # 22.1 ADC Control Registers TABLE 22-1: ADC REGISTER MAP | ess | | | Bits | | | | | | | | | | | | | | | | | |-----------------------------|------------------------|-----------|------------------------------------|------------------------------------|--------|--------|--------|-----------|-----------|--------------|-----------|-----------|-------|---------|--------|-------|--------|-------|------------| | Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | | AD1CON1 <sup>(1)</sup> | 31:16 | _ | _ | 1 | | _ | _ | _ | _ | 1 | 1 | _ | _ | _ | 1 | _ | _ | 0000 | | 9000 | AD ICON ICO | 15:0 | ON | _ | SIDL | | _ | l | FORM<2:0> | > | | SSRC<2:0> | > | CLRASAM | _ | ASAM | SAMP | DONE | 0000 | | 9010 | AD1CON2 <sup>(1)</sup> | 31:16 | | _ | _ | _ | | _ | _ | _ | 1 | | _ | _ | _ | _ | _ | _ | 0000 | | 3010 | 710 100112 | 15:0 | , | VCFG<2:0> | • | OFFCAL | _ | CSCNA | _ | _ | BUFS | _ | | SMPI | <3:0> | | BUFM | ALTS | 0000 | | 9020 | AD1CON3 <sup>(1)</sup> | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0020 | | 15:0 | ADRC | _ | | | | SAMC<4:0> | | | | 1 | | ADCS | S<7:0> | | | | 0000 | | 9040 | AD1CHS <sup>(1)</sup> | 31:16 | CH0NB | _ | | _ | | CH0SI | 3<3:0> | | CH0NA | _ | _ | _ | | CH0S/ | A<3:0> | | 0000 | | 0010 | 7.510110 | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 9050 | AD1CSSL <sup>(1)</sup> | 31:16 | _ | _ | | _ | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0000 | 710002 | 15:0 | CSSL15 | CSSL14 | CSSL13 | CSSL12 | CSSL11 | CSSL10 | CSSL9 | CSSL8 | CSSL7 | CSSL6 | CSSL5 | CSSL4 | CSSL3 | CSSL2 | CSSL1 | CSSL0 | 0000 | | 9070 | ADC1BUF0 | 31:16 | | | | | | | ADC Res | sult Word 0 | (ADC1BUE | 0<31:0>) | | | | | | | 0000 | | 0070 | 7.5015010 | 15:0 | | | | | | | 71501100 | Juli TTOTA O | (7.001001 | 0 101.01 | | | | | | | 0000 | | 9080 | ADC1BUF1 | 31:16 | | | | | | | ADC Res | sult Word 1 | (ADC1BUF | 1<31:0>) | | | | | | | 0000 | | | | 15:0 | | | | | | | | | ( | , , | | | | | | | 0000 | | 9090 | ADC1BUF2 | 31:16 | | | | | | | ADC Res | sult Word 2 | (ADC1BUF | 2<31:0>) | | | | | | | 0000 | | | | 15:0 | 0000 | | | | | | | | | | | | 0000 | | | | | | 90A0 | ADC1BUF3 | 31:16 | ADC Result Word 3 (ADC1BUF3<31:0>) | | | | | | | | | | | | | | | | | | | | 15:0 | 000 | | | | | | | | | | | 0000 | | | | | | | 90B0 | ADC1BUF4 | 31:16 | | ADC Result Word 4 (ADC1BUF4<31:0>) | | | | | | | | | | | | | | | | | | | 15:0 | | | | | | | | | | | | | | | | | 0000 | | 90C0 | ADC1BUF5 | 31:16 | | ADC Result Word 5 (ADC1BUF5<31:0>) | | | | | | | | | | | | | | | | | | | 15:0 | 0000 | | | | | | | | | | | | | | | | | | 90D0 | ADC1BUF6 | 31:16 | | | | | | | ADC Res | sult Word 6 | (ADC1BUF | 6<31:0>) | | | | | | | 0000 | | | | 15:0 | | | | | | | | | ` | | | | | | | | 0000 | | 90E0 | ADC1BUF7 | 31:16 | | | | | | | ADC Res | sult Word 7 | (ADC1BUF | 7<31:0>) | | | | | | | 0000 | | | | 15:0 | | | | | | | | | ` | | | | | | | | 0000 | | 90F0 | ADC1BUF8 | 31:16 | | | | | | | ADC Res | sult Word 8 | (ADC1BUF | 8<31:0>) | | | | | | | 0000 | | - | | 15:0 | | | | | | | | | - | , | | | | | | | 0000 | | 9100 | ADC1BUF9 | 31:16 | | | | | | | ADC Res | sult Word 9 | (ADC1BUF | 9<31:0>) | | | | | | | 0000 | | | | 15:0 | | | | | | | | | - | | | | | | | | 0000 | | 9110 | ADC1BUFA | 31:16 | | | | | | | ADC Res | sult Word A | (ADC1BUF | A<31:0>) | | | | | | | 0000 | | | | 15:0 | | ADC Result Word A (ADC1BUFA<31:0>) | | | | | | | | | | 0000 | | | | | | **PIC32MX1XX/2XX 28/36/44-PIN FAMILY** **Legend:** x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: This register has corresponding CLR, SET and INV registers at its virtual address, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for details. #### 23.0 COMPARATOR Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer Section to "Comparator" (DS60001110), which is available from the Documentation Reference Manual section the Microchip PIC32 web site (www.microchip.com/pic32). The Analog Comparator module contains three comparators that can be configured in a variety of ways. Following are some of the key features of this module: - · Selectable inputs available include: - Analog inputs multiplexed with I/O pins - On-chip internal absolute voltage reference (IVREF) - Comparator voltage reference (CVREF) - · Outputs can be Inverted - · Selectable interrupt generation A block diagram of the comparator module is provided in Figure 23-1. FIGURE 23-1: COMPARATOR BLOCK DIAGRAM #### REGISTER 27-2: DEVCFG1: DEVICE CONFIGURATION WORD 1 | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | r-1 | r-1 | r-1 | r-1 | r-1 | r-1 | R/P | R/P | | 31:24 | _ | _ | _ | _ | _ | _ | FWDTWI | NSZ<1:0> | | 22.40 | R/P | R/P | r-1 | R/P | R/P | R/P | R/P | R/P | | 23:16 | FWDTEN | WINDIS | _ | WDTPS<4:0> | | | | | | 45.0 | R/P | R/P | R/P | R/P | r-1 | R/P | R/P | R/P | | 15:8 | FCKSM<1:0> | | FPBDIV<1:0> | | _ | OSCIOFNC | POSCM | OD<1:0> | | 7:0 | R/P | r-1 | R/P | r-1 | r-1 | R/P | R/P | R/P | | | IESO — | | FSOSCEN | FNOSC<2:0 | | | | • | Legend: r = Reserved bit P = Programmable bit R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-26 Reserved: Write '1' bit 25-24 FWDTWINSZ<1:0>: Watchdog Timer Window Size bits 11 = Window size is 25% 10 = Window size is 37.5% 01 = Window size is 50% 00 = Window size is 75% bit 23 **FWDTEN:** Watchdog Timer Enable bit 1 = Watchdog Timer is enabled and cannot be disabled by software 0 = Watchdog Timer is not enabled; it can be enabled in software bit 22 WINDIS: Watchdog Timer Window Enable bit 1 = Watchdog Timer is in non-Window mode 0 = Watchdog Timer is in Window mode bit 21 Reserved: Write '1' bit 20-16 WDTPS<4:0>: Watchdog Timer Postscale Select bits 10100 = 1:1048576 10011 = 1:524288 10010 = 1:262144 10001 = 1:131072 10000 = 1:65536 01111 = 1:32768 01110 = 1:16384 01101 = 1:8192 01100 = 1:4096 01011 = 1:2048 01010 = 1:1024 01001 = 1:512 01000 = 1:256 00111 = 1:128 00110 = 1:64 00101 = 1:32 00100 = 1:16 00011 = 1:8 00010 = 1:4 00001 = 1:2 00000 = 1:1 All other combinations not shown result in operation = 10100 Note 1: Do not disable the Posc (POSCMOD = 11) when using this oscillator source. TABLE 30-9: DC CHARACTERISTICS: I/O PIN INPUT INJECTION CURRENT SPECIFICATIONS | DC CHA | ARACTER | ISTICS | | | | | | | | |---------------|---------|-----------------------------------------------------------------------|------------------------------------------------|---|---------------------|----|------------------------------------------------------------------------------------------------------------------------------|--|--| | Param.<br>No. | Symbol | Characteristics | Min. Typ. <sup>(1)</sup> Max. Units Conditions | | | | | | | | DI60a | licl | Input Low Injection<br>Current | 0 | _ | <sub>-5</sub> (2,5) | mA | This parameter applies to all pins, with the exception of the power pins. | | | | DI60b | lich | Input High Injection<br>Current | 0 | _ | +5(3,4,5) | mA | This parameter applies to all pins, with the exception of all 5V tolerant pins, and the SOSCI, SOSCO, OSC1, D+, and D- pins. | | | | DI60c | ∑lict | Total Input Injection<br>Current (sum of all I/O<br>and Control pins) | <sub>-20</sub> (6) | | +20(6) | mA | Absolute instantaneous sum of all $\pm$ input injection currents from all I/O pins ( IICL + IICH ) $\leq \sum$ IICT ) | | | - **Note 1:** Data in "Typical" column is at 3.3V, +25°C unless otherwise stated. Parameters are for design guidance only and are not tested. - 2: VIL source < (Vss 0.3). Characterized but not tested. - 3: VIH source > (VDD + 0.3) for non-5V tolerant pins only. - **4:** Digital 5V tolerant pins do not have an internal high side diode to VDD, and therefore, cannot tolerate any "positive" input injection current. - 5: Injection currents > | 0 | can affect the ADC results by approximately 4 to 6 counts (i.e., ViH Source > (VDD + 0.3) or ViL source < (Vss 0.3)). - 6: Any number and/or combination of I/O pins not excluded under IICL or IICH conditions are permitted provided the "absolute instantaneous" sum of the input injection currents from all pins do not exceed the specified limit. If **Note 2**, IICL = (((Vss 0.3) VIL source) / Rs). If **Note 3**, IICH = ((IICH source (VDD + 0.3)) / RS). RS = Resistance between input source voltage and device pin. If (Vss 0.3) ≤ VSOURCE ≤ (VDD + 0.3), injection current = 0. TABLE 30-32: I2Cx BUS DATA TIMING REQUIREMENTS (MASTER MODE) (CONTINUED) | AC CHARACTERISTICS | | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | |--------------------|--------------|------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------------------------------------|--|--| | Param.<br>No. | Symbol | Charac | teristics | Min. <sup>(1)</sup> | Max. | Units | Conditions | | | | IM40 | IM40 TAA:SCL | Output Valid | 100 kHz mode | _ | 3500 | ns | _ | | | | | | from Clock | 400 kHz mode | _ | 1000 | ns | _ | | | | | | | 1 MHz mode (Note 2) | _ | 350 | ns | _ | | | | IM45 | TBF:SDA | Bus Free Time | 100 kHz mode | 4.7 | _ | μS | The amount of time the | | | | | | | 400 kHz mode | 1.3 | _ | μS | bus must be free | | | | | | | 1 MHz mode (Note 2) | 0.5 | _ | μS | before a new transmission can start | | | | IM50 | Св | Bus Capacitive Loading | | _ | 400 | pF | _ | | | | IM51 | TPGD | Pulse Gobbler D | elay | 52 | 312 | ns | See Note 3 | | | **Note 1:** BRG is the value of the I<sup>2</sup>C Baud Rate Generator. <sup>2:</sup> Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only). **<sup>3:</sup>** The typical value for this parameter is 104 ns. ### **INDEX** | A A C Characteristics | Numerics | | Core Exception Types | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | A C Characteristics | 50 MHz Electrical Characteristics | 301 | | | | AC Characteristics | ۸ | | | | | 10-Bit Conversion Rate Parameters | | | | | | ADC Specifications | | | | | | Analog-e-D-ligital Conversion Requirements 252 EJTAG Timing Requirements 300 Internal PRC Accuracy 271 Internal RC Interna | | | | | | ELTAĞ Timing Requirements 300 | · | | Customer Support | 341 | | Internal FRC Accuracy | | | D | | | Mineral PRC Accuracy | | | DC and AC Characteristics | | | DC Characteristics 258 | | | | 307 | | Parallel Master Port Note 295 | • | | | | | Parallel Master Port Write 299 Parallel Master Port Write 299 Parallel Master Port Write Requirements 298 Parallel Slave Port Requirements 298 Parallel Slave Port Requirements 298 Parallel Slave Port Requirements 298 Parallel Slave Port Requirements 298 Parallel Slave Port Requirements 298 Power-Down Current (IPD) 262 Pogram Memory 262 Pogram Memory 262 Pogram Memory 263 Power-Down Current (IPD) 303 304 Power-Down Current (IPD) 304 Power-Down Current (IPD) 304 Power-Down Current (IPD) 304 Power-Down Current (IPD) 304 Power | • | | | | | Parallel Master Port Write Requirements | | | · · | , | | Parallel Slave Port Requirements 296 | | | | | | PLL Clock Timing | • | | | | | Analog-to-Digital Converter (ADC) | | | | | | DC Characteristics (50 MHz) 302 | | | | | | Idle Current (IDLE) 303 | Analog-to-Digital Converter (ADC) | 209 | | | | Power-Down Current (IPD) 303 | Assembler | | · · · · · · · · · · · · · · · · · · · | | | Development Support. | MPASM Assembler | 254 | | | | Direct Memory Access (DMA) Controller | D | | | | | ADC Module. 209 Comparator I/O Operating Modes 219 Comparator Voltage Reference 223 Connections for On-Chip Voltage Regulator 250 Core and Peripheral Modules 19 CPU 33 CTMU Configurations 277 DMA. 83 I2C Circuit. 174 Input Capture 157 Interrupt Controller 57 Interrupt Controller 58 Reset System 59 RTCC 199 REset System 59 RTCC 199 RTCC 199 RTCC 199 REset System 59 RESET 190 REST 190 RESET 190 RESET 190 REST 190 REST 190 REST 190 REST 190 RETTAL 191 REST 190 RE | | | | | | Comparator I/O Operating Modes | | | Direct Memory Access (DMA) Controller | 03 | | Comparator Voltage Reference 223 Connections for On-Chip Voltage Regulator 250 | | | E | | | Comparator Voltage Reterence 225 Cone and Peripheral Modules 19 CPU 33 CTMU Configurations 13 Time Measurement 227 DMA 83 I2C Circuit 174 Input Capture 157 Interrupt Controller 63 JTAG Programming, Debugging and Trace Ports 250 Output Compare Module 165 Timer 1 Timing Requirements 276 304 External Clock (50 MHz) Timing Requirements 576 Timer 2, 3, 4, 5 Timing Requirements 577 Interrupt Controller 575 Interrupt Controller 575 RTSC 776 Flash Program Memory 53 RTSP Operation 54 5 | | | Flectrical Characteristics | 257 | | Contections to Pri-riphe voltage Regulator 250 Core and Peripheral Modules 19 CPU 33 CTMU Configurations 19 External Clock 275 Timer Measurement 227 DMA 83 I2C Circuit 174 Input Capture 157 Interrupt Controller 63 JTAG Programming, Debugging and Trace Ports 250 Output Compare Module 61 PMP Pinout and Connections to External Devices 189 Reset System 199 SPI Module 165 Timer1 143 Timer2/3/4/5 (16-Bit) 147 Typical Multiplexed Port Structure 127 UART 138 Interrupt Controller 139 Co | | | | | | External Clock Timer Timing Requirements 275 Timer Massurement 275 Timer Massurement 275 Timer Massurement 275 Timer 2,3,4,5 Timing Requirements 276 Requirem | | | | | | CPU Configurations | · | | | | | Time Measurement. 227 DMA 83 I2C Circuit 174 Input Capture 157 Interrupt Controller 63 JTAG Programming, Debugging and Trace Ports 250 Output Compare Module 161 PMP Pinout and Connections to External Devices 189 Reset System 59 RTCC 199 SPI Module 165 Timer 1 143 Timer/2/3/4/5 (16-Bit) 147 Typical Multiplexed Port Structure 127 UART 181 WDT and Power-up Timer 153 Brown-out Reset (BOR) and On-Chip Voltage Regulator 250 C C Compilers MPLAB C 18 C C Compilers Specifications 267, 268 C Comparator Specifications 267, 268 Comparator Module 219 Comparator Voltage Reference (CVref 223 Configuration Bit 239 COnfiguring Analog Port Pins 128 CPU Architecture Overview 34 Timer 2, 3, 4, 5 Timing Requirements 270 Timing Requirements 270 External Clock (50 MHz) Timing Requirements 304 Timing Requirements 270 External Clock (50 MHz) Timing Requirements 304 Timing Requirements 270 External Clock (50 MHz) Timing Requirements 270 External Clock (50 MHz) Timing Requirements 270 External Clock (50 MHz) Timing Requirements 270 External Clock (50 MHz) Timing Requirements 304 External Clock (50 MHz) Timing Requirements 270 External Clock (50 MHz) Timing Requirements 304 F Flash Program Memory 53 RTSP Operation 53 RTSP Operation 53 RTSP Operation 53 RTSP Operation 53 RTSP Operation 51 O | | 33 | | 275 | | Timing Requirements | | | | | | External Clock (50 MHz) Timing Requirements 304 | | | | | | Input Capture | | | • , | 270 | | Interrupt Controller | | | | 304 | | State Stat | · | | | | | Output Compare Module. 161 PMP Pinout and Connections to External Devices 189 Reset System | | | F | | | RTSP Operation | | | Flash Program Memory | 53 | | Reset System | · | | | | | RTCC | | | The second secon | | | SPI Module | · · · · · · · · · · · · · · · · · · · | | l | | | SPI Module 165 Parallel I/O (PIO) 128 Timer 1 143 Write/Read Timing 128 Timer 2/3/4/5 (16-Bit) 147 147 147 147 147 147 147 147 148 Input Change Notification 128 128 148 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 149 | | | I/O Ports | 127 | | Timer1 | | | | | | Imper 2/3/4/5 (16-Bit) | | | ` , | | | Typical Multiplexed Port Structure | , | | | | | UART | Typical Multiplexed Port Structure | 127 | | | | ## Internal Voltage Reference Specifications 268 | | | | | | Internet Address 341 Internet Address 341 Internet Address 341 Internet Address 341 Internet Address 341 Internet Controller 63 IRG, Vector and Bit Location 64 M | WDT and Power-up Timer | 153 | | | | C Compilers MPLAB C18 | , , | | | | | C IRG, Vector and Bit Location 64 C C Compilers M MPLAB C18 254 Charge Time Measurement Unit. See CTMU. Memory Maps Clock Diagram 74 Comparator (4 KB RAM, 16 KB Flash) 38 PIC32MX120/220 Devices (8 KB RAM, 32 KB Flash) 39 Comparator Module 219 (8 KB RAM, 32 KB Flash) 39 Comparator Voltage Reference (CVref 223 (16 KB RAM, 256 KB Flash) 43 Configuration Bit 239 (16 KB RAM, 64 KB Flash) 40 CPU PIC32MX130/230 Devices (16 KB RAM, 64 KB Flash) 40 Architecture Overview 34 A1 | and On-Chip Voltage Regulator | 250 | Interrupt Controller | 63 | | C Compilers MPLAB C18 | C | | | | | MPLAB C18 254 Charge Time Measurement Unit. See CTMU. Memory Maps Clock Diagram 74 Comparator (4 KB RAM, 16 KB Flash) 38 PIC32MX120/220 Devices (8 KB RAM, 32 KB Flash) 39 Comparator Module 219 PIC32MX130/230 (16 KB RAM, 256 KB Flash) 43 Comparator Voltage Reference (CVref 223 (16 KB RAM, 256 KB Flash) 43 Configuration Bit 239 PIC32MX130/230 Devices (16 KB RAM, 64 KB Flash) 40 CPU PIC32MX150/250 Devices (16 KB RAM, 64 KB Flash) 40 PIC32MX150/250 Devices (32 KB RAM, 128 KB Flash) 41 | | | • | | | Charge Time Measurement Unit. See CTMU. Clock Diagram .74 (4 KB RAM, 16 KB Flash) | • | 054 | М | | | Clock Diagram 74 (4 KB RAM, 16 KB Flash) 38 Comparator Specifications 267, 268 (8 KB RAM, 32 KB Flash) 39 Comparator Module 219 PIC32MX120/220 Devices 39 Comparator Voltage Reference (CVref 223 (16 KB RAM, 256 KB Flash) 43 Configuration Bit 239 PIC32MX130/230 Devices 43 Configuring Analog Port Pins 128 (16 KB RAM, 64 KB Flash) 40 CPU PIC32MX150/250 Devices Architecture Overview 34 (32 KB RAM, 128 KB Flash) 41 | | 254 | Memory Maps | | | Clock Diagram /4 (4 KB RAM, 16 KB Flash) 38 Comparator Specifications 267, 268 PIC32MX120/220 Devices Comparator Module 219 (8 KB RAM, 32 KB Flash) 39 Comparator Voltage Reference (CVref 223 (16 KB RAM, 256 KB Flash) 43 Configuration Bit 239 PIC32MX130/230 Devices Configuring Analog Port Pins 128 (16 KB RAM, 64 KB Flash) 40 CPU PIC32MX150/250 Devices Architecture Overview 34 (32 KB RAM, 128 KB Flash) 41 | • | | PIC32MX110/210 Devices | | | Comparator Specifications 267, 268 267, 268 (8 KB RAM, 32 KB Flash) 39 | • | 74 | | 38 | | Comparator Module 219 (6 KB RAM, 32 KB Flash) 39 Comparator Voltage Reference (CVref 223 (16 KB RAM, 256 KB Flash) 43 Configuration Bit 239 PIC32MX130/230 Devices Configuring Analog Port Pins 128 (16 KB RAM, 64 KB Flash) 40 CPU PIC32MX150/250 Devices Architecture Overview 34 (32 KB RAM, 128 KB Flash) 41 | · | | | | | Comparator Module | • | - | (8 KB RAM, 32 KB Flash) | 39 | | Comparator Voltage Reference (CVref | | | | | | Configuration Bit | | | | 43 | | Configuring Analog Port Pins | | | | | | PIC32MX150/250 Devices Architecture Overview | | 128 | | 40 | | Architecture Overview | | 0.1 | | | | 0 05 1 | | | (32 KB RAM, 128 KB Flash) | 41 | | Coprocessor 0 Registers | Coprocessor U Registers | 35 | | |