

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | MIPS32 ® M4K™                                                                   |
| Core Size                  | 32-Bit Single-Core                                                              |
| Speed                      | 40MHz                                                                           |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART                            |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT                    |
| Number of I/O              | 21                                                                              |
| Program Memory Size        | 128KB (128K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 32K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                     |
| Data Converters            | A/D 10x10b                                                                      |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 28-VQFN Exposed Pad                                                             |
| Supplier Device Package    | 28-QFN (6x6)                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx150f128bt-v-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### TABLE 7: PIN NAMES FOR 36-PIN GENERAL PURPOSE DEVICES

## 36-PIN VTLA (TOP VIEW)<sup>(1,2,3,5)</sup>

PIC32MX110F016C PIC32MX120F032C PIC32MX130F064C PIC32MX150F128C

36

|       |                                      |       | I                                              |
|-------|--------------------------------------|-------|------------------------------------------------|
| Pin # | Full Pin Name                        | Pin # | Full Pin Name                                  |
| 1     | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2 | 19    | TDO/RPB9/SDA1/CTED4/PMD3/RB9                   |
| 2     | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/RB3   | 20    | RPC9/CTED7/RC9                                 |
| 3     | PGED4 <sup>(4)</sup> /AN6/RPC0/RC0   | 21    | Vss                                            |
| 4     | PGEC4 <sup>(4)</sup> /AN7/RPC1/RC1   | 22    | VCAP                                           |
| 5     | VDD                                  | 23    | VDD                                            |
| 6     | Vss                                  | 24    | PGED2/RPB10/CTED11/PMD2/RB10                   |
| 7     | OSC1/CLKI/RPA2/RA2                   | 25    | PGEC2/TMS/RPB11/PMD1/RB11                      |
| 8     | OSC2/CLKO/RPA3/PMA0/RA3              | 26    | AN12/PMD0/RB12                                 |
| 9     | SOSCI/RPB4/RB4                       | 27    | AN11/RPB13/CTPLS/PMRD/RB13                     |
| 10    | SOSCO/RPA4/T1CK/CTED9/PMA1/RA4       | 28    | CVREFOUT/AN10/C3INB/RPB14/SCK1/CTED5/PMWR/RB14 |
| 11    | RPC3/RC3                             | 29    | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15          |
| 12    | Vss                                  | 30    | AVss                                           |
| 13    | VDD                                  | 31    | AVdd                                           |
| 14    | VDD                                  | 32    | MCLR                                           |
| 15    | PGED3/RPB5/PMD7/RB5                  | 33    | VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0          |
| 16    | PGEC3/RPB6/PMD6/RB6                  | 34    | VREF-/CVREF-/AN1/RPA1/CTED2/RA1                |
| 17    | TDI/RPB7/CTED3/PMD5/INT0/RB7         | 35    | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0           |
| 18    | TCK/RPB8/SCL1/CTED10/PMD4/RB8        | 36    | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1          |

Note 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions.

2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information.

3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally.

4: This pin function is not available on PIC32MX110F016C and PIC32MX120F032C devices.

5: Shaded pins are 5V tolerant.

## 4.2 Bus Matrix Control Registers

### TABLE 4-2: BUS MATRIX REGISTER MAP

| ess)                    |                  | ø        |                                            |                |       |       |       |       |      |      |      | Bits              |      |           |           |           |            |          |               |
|-------------------------|------------------|----------|--------------------------------------------|----------------|-------|-------|-------|-------|------|------|------|-------------------|------|-----------|-----------|-----------|------------|----------|---------------|
| Virtual Addr<br>(BF88_# | Register<br>Name | Bit Rang | 31/15                                      | 30/14          | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6              | 21/5 | 20/4      | 19/3      | 18/2      | 17/1       | 16/0     | All<br>Resets |
| 2000                    |                  | 31:16    | _                                          |                | _     | _     | —     | _     |      | _    | _    | _                 | _    | BMXERRIXI | BMXERRICD | BMXERRDMA | BMXERRDS   | BMXERRIS | 001F          |
| 2000                    | BINIXCON         | 15:0     |                                            | _              | _     | _     | _     | -     |      | —    | _    | BMXWSDRM          | _    | _         | —         | BI        | MXARB<2:0> |          | 0041          |
| 2010                    |                  | 31:16    | _                                          |                | _     |       | _     | _     |      | _    | _    | _                 | _    | _         | —         | _         | _          | _        | 0000          |
| 2010                    | DIVIADAPDA'      | 15:0     |                                            | BMXDKPBA<15:0> |       |       |       |       |      |      |      |                   |      |           |           |           | 0000       |          |               |
| 2020 BM                 |                  | 31:16    | _                                          |                |       |       |       | _     |      | —    | _    | —                 | —    | _         | —         |           | _          |          | 0000          |
|                         | BINIADODBA       | 15:0     | 0 BMXDUDBA<15:0>                           |                |       |       |       |       |      |      |      |                   |      | 0000      |           |           |            |          |               |
|                         |                  | 31:16    | I:16 — — — — — — — — — — — — — — — — — — — |                |       |       |       |       |      |      |      |                   | -    | 0000      |           |           |            |          |               |
| 2000                    |                  | 15:0     |                                            |                |       |       |       |       |      |      | BN   | IXDUPBA<15:0>     | >    |           |           |           |            |          | 0000          |
| 2040                    | BMXDRMS7         | 31:16    |                                            |                |       |       |       |       |      |      | BM   | XDRMS7<31.0       | >    |           |           |           |            |          | xxxx          |
| 2040                    | DIVINDI (IVIOZ   | 15:0     |                                            |                |       |       |       |       |      |      |      |                   |      |           |           |           |            |          | xxxx          |
| 2050                    |                  | 31:16    | —                                          | —              |       |       |       | —     | _    | —    | —    |                   | _    | _         |           | BMXPUPBA  | <19:16>    |          | 0000          |
| 2000                    |                  | 15:0     |                                            |                |       |       |       |       |      |      | BN   | IXPUPBA<15:0>     | >    |           |           |           |            |          | 0000          |
| 2060                    | BMYDEMS7         | 31:16    |                                            |                |       |       |       |       |      |      | BM   |                   |      |           |           |           |            |          | xxxx          |
| 2000                    | DWXTTWOZ         | 15:0     |                                            |                |       |       |       |       |      |      | DIV  | IXI 1 WOZ < 01.02 |      |           |           |           |            |          | xxxx          |
| 2070                    | BMXBOOTS7        | 31:16    |                                            |                |       |       |       |       |      |      | BW   | XBOOTS7<31-0      |      |           |           |           |            |          | 0000          |
| 2070                    | DWIXDOUTSZ       | 15:0     |                                            |                |       |       |       |       |      |      | DIVI | NDOUT32531.0      | ~    |           |           |           |            |          | 0C00          |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

PIC32MX1XX/2XX 28/36/44-PIN FAMILY

NOTES:

#### REGISTER 10-3: U1OTGSTAT: USB OTG STATUS REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0 U-0           |                  | U-0              |
| 51.24        | —                 | —                 | —                 | —                 | —                 | —                 |                  | —                |
| 22:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | —                 | —                 | —                 | —                 | —                 | —                 | -                | —                |
| 15.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.6         | —                 | —                 | _                 | _                 | _                 | _                 |                  | _                |
| 7:0          | R-0               | U-0               | R-0               | U-0               | R-0               | R-0               | U-0              | R-0              |
| 7.0          | ID                | _                 | LSTATE            | _                 | SESVD             | SESEND            |                  | VBUSVD           |

#### Legend:

| Logonal           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7 ID: ID Pin State Indicator bit
  - 1 = No cable is attached or a "type B" cable has been inserted into the USB receptacle
  - 0 = A "type A" OTG cable has been inserted into the USB receptacle
- bit 6 Unimplemented: Read as '0'
- bit 5 LSTATE: Line State Stable Indicator bit
  - 1 = USB line state (SE0 (U1CON<6>) bit and JSTATE (U1CON<7>)) bit has been stable for previous 1 ms 0 = USB line state (SE0 and JSTATE) has not been stable for previous 1 ms

#### bit 4 Unimplemented: Read as '0'

- bit 3 SESVD: Session Valid Indicator bit
  - 1 = VBUS voltage is above Session Valid on the A or B device
  - 0 = VBUS voltage is below Session Valid on the A or B device
- bit 2 SESEND: B-Device Session End Indicator bit
  - 1 = VBUS voltage is below Session Valid on the B device
  - 0 = VBUS voltage is above Session Valid on the B device

#### bit 1 Unimplemented: Read as '0'

- bit 0 VBUSVD: A-Device VBUS Valid Indicator bit
  - 1 = VBUS voltage is above Session Valid on the A device
  - 0 = VBUS voltage is below Session Valid on the A device

|              |                   | • · · · · · • · · |                   |                   |                        |                   |                  |                                  |
|--------------|-------------------|-------------------|-------------------|-------------------|------------------------|-------------------|------------------|----------------------------------|
| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3      | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0                 |
| 21.24        | U-0               | U-0               | U-0               | U-0               | U-0                    | U-0               | U-0              | U-0                              |
| 31:24        | —                 | —                 | -                 | —                 | —                      | —                 | —                | —                                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0                    | U-0               | U-0              | U-0                              |
| 23.10        | —                 | _                 |                   | _                 | _                      |                   | —                | U-0<br>—<br>U-0<br>—<br>U-0<br>— |
| 15.0         | U-0               | U-0               | U-0               | U-0               | U-0                    | U-0               | U-0              | U-0                              |
| 15.0         | —                 | _                 |                   | _                 | _                      |                   | —                | _                                |
| 7.0          | R-0               | U-0               | U-0               | R/W-0             | R/W-0                  | U-0               | R/W-0            | R/W-0                            |
| 7.0          | UACTPND           |                   |                   | USLPGRD           | USBBUSY <sup>(1)</sup> |                   | USUSPEND         | USBPWR                           |

### REGISTER 10-5: U1PWRC: USB POWER CONTROL REGISTER

## Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | d as '0'           |
|-------------------|------------------|----------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7 UACTPND: USB Activity Pending bit
  - 1 = USB bus activity has been detected; however, an interrupt is pending, which has yet to be generated
     0 = An interrupt is not pending
- bit 6-5 Unimplemented: Read as '0'
- bit 4 USLPGRD: USB Sleep Entry Guard bit
  - 1 = Sleep entry is blocked if USB bus activity is detected or if a notification is pending
  - 0 = USB module does not block Sleep entry
- bit 3 USBBUSY: USB Module Busy bit<sup>(1)</sup>
  - 1 = USB module is active or disabled, but not ready to be enabled
  - 0 = USB module is not active and is ready to be enabled
- bit 2 Unimplemented: Read as '0'
- bit 1 USUSPEND: USB Suspend Mode bit
  - 1 = USB module is placed in Suspend mode
    - (The 48 MHz USB clock will be gated off. The transceiver is placed in a low-power state.)
  - 0 = USB module operates normally
- bit 0 USBPWR: USB Operation Enable bit
  - 1 = USB module is turned on
  - 0 = USB module is disabled

(Outputs held inactive, device pins not used by USB, analog features are shut down to reduce power consumption.)

## **Note 1:** When USBPWR = 0 and USBBUSY = 1, status from all other registers is invalid and writes to all USB module registers produce undefined results.

| Bit<br>Range | Bit<br>31/23/15/7     | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1       | Bit<br>24/16/8/0 |
|--------------|-----------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------------|------------------|
| 21.24        | U-0                   | U-0               | U-0               | U-0               | U-0               | U-0               | U-0                    | U-0              |
| 31.24        | —                     | —                 | —                 | —                 | —                 | —                 | —                      | —                |
| 23:16        | U-0 U-0               |                   | U-0               | U-0               | U-0               | U-0               | U-0                    | U-0              |
|              | —                     | —                 | —                 | —                 | —                 | —                 | —                      | —                |
| 15.0         | U-0 U-0               |                   | U-0               | U-0               | U-0               | U-0               | U-0                    | U-0              |
| 15.0         | —                     | —                 | —                 | —                 | —                 | —                 | —                      | —                |
|              | R/WC-0, HS R/WC-0, HS |                   | R/WC-0, HS             | R/WC-0, HS       |
| 7:0          | BISEE                 | BMYEE             |                   |                   |                   |                   | CRC5EF <sup>(4)</sup>  | DIDEE            |
|              | DIGLI                 | DIVIALI           |                   | DIOLI             |                   | GINGTOLI          | EOFEF <sup>(3,5)</sup> |                  |

### REGISTER 10-8: U1EIR: USB ERROR INTERRUPT STATUS REGISTER

| Legend:           | WC = Write '1' to clear | HS = Hardware Settable bit         |                    |  |  |  |  |
|-------------------|-------------------------|------------------------------------|--------------------|--|--|--|--|
| R = Readable bit  | W = Writable bit        | U = Unimplemented bit, read as '0' |                    |  |  |  |  |
| -n = Value at POR | '1' = Bit is set        | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |  |

- bit 31-8 Unimplemented: Read as '0'
- bit 7 BTSEF: Bit Stuff Error Flag bit
  - 1 = Packet rejected due to bit stuff error
  - 0 = Packet accepted
- bit 6 BMXEF: Bus Matrix Error Flag bit
  - 1 = The base address, of the Buffer Descriptor Table, or the address of an individual buffer pointed to by a Buffer Descriptor Table entry, is invalid.
  - 0 = No address error
- bit 5 DMAEF: DMA Error Flag bit<sup>(1)</sup>
  - 1 = USB DMA error condition detected
  - 0 = No DMA error
- bit 4 BTOEF: Bus Turnaround Time-Out Error Flag bit<sup>(2)</sup>
  - 1 = Bus turnaround time-out has occurred
  - 0 = No bus turnaround time-out
- bit 3 **DFN8EF:** Data Field Size Error Flag bit
  - 1 = Data field received is not an integral number of bytes
  - 0 = Data field received is an integral number of bytes
- bit 2 CRC16EF: CRC16 Failure Flag bit
  - 1 = Data packet rejected due to CRC16 error
  - 0 = Data packet accepted
- **Note 1:** This type of error occurs when the module's request for the DMA bus is not granted in time to service the module's demand for memory, resulting in an overflow or underflow condition, and/or the allocated buffer size is not sufficient to store the received data packet causing it to be truncated.
  - **2:** This type of error occurs when more than 16-bit-times of Idle from the previous End-of-Packet (EOP) has elapsed.
  - **3:** This type of error occurs when the module is transmitting or receiving data and the SOF counter has reached zero.
  - 4: Device mode.
  - 5: Host mode.

#### REGISTER 10-10: U1STAT: USB STATUS REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | U-0               | U-0               | U-0               | U-0               | U-0 U-0           |                   | U-0              | U-0              |
| 31.24        | —                 | —                 |                   | —                 | —                 | —                 | —                | _                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
|              | —                 | —                 | -                 | —                 | —                 | —                 | —                | —                |
| 15.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.0         | —                 | —                 | -                 | —                 | —                 | —                 | —                | —                |
| 7:0          | R-x               | R-x               | R-x               | R-x               | R-x               | R-x               | U-0              | U-0              |
|              |                   | ENDP.             | T<3:0>            |                   | DIR               | PPBI              | _                | _                |

### Legend:

| · J· ·            |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7-4 **ENDPT<3:0>:** Encoded Number of Last Endpoint Activity bits (Represents the number of the Buffer Descriptor Table, updated by the last USB transfer.)
  - 1111 = Endpoint 15 1110 = Endpoint 14 . . 0001 = Endpoint 1 0000 = Endpoint 0
- bit 3 **DIR:** Last Buffer Descriptor Direction Indicator bit
  - 1 = Last transaction was a transmit (TX) transfer
    - 0 = Last transaction was a receive (RX) transfer
- bit 2 **PPBI:** Ping-Pong Buffer Descriptor Pointer Indicator bit
  - 1 = The last transaction was to the ODD Buffer Descriptor bank
  - 0 = The last transaction was to the EVEN Buffer Descriptor bank
- bit 1-0 Unimplemented: Read as '0'

**Note:** The U1STAT register is a window into a 4-byte FIFO maintained by the USB module. U1STAT value is only valid when the TRNIF (U1IR<3>) bit is active. Clearing the TRNIF bit advances the FIFO. Data in register is invalid when the TRNIF bit = 0.

| IABL                      |                  | PEI       |       |       | 1 SELEC |       | PUIRE | GISTER |      | CONTR |      |      |      |      |      |                   |        |      |            |
|---------------------------|------------------|-----------|-------|-------|---------|-------|-------|--------|------|-------|------|------|------|------|------|-------------------|--------|------|------------|
| SS                        |                  |           |       |       |         |       |       |        |      | В     | its  |      |      |      |      |                   |        |      |            |
| Virtual Addre<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13   | 28/12 | 27/11 | 26/10  | 25/9 | 24/8  | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2              | 17/1   | 16/0 | All Resets |
| FB4C                      | RPB8R            | 31:16     | —     | —     | —       | -     | —     | —      | —    | —     | —    | —    | _    | —    | _    | —                 | —      | —    | 0000       |
|                           |                  | 15:0      |       | _     |         |       |       |        |      |       |      |      | _    |      |      | RPB8              | <3:0>  |      | 0000       |
| FB50                      | RPB9R            | 31:16     |       | _     | _       | _     | _     | _      |      |       | _    | _    |      |      | _    |                   |        | —    | 0000       |
|                           |                  | 15:0      | _     | _     | —       | _     | _     | _      | _    | _     | _    | _    | _    | _    |      | RPB9              | <3:0>  |      | 0000       |
| FB54                      | RPB10R           | 31:16     | —     | —     | -       | -     | —     | —      | _    | —     | —    | —    | _    | —    | —    | —                 | —      | —    | 0000       |
|                           | -                | 15:0      | _     | _     | —       |       | _     | —      | _    | _     | _    | _    | _    | _    |      | RPB10             | )<3:0> |      | 0000       |
| FB58                      | RPB11R           | 31:16     | _     | _     | —       |       | _     | —      | _    | _     | _    | _    | _    | _    | _    | _                 | _      | _    | 0000       |
|                           |                  | 15:0      |       | _     | _       |       | —     | —      |      |       |      |      | —    | _    |      | RPB1 <sup>-</sup> | 1<3:0> |      | 0000       |
| FB60                      | RPB13R           | 31:16     |       | —     | —       | —     | —     | —      | —    | —     | —    | —    | —    | —    | —    |                   |        |      | 0000       |
|                           |                  | 15:0      |       | —     | —       | —     | —     | —      | —    | —     | —    | —    | —    | —    |      | RPB1              | 3<3:0> |      | 0000       |
| FB64                      | RPB14R           | 31:16     |       | —     | —       | —     | —     | —      | —    | —     | —    | —    | —    | —    | —    | —                 | —      | —    | 0000       |
|                           |                  | 15:0      |       | —     | —       | —     | —     | —      | —    | —     | —    | —    | —    | —    |      | RPB14             | 4<3:0> |      | 0000       |
| FB68                      | RPB15R           | 31:16     | —     | —     | —       | —     | -     |        | —    | —     |      |      |      | —    | —    |                   | —      | —    | 0000       |
|                           | 1. 5101          | 15:0      | —     | —     | —       | —     | -     |        | —    | —     |      |      |      | —    |      | RPB1              | 5<3:0> |      | 0000       |
| FB6C                      | RPCOR(3)         | 31:16     | —     | —     | —       | -     | —     | —      | —    | —     | —    | —    | —    | —    | —    | —                 | —      | —    | 0000       |
| . 200                     |                  | 15:0      | —     | —     | —       | -     | —     | —      | —    | —     | —    | —    | —    | —    |      | RPC0              | <3:0>  |      | 0000       |
| EB70                      | RPC1R(3)         | 31:16     | _     | —     | —       | —     | _     | _      | _    | _     | —    | —    | _    | —    | _    | —                 | _      | —    | 0000       |
| 1 870                     | NI OIIX          | 15:0      | _     | —     | —       | —     | _     | _      | _    | _     | —    | —    | _    | —    |      | RPC1              | <3:0>  |      | 0000       |
| FB74                      |                  | 31:16     | _     | —     | —       | —     | _     | _      | _    | _     | —    | —    | _    | —    | _    | —                 | _      | —    | 0000       |
| 1014                      |                  | 15:0      | _     | —     | —       | —     | _     | _      | _    | _     | —    | —    | _    | —    |      | RPC2              | <3:0>  |      | 0000       |
| EB78                      |                  | 31:16     |       | —     | —       | —     | —     | —      | —    | —     | —    | —    | —    | —    | _    | —                 | —      | —    | 0000       |
| 1 0/0                     |                  | 15:0      |       | —     | —       | —     | —     | —      | —    | —     | —    | —    | —    | —    |      | RPC3              | <3:0>  |      | 0000       |
| FB7C                      |                  | 31:16     |       | —     | —       | —     | —     | —      | —    | —     | —    | —    | —    | —    | _    | —                 | —      | —    | 0000       |
| 1 B/C                     |                  | 15:0      | _     | —     | —       | —     | —     | —      | —    | —     | —    | —    | —    | —    |      | RPC4              | <3:0>  |      | 0000       |
| EDOO                      |                  | 31:16     | -     | —     | —       | —     | —     | —      | —    | —     | —    | —    | —    | —    | -    | —                 | _      | -    | 0000       |
| 1 000                     | NF GOINT         | 15:0      | _     | —     | —       | —     | —     | —      | —    | —     | —    | —    | —    | —    |      | RPC5              | <3:0>  |      | 0000       |
| ED94                      |                  | 31:16     | —     | —     | —       | —     | —     | —      | _    | —     | —    | —    | —    | —    | —    | —                 | —      | —    | 0000       |
| гро4                      | NFUUR            | 15:0      | —     | —     | —       | —     | —     | —      | _    | —     | —    | —    | —    | —    |      | RPC6              | <3:0>  |      | 0000       |
| ED80                      |                  | 31:16     | —     | —     | —       | —     | —     | —      | _    | —     | —    | —    | —    | —    | —    | —                 | —      | —    | 0000       |
| F 000                     | KFU/KU           | 15:0      | _     | _     | _       | _     | _     | _      |      | _     | _    | _    | _    | _    |      | RPC7              | <3:0>  |      | 0000       |

#### OT AUTOUT DEALATED MAD

x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend:

This register is only available on 44-pin devices. Note 1:

2: 3:

This register is only available on PIC32MX1XX devices. This register is only available on 36-pin and 44-pin devices.

| REGISTI   | ER 17-1: SPIxCON: SPI CONTROL REGISTER (CONTINUED)                                                                                                                                                                       |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 17    | SPIFE: Frame Sync Pulse Edge Select bit (Framed SPI mode only)                                                                                                                                                           |
|           | 1 = Frame synchronization pulse coincides with the first bit clock                                                                                                                                                       |
| bit 16    | <b>ENHBITE:</b> Enhanced Buffer Enable bit <sup>(2)</sup>                                                                                                                                                                |
| Sit 10    | 1 = Enhanced Buffer mode is enabled                                                                                                                                                                                      |
|           | 0 = Enhanced Buffer mode is disabled                                                                                                                                                                                     |
| bit 15    | ON: SPI Peripheral On bit <sup>(1)</sup>                                                                                                                                                                                 |
|           | 1 = SPI Peripheral is enabled                                                                                                                                                                                            |
| hit 14    | Unimplemented: Read as '0'                                                                                                                                                                                               |
| bit 13    | SIDL: Stop in Idle Mode bit                                                                                                                                                                                              |
|           | 1 = Discontinue module operation when the device enters Idle mode                                                                                                                                                        |
|           | 0 = Continue module operation when the device enters Idle mode                                                                                                                                                           |
| bit 12    | <b>DISSDO:</b> Disable SDOx pin bit                                                                                                                                                                                      |
|           | 1 = SDOx pin is not used by the module. Pin is controlled by associated PORT register $0 = SDOx pin is controlled by the module$                                                                                         |
| bit 11-10 | MODE<32.16>: 32/16-Bit Communication Select bits                                                                                                                                                                         |
|           | When AUDEN = 1:                                                                                                                                                                                                          |
|           | MODE32 MODE16 Communication                                                                                                                                                                                              |
|           | 1 1 24-bit Data, 32-bit FIFO, 32-bit Channel/64-bit Frame                                                                                                                                                                |
|           | 1 0 32-bit Data, 32-bit FIFO, 32-bit Channel/64-bit Frame                                                                                                                                                                |
|           | 0 0 16-bit Data, 16-bit FIFO, 16-bit Channel/32-bit Frame                                                                                                                                                                |
|           |                                                                                                                                                                                                                          |
|           | When AUDEN = 0:                                                                                                                                                                                                          |
|           | MODE32 MODE16 Communication                                                                                                                                                                                              |
|           | 1 	 x 	 32-bit                                                                                                                                                                                                           |
|           | 0 0 <b>8-bit</b>                                                                                                                                                                                                         |
| bit 9     | SMP: SPI Data Input Sample Phase bit                                                                                                                                                                                     |
|           | Master mode (MSTEN = 1):                                                                                                                                                                                                 |
|           | <ul> <li>Input data sampled at end of data output time</li> <li>Input data sampled at middle of data output time</li> </ul>                                                                                              |
|           | Slave mode (MSTEN = 0):                                                                                                                                                                                                  |
|           | SMP value is ignored when SPI is used in Slave mode. The module always uses SMP = 0.                                                                                                                                     |
|           | To write a '1' to this bit, the MSTEN value = 1 must first be written.                                                                                                                                                   |
| bit 8     | CKE: SPI Clock Edge Select bit <sup>(3)</sup>                                                                                                                                                                            |
|           | 1 = Serial output data changes on transition from active clock state to Idle clock state (see the CKP bit)<br>0 = Serial output data changes on transition from Idle clock state to active clock state (see the CKP bit) |
| bit 7     | SSEN: Slave Select Enable (Slave mode) bit                                                                                                                                                                               |
| bit i     | $1 = \overline{SSx}$ pin used for Slave mode                                                                                                                                                                             |
|           | $0 = \overline{SSx}$ pin not used for Slave mode, pin controlled by port function.                                                                                                                                       |
| bit 6     | CKP: Clock Polarity Select bit <sup>(4)</sup>                                                                                                                                                                            |
|           | 1 = 1 dle state for clock is a high level; active state is a low level<br>0 = 1 dle state for clock is a low level; active state is a high level                                                                         |
|           |                                                                                                                                                                                                                          |
| Note 1:   | When using the 1:1 PBCLK divisor, the user's software should not read or write the peripheral's SFRs in                                                                                                                  |
|           | the SYSCLK cycle immediately following the instruction that clears the module's ON bit.                                                                                                                                  |
| 2:        | This bit can only be written when the ON bit = 0.                                                                                                                                                                        |
| 3:        | I his bit is not used in the Framed SPI mode. The user should program this bit to '0' for the Framed SPI mode (FRMEN = 1).                                                                                               |
| 4:        | When AUDEN = 1, the SPI module functions as if the CKP bit is equal to '1', regardless of the actual value                                                                                                               |
|           | of CKP.                                                                                                                                                                                                                  |

2

## REGISTER 18-1: I2CxCON: I<sup>2</sup>C CONTROL REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:10        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 45.0         | R/W-0             | U-0               | R/W-0             | R/W-1, HC         | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 15:8         | ON <sup>(1)</sup> | —                 | SIDL              | SCLREL            | STRICT            | A10M              | DISSLW           | SMEN             |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0, HC         | R/W-0, HC         | R/W-0, HC         | R/W-0, HC        | R/W-0, HC        |
| 7:0          | GCEN              | STREN             | ACKDT             | ACKEN             | RCEN              | PEN               | RSEN             | SEN              |

| Legend:           | HC = Cleared in Hardware |                          |                    |  |  |  |  |
|-------------------|--------------------------|--------------------------|--------------------|--|--|--|--|
| R = Readable bit  | W = Writable bit         | U = Unimplemented bit, r | ead as '0'         |  |  |  |  |
| -n = Value at POR | '1' = Bit is set         | '0' = Bit is cleared     | x = Bit is unknown |  |  |  |  |

#### bit 31-16 Unimplemented: Read as '0'

bit 15 **ON:** I<sup>2</sup>C Enable bit<sup>(1)</sup>

bit 12

- 1 = Enables the  $I^2C$  module and configures the SDA and SCL pins as serial port pins
- 0 = Disables the  $I^2C$  module; all  $I^2C$  pins are controlled by PORT functions
- bit 14 Unimplemented: Read as '0'
- bit 13 **SIDL:** Stop in Idle Mode bit
  - 1 = Discontinue module operation when the device enters Idle mode
  - 0 = Continue module operation when the device enters Idle mode
  - **SCLREL:** SCLx Release Control bit (when operating as I<sup>2</sup>C slave)
  - 1 = Release SCLx clock
    - 0 = Hold SCLx clock low (clock stretch)

#### If STREN = 1:

Bit is R/W (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission. Hardware clear at end of slave reception.

#### If STREN = 0:

Bit is R/S (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission.

- bit 11 STRICT: Strict I<sup>2</sup>C Reserved Address Rule Enable bit
  - 1 = Strict reserved addressing is enforced. Device does not respond to reserved address space or generate addresses in reserved address space.
  - 0 = Strict I<sup>2</sup>C Reserved Address Rule not enabled

#### bit 10 A10M: 10-bit Slave Address bit

- 1 = I2CxADD is a 10-bit slave address
- 0 = I2CxADD is a 7-bit slave address
- bit 9 DISSLW: Disable Slew Rate Control bit
  - 1 = Slew rate control disabled
    - 0 = Slew rate control enabled
- bit 8 SMEN: SMBus Input Levels bit
  - 1 = Enable I/O pin thresholds compliant with SMBus specification
  - 0 = Disable SMBus input thresholds
- **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

## **REGISTER 18-2:** I2CxSTAT: I<sup>2</sup>C STATUS REGISTER (CONTINUED)

| bit 4 | P: Stop bit                                                                                                                                |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------|
|       | 1 = Indicates that a Stop bit has been detected last                                                                                       |
|       | 0 = Stop bit was not detected last                                                                                                         |
|       | Hardware set or clear when Start, Repeated Start or Stop detected.                                                                         |
| bit 3 | S: Start bit                                                                                                                               |
|       | <ul> <li>1 = Indicates that a Start (or Repeated Start) bit has been detected last</li> <li>0 = Start bit was not detected last</li> </ul> |
|       | Hardware set or clear when Start, Repeated Start or Stop detected.                                                                         |
| bit 2 | <b>R_W:</b> Read/Write Information bit (when operating as I <sup>2</sup> C slave)                                                          |
|       | 1 = Read – indicates data transfer is output from slave<br>0 = Write – indicates data transfer is input to slave                           |
|       | Hardware set or clear after reception of I <sup>2</sup> C device address byte.                                                             |
| bit 1 | RBF: Receive Buffer Full Status bit                                                                                                        |
|       | 1 = Receive complete, I2CxRCV is full                                                                                                      |
|       | 0 = Receive not complete, I2CxRCV is empty                                                                                                 |
|       | Hardware set when I2CxRCV is written with received byte. Hardware clear when software<br>reads I2CxRCV.                                    |
| bit 0 | TBF: Transmit Buffer Full Status bit                                                                                                       |
|       | 1 = Transmit in progress, I2CxTRN is full                                                                                                  |

0 = Transmit complete, I2CxTRN is empty

Hardware set when software writes I2CxTRN. Hardware clear at completion of data transmission.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 31:24        | —                 | —                 | —                 | —                 | —                 | _                 | —                | -                |  |
| 22.16        | U-0               | U-0               | U-0               | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |  |
| 23:10        | —                 | —                 | —                 | MONTH10           |                   | MONTH             | H01<3:0>         |                  |  |
| 45.0         | U-0               | U-0               | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |  |
| 15:8         | —                 | —                 | DAY1              | 0<1:0>            |                   | DAY01             | <3:0>            |                  |  |
| 7.0          | U-0               | U-0               | U-0               | U-0               | U-0               | R/W-x             | R/W-x            | R/W-x            |  |
| 7:0          | _                 | _                 | _                 | _                 | _                 | V                 | VDAY01<2:0:      | >                |  |

## REGISTER 21-6: ALRMDATE: ALARM DATE VALUE REGISTER

## Legend:

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-21 Unimplemented: Read as '0'

bit 20 MONTH10: Binary Coded Decimal value of months bits, 10s place digit; contains a value of 0 or 1

bit 19-16 **MONTH01<3:0>:** Binary Coded Decimal value of months bits, 1s place digit; contains a value from 0 to 9 bit 15-14 **Unimplemented:** Read as '0'

bit 13-12 DAY10<1:0>: Binary Coded Decimal value of days bits, 10s place digit; contains a value from 0 to 3

bit 11-8 **DAY01<3:0>:** Binary Coded Decimal value of days bits, 1s place digit; contains a value from 0 to 9

bit 7-3 Unimplemented: Read as '0'

bit 2-0 WDAY01<2:0>: Binary Coded Decimal value of weekdays bits; contains a value from 0 to 6

The processor will exit, or 'wake-up', from Sleep on one of the following events:

- On any interrupt from an enabled source that is operating in Sleep. The interrupt priority must be greater than the current CPU priority.
- · On any form of device Reset
- On a WDT time-out

If the interrupt priority is lower than or equal to the current priority, the CPU will remain Halted, but the PBCLK will start running and the device will enter into Idle mode.

## 26.3.2 IDLE MODE

In Idle mode, the CPU is Halted but the System Clock (SYSCLK) source is still enabled. This allows peripherals to continue operation when the CPU is Halted. Peripherals can be individually configured to Halt when entering Idle by setting their respective SIDL bit. Latency, when exiting Idle mode, is very low due to the CPU oscillator source remaining active.

- Note 1: Changing the PBCLK divider ratio requires recalculation of peripheral timing. For example, assume the UART is configured for 9600 baud with a PB clock ratio of 1:1 and a Posc of 8 MHz. When the PB clock divisor of 1:2 is used, the input frequency to the baud clock is cut in half; therefore, the baud rate is reduced to 1/2 its former value. Due to numeric truncation in calculations (such as the baud rate divisor), the actual baud rate may be a tiny percentage different than expected. For this reason, any timing calculation required for a peripheral should be performed with the new PB clock frequency instead of scaling the previous value based on a change in the PB divisor ratio.
  - 2: Oscillator start-up and PLL lock delays are applied when switching to a clock source that was disabled and that uses a crystal and/or the PLL. For example, assume the clock source is switched from Posc to LPRC just prior to entering Sleep in order to save power. No oscillator startup delay would be applied when exiting Idle. However, when switching back to Posc, the appropriate PLL and/or oscillator start-up/lock delays would be applied.

The device enters Idle mode when the SLPEN (OSCCON<4>) bit is clear and a WAIT instruction is executed.

The processor will wake or exit from Idle mode on the following events:

- On any interrupt event for which the interrupt source is enabled. The priority of the interrupt event must be greater than the current priority of the CPU. If the priority of the interrupt event is lower than or equal to current priority of the CPU, the CPU will remain Halted and the device will remain in Idle mode.
- On any form of device Reset
- On a WDT time-out interrupt

#### 26.3.3 PERIPHERAL BUS SCALING METHOD

Most of the peripherals on the device are clocked using the PBCLK. The Peripheral Bus can be scaled relative to the SYSCLK to minimize the dynamic power consumed by the peripherals. The PBCLK divisor is controlled by PBDIV<1:0> (OSCCON<20:19>), allowing SYSCLK to PBCLK ratios of 1:1, 1:2, 1:4 and 1:8. All peripherals using PBCLK are affected when the divisor is changed. Peripherals such as the USB, Interrupt Controller, DMA, and the bus matrix are clocked directly from SYSCLK. As a result, they are not affected by PBCLK divisor changes.

Changing the PBCLK divisor affects:

- The CPU to peripheral access latency. The CPU has to wait for next PBCLK edge for a read to complete. In 1:8 mode, this results in a latency of one to seven SYSCLKs.
- The power consumption of the peripherals. Power consumption is directly proportional to the frequency at which the peripherals are clocked. The greater the divisor, the lower the power consumed by the peripherals.

To minimize dynamic power, the PB divisor should be chosen to run the peripherals at the lowest frequency that provides acceptable system performance. When selecting a PBCLK divider, peripheral clock requirements, such as baud rate accuracy, should be taken into account. For example, the UART peripheral may not be able to achieve all baud rate values at some PBCLK divider depending on the SYSCLK value.

#### TABLE 26-2: PERIPHERAL MODULE DISABLE REGISTER MAP

| ess                      |                                 |           |       |       |       |       |       |       |        |        | Bits |      |      |       |       |        |        |        | \$         |
|--------------------------|---------------------------------|-----------|-------|-------|-------|-------|-------|-------|--------|--------|------|------|------|-------|-------|--------|--------|--------|------------|
| Virtual Addr<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9   | 24/8   | 23/7 | 22/6 | 21/5 | 20/4  | 19/3  | 18/2   | 17/1   | 16/0   | All Resets |
| F0.40                    |                                 | 31:16     | —     | —     | _     | _     | —     | _     | _      | —      | _    | _    | _    |       | _     | —      |        | —      | 0000       |
| F240                     | FIVIDI                          | 15:0      | _     | _     |       | CVRMD | _     |       | _      | CTMUMD | —    | _    |      |       | _     | -      |        | AD1MD  | 0000       |
| 5050                     |                                 | 31:16     | _     | -     |       |       | _     |       | _      | —      | _    | _    |      |       | _     | -      |        | _      | 0000       |
| F230                     | FIVIDZ                          | 15:0      | _     | _     | _     | _     | —     | _     | _      | —      | _    | —    | _    | _     | _     | CMP3MD | CMP2MD | CMP1MD | 0000       |
| E260                     | PMD3                            | 31:16     | —     | —     | _     | _     | —     | _     | —      | —      | —    | —    | _    | OC5MD | OC4MD | OC3MD  | OC2MD  | OC1MD  | 0000       |
| F200                     | T WID5                          | 15:0      | —     | —     | _     | _     | —     | _     | —      | —      | —    | —    | _    | IC5MD | IC4MD | IC3MD  | IC2MD  | IC1MD  | 0000       |
| E270                     |                                 | 31:16     | —     | —     | _     | _     | —     | _     | —      | —      | —    | —    | _    | _     | —     | —      | -      | —      | 0000       |
| F270                     |                                 | 15:0      | —     | —     | _     | _     | —     | _     | —      | —      | —    | —    | _    | T5MD  | T4MD  | T3MD   | T2MD   | T1MD   | 0000       |
| E200                     |                                 | 31:16     | —     | —     | _     | _     | —     | _     | —      | USB1MD | —    | —    | _    | _     | —     | —      | I2C1MD | I2C1MD | 0000       |
| F200                     | T WID5                          | 15:0      | —     | —     | _     | _     | —     | _     | SPI2MD | SPI1MD | —    | —    | _    | _     | —     | —      | U2MD   | U1MD   | 0000       |
| E200                     | PMD6                            | 31:16     | _     | _     | _     | _     | _     | _     | _      | —      | _    | _    | -    | _     | _     | _      | -      | PMPMD  | 0000       |
| F290                     |                                 | 15:0      | _     | _     | _     | _     | _     | _     | _      | —      | _    | _    | -    | _     | _     | _      | REFOMD | RTCCMD | 0000       |

Legend: x = unknown value on Reset; -- = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

## 27.2 Configuration Registers

## TABLE 27-1: DEVCFG: DEVICE CONFIGURATION WORD SUMMARY

| ess                      |                  |           |                       |          |         |          |              |          |            | Bits         |        |        |           |       |        |           |             |        | í         |
|--------------------------|------------------|-----------|-----------------------|----------|---------|----------|--------------|----------|------------|--------------|--------|--------|-----------|-------|--------|-----------|-------------|--------|-----------|
| Virtual Addr<br>(BFC0_#) | Register<br>Name | Bit Range | 31/15                 | 30/14    | 29/13   | 28/12    | 27/11        | 26/10    | 25/9       | 24/8         | 23/7   | 22/6   | 21/5      | 20/4  | 19/3   | 18/2      | 17/1        | 16/0   | All Reset |
|                          |                  | 31:16     | FVBUSONIO             | FUSBIDIO | IOL1WAY | PMDL1WAY | _            | -        | —          | —            | —      | —      | —         | _     | —      | _         | -           | _      | xxxx      |
| UDFU                     | DEVCEGS          | 15:0      |                       |          |         |          | USERID<15:0> |          |            |              |        |        |           | xxxx  |        |           |             |        |           |
|                          |                  | 31:16     | —                     | —        | _       | —        | —            | -        | -          | —            | —      | —      | —         | _     | —      | FP        | LLODIV<2:(  | )>     | xxxx      |
| UDF4                     | DEVCFG2          | 15:0      | UPLLEN <sup>(1)</sup> | —        | _       | —        | —            | UPL      | LIDIV<2:0> | <b>_</b> (1) | —      | FF     | PLLMUL<2: | )>    | —      | FF        | PLLIDIV<2:0 | >      | xxxx      |
|                          |                  | 31:16     | —                     | —        | _       | —        | —            | -        | FWDTWI     | NSZ<1:0>     | FWDTEN | WINDIS | —         |       | ١      | NDTPS<4:0 | >           |        | XXXX      |
| UDFO                     | DEVCEGI          | 15:0      | FCKSM                 | <1:0>    | FPBD    | IV<1:0>  | —            | OSCIOFNC | POSCM      | OD<1:0>      | IESO   | —      | FSOSCEN   | _     | —      | F         | NOSC<2:0>   | •      | XXXX      |
|                          |                  | 31:16     | —                     | —        | _       | CP       | —            | -        | -          | BWP          | —      | —      | —         | _     | —      | F         | WP<8:6>(2)  |        | XXXX      |
| UDFC                     | DEVCEGO          | 15:0      |                       |          | PWP<    | :5:0>    |              |          | _          | _            | _      | _      | _         | ICESE | L<1:0> | JTAGEN    | DEBUG       | 6<1:0> | XXXX      |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This bit is only available on PIC32MX2XX devices.

2: PWP<8:7> are only available on devices with 256 KB of Flash.

## TABLE 27-2: DEVICE ID, REVISION, AND CONFIGURATION SUMMARY

| ess                      |                  |           |       |                            |        |         |       |       |      | В      | its     |      |      |      |                    |      |      |       | (E                      |
|--------------------------|------------------|-----------|-------|----------------------------|--------|---------|-------|-------|------|--------|---------|------|------|------|--------------------|------|------|-------|-------------------------|
| Virtual Addr<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14                      | 29/13  | 28/12   | 27/11 | 26/10 | 25/9 | 24/8   | 23/7    | 22/6 | 21/5 | 20/4 | 19/3               | 18/2 | 17/1 | 16/0  | All Resets <sup>(</sup> |
| F000                     |                  | 31:16     |       | VER<3:0> DEVID<27:16> xxxx |        |         |       |       |      |        |         |      |      |      | xxxx <sup>(1</sup> |      |      |       |                         |
| F220                     | DEVID            | 15:0      |       |                            |        |         |       |       |      | DEVID  | <15:0>  |      |      |      |                    |      |      |       | xxxx <sup>(1</sup>      |
| F000                     |                  | 31:16     | _     | _                          | _      | —       | _     | _     | _    | _      | _       | _    | _    | _    | _                  | _    | _    | _     | 0000                    |
| F200                     | CFGCON           | 15:0      | _     | —                          | IOLOCK | PMDLOCK | _     | _     | _    | _      | _       | _    | _    | _    | JTAGEN             | _    | _    | TDOEN | 000B                    |
| F020                     | OVOKEV(3)        | 31:16     |       |                            |        |         |       |       |      | SAGKE. | V<31.05 |      |      |      |                    |      |      |       | 0000                    |
| F230                     | STORET           | 15:0      |       |                            |        |         |       |       |      | STORE  | 1~51.02 |      |      |      |                    |      |      |       | 0000                    |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: Reset values are dependent on the device variant.

### TABLE 30-18: PLL CLOCK TIMING SPECIFICATIONS

| АС СНА        | RACTERI | STICS                                                          | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-temp} \end{array}$ |      |         |      |                                      |            |  |  |
|---------------|---------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------|--------------------------------------|------------|--|--|
| Param.<br>No. | Symbol  | Characteristi                                                  | cs <sup>(1)</sup>                                                                                                                                                                                                                                                                   | Min. | Typical | Max. | Units                                | Conditions |  |  |
| OS50          | Fplli   | PLL Voltage Control<br>Oscillator (VCO) Inp<br>Frequency Range | 3.92                                                                                                                                                                                                                                                                                | _    | 5       | MHz  | ECPLL, HSPLL, XTPLL,<br>FRCPLL modes |            |  |  |
| OS51          | Fsys    | On-Chip VCO Syste<br>Frequency                                 | m                                                                                                                                                                                                                                                                                   | 60   | _       | 120  | MHz                                  | _          |  |  |
| OS52          | TLOCK   | PLL Start-up Time (L                                           | _                                                                                                                                                                                                                                                                                   | —    | 2       | ms   | —                                    |            |  |  |
| OS53          | DCLK    | CLKO Stability <sup>(2)</sup><br>(Period Jitter or Cum         | -0.25                                                                                                                                                                                                                                                                               |      | +0.25   | %    | Measured over 100 ms<br>period       |            |  |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

2: This jitter specification is based on clock-cycle by clock-cycle measurements. To get the effective jitter for individual time-bases on communication clocks, use the following formula:

$$EffectiveJitter = \frac{D_{CLK}}{\sqrt{\frac{SYSCLK}{CommunicationClock}}}$$

For example, if SYSCLK = 40 MHz and SPI bit rate = 20 MHz, the effective jitter is as follows:

$$EffectiveJitter = \frac{D_{CLK}}{\sqrt{\frac{40}{20}}} = \frac{D_{CLK}}{1.41}$$

### TABLE 30-19: INTERNAL FRC ACCURACY

| АС СНА        | RACTERISTICS                                    | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |         |      |       |            |  |  |  |  |  |
|---------------|-------------------------------------------------|------------------------------------------------------|---------|------|-------|------------|--|--|--|--|--|
| Param.<br>No. | Characteristics                                 | Min.                                                 | Typical | Max. | Units | Conditions |  |  |  |  |  |
| Internal      | Internal FRC Accuracy @ 8.00 MHz <sup>(1)</sup> |                                                      |         |      |       |            |  |  |  |  |  |
| F20b          | FRC                                             | -0.9 — +0.9 % —                                      |         |      |       |            |  |  |  |  |  |

Note 1: Frequency calibrated at 25°C and 3.3V. The TUN bits can be used to compensate for temperature drift.

#### TABLE 30-20: INTERNAL LPRC ACCURACY

| AC CHA        | ARACTERISTICS                   | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |         |      |       |            |  |  |  |  |  |  |
|---------------|---------------------------------|------------------------------------------------------|---------|------|-------|------------|--|--|--|--|--|--|
| Param.<br>No. | Characteristics                 | Min.                                                 | Typical | Max. | Units | Conditions |  |  |  |  |  |  |
|               | LPRC @ 31.25 kHz <sup>(1)</sup> |                                                      |         |      |       |            |  |  |  |  |  |  |
| F21           | LPRC                            | -15 — +15 % —                                        |         |      |       |            |  |  |  |  |  |  |

**Note 1:** Change of LPRC frequency as VDD changes.

### TABLE 30-24: TIMER2, 3, 4, 5 EXTERNAL CLOCK TIMING REQUIREMENTS

| AC CH/        | ARACTERIS | TICS                                                      |                                | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-temp} \end{array}$ |                                              |            |       |                                     |                                       |
|---------------|-----------|-----------------------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------|-------|-------------------------------------|---------------------------------------|
| Param.<br>No. | Symbol    | Cha                                                       | racteristic                    | s <sup>(1)</sup> Min.                                                                                                                                                                                                                                                                 |                                              | Max.       | Units | Conditions                          |                                       |
| TB10          | ТтхН      | TxCK<br>High Time                                         | Synchronous, wit<br>prescaler  |                                                                                                                                                                                                                                                                                       | [(12.5 ns or 1 TPB)/N]<br>+ 25 ns            | —          | ns    | Must also meet<br>parameter<br>TB15 | N = prescale<br>value<br>(1, 2, 4, 8, |
| TB11          | ΤτxL      | TxCK<br>Low Time                                          | Synchronous, with<br>prescaler |                                                                                                                                                                                                                                                                                       | [(12.5 ns or 1 ТРВ)/N]<br>+ 25 ns            | _          | ns    | Must also meet<br>parameter<br>TB15 | 16, 32, 64,<br>256)                   |
| TB15          | ΤτχΡ      | TxCK<br>Input                                             | Synchronous, with prescaler    |                                                                                                                                                                                                                                                                                       | [(Greater of [(25 ns or<br>2 Трв)/N] + 30 ns | _          | ns    | VDD > 2.7V                          |                                       |
|               |           | Period                                                    |                                | [(Greater of [(25 ns or — ns V<br>2 TPB)/N] + 50 ns                                                                                                                                                                                                                                   |                                              | VDD < 2.7V |       |                                     |                                       |
| TB20          | TCKEXTMRL | Delay from External TxCK<br>Clock Edge to Timer Increment |                                |                                                                                                                                                                                                                                                                                       | —                                            | 1          | Трв   | _                                   | -                                     |

Note 1: These parameters are characterized, but not tested in manufacturing.

### FIGURE 30-7: INPUT CAPTURE (CAPx) TIMING CHARACTERISTICS



#### TABLE 30-25: INPUT CAPTURE MODULE TIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                     | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |                                   |      |       |                                         |                                  |  |
|--------------------|--------|---------------------|------------------------------------------------------|-----------------------------------|------|-------|-----------------------------------------|----------------------------------|--|
| Param.<br>No.      | Symbol | Charac              | cteristics <sup>(1)</sup>                            | Min.                              | Max. | Units | its Conditions                          |                                  |  |
| IC10               | TCCL   | ICx Input Low Time  |                                                      | [(12.5 ns or 1 ТРв)/N]<br>+ 25 ns | -    | ns    | Must also<br>meet<br>parameter<br>IC15. | N = prescale<br>value (1, 4, 16) |  |
| IC11               | ТссН   | ICx Input High Time |                                                      | [(12.5 ns or 1 ТРВ)/N]<br>+ 25 ns | _    | ns    | Must also<br>meet<br>parameter<br>IC15. |                                  |  |
| IC15               | TCCP   | ICx Input Period    |                                                      | [(25 ns or 2 Трв)/N]<br>+ 50 ns   | _    | ns    | _                                       |                                  |  |

| Note ' | 1: | These | parameters a | are charac | terized, bu | it not f | tested in | manufacturing |  |
|--------|----|-------|--------------|------------|-------------|----------|-----------|---------------|--|
|--------|----|-------|--------------|------------|-------------|----------|-----------|---------------|--|

| AC CHARA                                 | S <sup>(2)</sup> | $\begin{array}{l} \mbox{Standard Operating Conditions (see Note 3): 2.5V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^\circ C \leq TA \leq +85^\circ C \mbox{ for Industrial} \\ & -40^\circ C \leq TA \leq +105^\circ C \mbox{ for V-temp} \end{array}$ |         |                 |                            |  |
|------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------|----------------------------|--|
| ADC Speed TAD Min. Sampling<br>Time Min. |                  |                                                                                                                                                                                                                                                                                                | Rs Max. | Vdd             | ADC Channels Configuration |  |
| 1 Msps to 400 ksps <sup>(1)</sup>        | 65 ns            | 132 ns                                                                                                                                                                                                                                                                                         | 500Ω    | 3.0V to<br>3.6V | ANX CHX ADC                |  |
| Up to 400 ksps                           | 200 ns           | 200 ns                                                                                                                                                                                                                                                                                         | 5.0 κΩ  | 2.5V to<br>3.6V | ANX CHX<br>ANX OF VREF-    |  |

#### TABLE 30-35:10-BIT CONVERSION RATE PARAMETERS

**Note 1:** External VREF- and VREF+ pins must be used for correct operation.

2: These parameters are characterized, but not tested in manufacturing.

**3:** The ADC module is functional at VBORMIN < VDD < 2.5V, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized.



### FIGURE 30-18: ANALOG-TO-DIGITAL CONVERSION (10-BIT MODE) TIMING CHARACTERISTICS (ASAM = 0, SSRC<2:0> = 000)

28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## RECOMMENDED LAND PATTERN

|                          | MILLIMETERS |      |          |      |
|--------------------------|-------------|------|----------|------|
| Dimensi                  | MIN         | NOM  | MAX      |      |
| Contact Pitch            | E           |      | 1.27 BSC |      |
| Contact Pad Spacing      | С           |      | 9.40     |      |
| Contact Pad Width (X28)  | X           |      |          | 0.60 |
| Contact Pad Length (X28) | Y           |      |          | 2.00 |
| Distance Between Pads    | Gx          | 0.67 |          |      |
| Distance Between Pads    | G           | 7.40 |          |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2052A