

### Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

## Details

-XF

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | MIPS32® M4K™                                                                   |
| Core Size                  | 32-Bit Single-Core                                                             |
| Speed                      | 40MHz                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                                |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT                   |
| Number of I/O              | 21                                                                             |
| Program Memory Size        | 256КВ (256К х 8)                                                               |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 64K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                    |
| Data Converters            | A/D 10x10b                                                                     |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 28-VQFN Exposed Pad                                                            |
| Supplier Device Package    | 28-QFN (6x6)                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx170f256b-v-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|          |                   | Pin Nu                            | mber <sup>(1)</sup> |                                 |             |                |                                   |  |  |  |
|----------|-------------------|-----------------------------------|---------------------|---------------------------------|-------------|----------------|-----------------------------------|--|--|--|
| Pin Name | 28-pin<br>QFN     | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA      | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type | Description                       |  |  |  |
| OC1      | PPS               | PPS                               | PPS                 | PPS                             | 0           | _              | Output Compare Output 1           |  |  |  |
| OC2      | PPS               | PPS                               | PPS                 | PPS                             | 0           | —              | Output Compare Output 2           |  |  |  |
| OC3      | PPS               | PPS                               | PPS                 | PPS                             | 0           | —              | Output Compare Output 3           |  |  |  |
| OC4      | PPS               | PPS                               | PPS                 | PPS                             | 0           | —              | Output Compare Output 4           |  |  |  |
| OC5      | PPS               | PPS                               | PPS                 | PPS                             | 0           | —              | Output Compare Output 5           |  |  |  |
| OCFA     | PPS               | PPS                               | PPS                 | PPS                             | I           | ST             | Output Compare Fault A Input      |  |  |  |
| OCFB     | PPS               | PPS                               | PPS                 | PPS                             | I           | ST             | Output Compare Fault B Input      |  |  |  |
| INT0     | 13                | 16                                | 17                  | 43                              | I           | ST             | External Interrupt 0              |  |  |  |
| INT1     | PPS               | PPS                               | PPS                 | PPS                             | I           | ST             | External Interrupt 1              |  |  |  |
| INT2     | PPS               | PPS                               | PPS                 | PPS                             | I           | ST             | External Interrupt 2              |  |  |  |
| INT3     | PPS               | PPS                               | PPS                 | PPS                             | I           | ST             | External Interrupt 3              |  |  |  |
| INT4     | PPS               | PPS                               | PPS                 | PPS                             | I           | ST             | External Interrupt 4              |  |  |  |
| RA0      | 27                | 2                                 | 33                  | 19                              | I/O         | ST             | PORTA is a bidirectional I/O port |  |  |  |
| RA1      | 28                | 3                                 | 34                  | 20                              | I/O         | ST             | 1                                 |  |  |  |
| RA2      | 6                 | 9                                 | 7                   | 30                              | I/O         | ST             | 1                                 |  |  |  |
| RA3      | 7                 | 10                                | 8                   | 31                              | I/O         | ST             | 1                                 |  |  |  |
| RA4      | 9                 | 12                                | 10                  | 34                              | I/O         | ST             | 1                                 |  |  |  |
| RA7      | _                 | _                                 | _                   | 13                              | I/O         | ST             | 1                                 |  |  |  |
| RA8      | _                 | _                                 | _                   | 32                              | I/O         | ST             |                                   |  |  |  |
| RA9      | _                 | _                                 | _                   | 35                              | I/O         | ST             | 1                                 |  |  |  |
| RA10     | _                 | _                                 | _                   | 12                              | I/O         | ST             |                                   |  |  |  |
| RB0      | 1                 | 4                                 | 35                  | 21                              | I/O         | ST             | PORTB is a bidirectional I/O port |  |  |  |
| RB1      | 2                 | 5                                 | 36                  | 22                              | I/O         | ST             | 7                                 |  |  |  |
| RB2      | 3                 | 6                                 | 1                   | 23                              | I/O         | ST             | 7                                 |  |  |  |
| RB3      | 4                 | 7                                 | 2                   | 24                              | I/O         | ST             |                                   |  |  |  |
| RB4      | 8                 | 11                                | 9                   | 33                              | I/O         | ST             |                                   |  |  |  |
| RB5      | 11                | 14                                | 15                  | 41                              | I/O         | ST             |                                   |  |  |  |
| RB6      | 12 <sup>(2)</sup> | 15 <b>(2)</b>                     | 16 <b>(2)</b>       | 42 <sup>(2)</sup>               | I/O         | ST             |                                   |  |  |  |
| RB7      | 13                | 16                                | 17                  | 43                              | I/O         | ST             |                                   |  |  |  |
| RB8      | 14                | 17                                | 18                  | 44                              | I/O         | ST             |                                   |  |  |  |
| RB9      | 15                | 18                                | 19                  | 1                               | I/O         | ST             |                                   |  |  |  |
| RB10     | 18                | 21                                | 24                  | 8                               | I/O         | ST             |                                   |  |  |  |
| RB11     | 19                | 22                                | 25                  | 9                               | I/O         | ST             |                                   |  |  |  |
| RB12     | 20 <sup>(2)</sup> | 23 <sup>(2)</sup>                 | 26 <sup>(2)</sup>   | 10 <sup>(2)</sup>               | I/O         | ST             | 1                                 |  |  |  |
| RB13     | 21                | 24                                | 27                  | 11                              | I/O         | ST             | 1                                 |  |  |  |
| RB14     | 22                | 25                                | 28                  | 14                              | I/O         | ST             | 1                                 |  |  |  |
| RB15     | 23                | 26                                | 29                  | 15                              | I/O         | ST             |                                   |  |  |  |
| Legend:  | CMOS = C          | MOS compa                         | atible input        | or output                       |             | Analog =       | Analog input P = Power            |  |  |  |
|          | SI = Schmi        | tt Irigger in                     | put with CN         | VIOS levels                     |             | O = Outp       | orinhoral Din Solart              |  |  |  |
| Note 1.  |                   |                                   | lod for rofo        | ronco only                      | See the     | "Pin Diag      | $m_{\text{rem}} = N/A$            |  |  |  |

#### 

2: Pin number for PIC32MX1XX devices only.

3: Pin number for PIC32MX2XX devices only.

# 2.9 Typical Application Connection Examples

Examples of typical application connections are shown in Figure 2-5 and Figure 2-6.





FIGURE 2-6: AUDIO PLAYBACK APPLICATION



# 3.2 Architecture Overview

The MIPS32 M4K processor core contains several logic blocks working together in parallel, providing an efficient high-performance computing engine. The following blocks are included with the core:

- Execution Unit
- Multiply/Divide Unit (MDU)
- System Control Coprocessor (CP0)
- Fixed Mapping Translation (FMT)
- Dual Internal Bus interfaces
- Power Management
- MIPS16e<sup>®</sup> Support
- · Enhanced JTAG (EJTAG) Controller

# 3.2.1 EXECUTION UNIT

The MIPS32 M4K processor core execution unit implements a load/store architecture with single-cycle ALU operations (logical, shift, add, subtract) and an autonomous multiply/divide unit. The core contains thirty-two 32-bit General Purpose Registers (GPRs) used for integer operations and address calculation. The register file consists of two read ports and one write port and is fully bypassed to minimize operation latency in the pipeline.

The execution unit includes:

- · 32-bit adder used for calculating the data address
- Address unit for calculating the next instruction address
- Logic for branch determination and branch target address calculation
- · Load aligner
- Bypass multiplexers used to avoid stalls when executing instruction streams where data producing instructions are followed closely by consumers of their results
- Leading Zero/One detect unit for implementing the CLZ and CLO instructions
- Arithmetic Logic Unit (ALU) for performing bitwise logical operations
- Shifter and store aligner

# 3.2.2 MULTIPLY/DIVIDE UNIT (MDU)

The MIPS32 M4K processor core includes a Multiply/Divide Unit (MDU) that contains a separate pipeline for multiply and divide operations. This pipeline operates in parallel with the Integer Unit (IU) pipeline and does not stall when the IU pipeline stalls. This allows MDU operations to be partially masked by system stalls and/or other integer unit instructions.

The high-performance MDU consists of a 32x16 booth recoded multiplier, result/accumulation registers (HI and LO), a divide state machine, and the necessary multiplexers and control logic. The first number shown ('32' of 32x16) represents the *rs* operand. The second number ('16' of 32x16) represents the *rt* operand. The PIC32 core only checks the value of the latter (*rt*) operand to determine how many times the operation must pass through the multiplier. The 16x16 and 32x16 operations pass through the multiplier once. A 32x32 operation passes through the multiplier twice.

The MDU supports execution of one 16x16 or 32x16 multiply operation every clock cycle; 32x32 multiply operations can be issued every other clock cycle. Appropriate interlocks are implemented to stall the issuance of back-to-back 32x32 multiply operations. The multiply operand size is automatically determined by logic built into the MDU.

Divide operations are implemented with a simple 1 bit per clock iterative algorithm. An early-in detection checks the sign extension of the dividend (*rs*) operand. If *rs* is 8 bits wide, 23 iterations are skipped. For a 16-bit wide *rs*, 15 iterations are skipped and for a 24-bit wide *rs*, 7 iterations are skipped. Any attempt to issue a subsequent MDU instruction while a divide is still active causes an IU pipeline stall until the divide operation is completed.

Table 3-1 lists the repeat rate (peak issue rate of cycles until the operation can be reissued) and latency (number of cycles until a result is available) for the PIC32 core multiply and divide instructions. The approximate latency and repeat rates are listed in terms of pipeline clocks.

# TABLE 3-1:MIPS32<sup>®</sup> M4K<sup>®</sup> PROCESSOR CORE HIGH-PERFORMANCE INTEGERMULTIPLY/DIVIDE UNIT LATENCIES AND REPEAT RATES

| Opcode                  | Operand Size (mul rt) (div rs) | Latency | Repeat Rate |
|-------------------------|--------------------------------|---------|-------------|
| MULT/MULTU, MADD/MADDU, | 16 bits                        | 1       | 1           |
| MSUB/MSUBU              | 32 bits                        | 2       | 2           |
| MUL                     | 16 bits                        | 2       | 1           |
|                         | 32 bits                        | 3       | 2           |
| DIV/DIVU                | 8 bits                         | 12      | 11          |
|                         | 16 bits                        | 19      | 18          |
|                         | 24 bits                        | 26      | 25          |
|                         | 32 bits                        | 33      | 32          |



# FIGURE 4-3: MEMORY MAP ON RESET FOR PIC32MX130/230 DEVICES (16 KB RAM, 64 KB FLASH)

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|--|--|
| 24.24        | U-0               | U-0               | U-0 U-0           |                   | U-0               | U-0               | U-0              | U-0              |  |  |  |  |  |  |
| 31:24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |  |  |  |  |  |  |
|              | U-0               | U-0               | U-0               | R/W-1             | R/W-1 R/W-1       |                   | R/W-1            | R/W-1            |  |  |  |  |  |  |
| 23:16        | —                 | —                 | —                 | BMX<br>ERRIXI     | BMX<br>ERRICD     | BMX<br>ERRDMA     | BMX<br>ERRDS     | BMX<br>ERRIS     |  |  |  |  |  |  |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |  |  |  |
| 15:8         | —                 | —                 | —                 | —                 | -                 | —                 | _                | —                |  |  |  |  |  |  |
|              | U-0               | R/W-1             | U-0               | U-0               | U-0               | R/W-0             | R/W-0            | R/W-1            |  |  |  |  |  |  |
| 7:0          | _                 | BMX<br>WSDRM      | _                 | _                 | _                 | E                 | MXARB<2:0>       |                  |  |  |  |  |  |  |

# REGISTER 4-1: BMXCON: BUS MATRIX CONFIGURATION REGISTER

# Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |
|-------------------|------------------|------------------------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               |

# bit 31-21 Unimplemented: Read as '0'

|          | Ommplemented. Read as 0                                                                                                                                                                                                               |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 20   | BMXERRIXI: Enable Bus Error from IXI bit                                                                                                                                                                                              |
|          | <ul> <li>1 = Enable bus error exceptions for unmapped address accesses initiated from IXI shared bus</li> <li>0 = Disable bus error exceptions for unmapped address accesses initiated from IXI shared bus</li> </ul>                 |
| bit 19   | BMXERRICD: Enable Bus Error from ICD Debug Unit bit                                                                                                                                                                                   |
|          | <ul> <li>1 = Enable bus error exceptions for unmapped address accesses initiated from ICD</li> <li>0 = Disable bus error exceptions for unmapped address accesses initiated from ICD</li> </ul>                                       |
| bit 18   | BMXERRDMA: Bus Error from DMA bit                                                                                                                                                                                                     |
|          | <ul> <li>1 = Enable bus error exceptions for unmapped address accesses initiated from DMA</li> <li>0 = Disable bus error exceptions for unmapped address accesses initiated from DMA</li> </ul>                                       |
| bit 17   | BMXERRDS: Bus Error from CPU Data Access bit (disabled in Debug mode)                                                                                                                                                                 |
|          | <ul> <li>1 = Enable bus error exceptions for unmapped address accesses initiated from CPU data access</li> <li>0 = Disable bus error exceptions for unmapped address accesses initiated from CPU data access</li> </ul>               |
| bit 16   | BMXERRIS: Bus Error from CPU Instruction Access bit (disabled in Debug mode)                                                                                                                                                          |
|          | <ul> <li>1 = Enable bus error exceptions for unmapped address accesses initiated from CPU instruction access</li> <li>0 = Disable bus error exceptions for unmapped address accesses initiated from CPU instruction access</li> </ul> |
| bit 15-7 | Unimplemented: Read as '0'                                                                                                                                                                                                            |
| bit 6    | BMXWSDRM: CPU Instruction or Data Access from Data RAM Wait State bit                                                                                                                                                                 |
|          | <ul> <li>1 = Data RAM accesses from CPU have one wait state for address setup</li> <li>0 = Data RAM accesses from CPU have zero wait states for address setup</li> </ul>                                                              |
| bit 5-3  | Unimplemented: Read as '0'                                                                                                                                                                                                            |
| bit 2-0  | BMXARB<2:0>: Bus Matrix Arbitration Mode bits                                                                                                                                                                                         |
|          | 111 = Reserved (using these Configuration modes will produce undefined behavior)                                                                                                                                                      |
|          | •                                                                                                                                                                                                                                     |
|          | •                                                                                                                                                                                                                                     |
|          | <ul><li>011 = Reserved (using these Configuration modes will produce undefined behavior)</li><li>010 = Arbitration Mode 2</li></ul>                                                                                                   |
|          | 001 = Arbitration Mode 1 (default)<br>000 = Arbitration Mode 0                                                                                                                                                                        |
|          |                                                                                                                                                                                                                                       |

| Bit<br>Range | Bit B<br>31/23/15/7 30/22 |     | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit Bit<br>28/20/12/4 27/19/11/3 |     | Bit<br>25/17/9/1 | Bit<br>24/16/8/0     |  |  |  |  |  |
|--------------|---------------------------|-----|-------------------|-------------------|----------------------------------|-----|------------------|----------------------|--|--|--|--|--|
| 24.24        | U-0                       | U-0 | U-0               | U-0               | U-0                              | U-0 | U-0              | U-0                  |  |  |  |  |  |
| 31:24        | —                         | —   | —                 | —                 | —                                | —   | —                | —                    |  |  |  |  |  |
| 22:16        | U-0                       | U-0 | U-0               | U-0               | U-0                              | U-0 | U-0              | U-0                  |  |  |  |  |  |
| 23:10        | _                         | —   | _                 | —                 | —                                | _   | _                | _                    |  |  |  |  |  |
| 15.0         | U-0                       | U-0 | U-0               | U-0               | U-0                              | U-0 | U-0              | U-0                  |  |  |  |  |  |
| 10.0         | _                         | _   | _                 | —                 | —                                | —   | _                | —                    |  |  |  |  |  |
| 7:0          | U-0                       | U-0 | U-0               | U-0               | U-0                              | U-0 | U-0              | W-0, HC              |  |  |  |  |  |
| 7:0          | _                         | _   | _                 | _                 | _                                | _   | _                | SWRST <sup>(1)</sup> |  |  |  |  |  |

# REGISTER 6-2: RSWRST: SOFTWARE RESET REGISTER

| Legend:           | HC = Cleared by hardwar | re                        |                    |
|-------------------|-------------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit        | U = Unimplemented bit, re | ad as '0'          |
| -n = Value at POR | '1' = Bit is set        | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-1 Unimplemented: Read as '0'

- bit 0 SWRST: Software Reset Trigger bit<sup>(1)</sup> 1 = Enable Software Reset event
  - 0 = No effect
- Note 1: The system unlock sequence must be performed before the SWRST bit is written. Refer to Section 6. "Oscillator" (DS60001112) in the "PIC32 Family Reference Manual" for details.

| Bit<br>Range | Bit Bit 31/23/15/7 30/22/14/6 |         | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------------------|---------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | U-0                           | U-0     | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                             | —       | —                 | —                 |                   | —                 | —                | —                |
| 00.40        | U-0                           | U-0     | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | —                             | _       | _                 | _                 |                   | _                 | —                | _                |
| 15.0         | U-0                           | U-0     | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.0         | —                             | —       | —                 | —                 | -                 | —                 | —                | —                |
| 7:0          | R/W-0                         | R/W-0   | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7.0          | DPPULUP                       | DMPULUP | DPPULDWN          | DMPULDWN          | VBUSON            | OTGEN             | VBUSCHG          | VBUSDIS          |

# REGISTER 10-4: U10TGCON: USB OTG CONTROL REGISTER

# Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | ead as '0'         |
|-------------------|------------------|--------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

# bit 31-8 Unimplemented: Read as '0'

| bit 7 | DPP | ULUP | : D+ F | Pull-Up I | Enable | bit |  |
|-------|-----|------|--------|-----------|--------|-----|--|
|       |     |      |        |           |        |     |  |

1 = D+ data line pull-up resistor is enabled
 0 = D+ data line pull-up resistor is disabled

# bit 6 **DMPULUP:** D- Pull-Up Enable bit

- It 6 DIMPOLOP: D- Pull-Op Enable bit
  - 1 = D- data line pull-up resistor is enabled
     0 = D- data line pull-up resistor is disabled
- bit 5 **DPPULDWN:** D+ Pull-Down Enable bit
  - 1 = D + data line pull-down resistor is enabled
  - 0 = D + data line pull-down resistor is disabled
- bit 4 **DMPULDWN:** D- Pull-Down Enable bit
  - 1 = D- data line pull-down resistor is enabled
  - 0 = D- data line pull-down resistor is disabled
- bit 3 VBUSON: VBUS Power-on bit
  - 1 = VBUS line is powered
  - 0 = VBUS line is not powered
- bit 2 OTGEN: OTG Functionality Enable bit
  - 1 = DPPULUP, DMPULUP, DPPULDWN and DMPULDWN bits are under software control
  - 0 = DPPULUP, DMPULUP, DPPULDWN and DMPULDWN bits are under USB hardware control
- bit 1 VBUSCHG: VBUS Charge Enable bit
  - 1 = VBUS line is charged through a pull-up resistor
  - 0 = VBUS line is not charged through a resistor
- bit 0 VBUSDIS: VBUS Discharge Enable bit
  - 1 = VBUS line is discharged through a pull-down resistor
  - 0 = VBUS line is not discharged through a resistor

| TABL                                          | .E 11-6:  | PEF   | RIPHER | AL PIN | SELEC |       | I REGI | SIERM |      |      | :D)  |      |      |      |      |            |          |            |      |
|-----------------------------------------------|-----------|-------|--------|--------|-------|-------|--------|-------|------|------|------|------|------|------|------|------------|----------|------------|------|
| ss                                            |           |       |        |        |       |       |        |       |      | В    | ts   |      |      |      |      |            |          |            |      |
| Virtual Addre<br>(BF80_#)<br>Register<br>Name | Bit Range | 31/15 | 30/14  | 29/13  | 28/12 | 27/11 | 26/10  | 25/9  | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1       | 16/0     | All Resets |      |
|                                               | 31        | 31:16 | _      |        | _     |       | _      | —     |      | —    |      | —    |      | _    | —    | —          | —        | —          | 0000 |
| FA94                                          | UICISK    | 15:0  | _      |        | _     | _     | —      | —     | _    | —    | —    | —    |      | _    |      | U1CTS      | R<3:0>   |            | 0000 |
|                                               |           | 31:16 | _      |        | —     | _     | _      | —     | _    | _    | _    | _    |      | _    | _    | _          | —        | —          | 0000 |
| FADO                                          | UZRAR     | 15:0  | _      |        | _     | _     | —      | —     | _    | —    | —    | —    |      | _    |      | U2RXR<3:0> |          | 0000       |      |
| EAEC                                          | LIDOTOD   | 31:16 | _      |        | —     | _     | _      | —     | _    | _    | _    | _    |      | _    | _    | _          | —        | —          | 0000 |
| FASC                                          | UZCISK    | 15:0  | —      | —      | —     | —     | —      | —     | —    | —    | —    | —    | —    | —    |      | U2CTS      | R<3:0>   |            | 0000 |
| EV01                                          | SD11D     | 31:16 | —      | —      | —     | —     | —      | —     | —    | —    | —    | —    | —    | —    | —    | —          | —        | —          | 0000 |
| FA04                                          | SDIK      | 15:0  | _      | —      | _     | —     | —      | —     | —    | —    | —    | —    | _    | —    |      | SDI1F      | R<3:0>   |            | 0000 |
| EV 00                                         | 881D      | 31:16 | —      | —      | —     | —     | —      | —     | —    | —    | —    | —    | —    | —    | —    | —          | —        | —          | 0000 |
| FA00                                          | 33 IK     | 15:0  | —      | —      | —     | —     | —      | —     | —    | —    | —    | —    | —    | —    |      | SS1R       | <3:0>    |            | 0000 |
| EAOO                                          | 20120     | 31:16 | —      | —      | —     | —     | —      | —     | —    | —    | —    | —    | —    | —    | —    | —          | —        | —          | 0000 |
| FA90                                          | SDIZK     | 15:0  | —      | —      | —     | —     | —      | —     | —    | —    | —    | —    | —    | —    |      | SDI2F      | R<3:0>   |            | 0000 |
| EA04                                          | 660D      | 31:16 | _      |        | _     | _     | —      | —     | _    | —    | —    | —    |      | _    | —    | —          |          | —          | 0000 |
| FA94                                          | 332R      | 15:0  | _      | _      | _     | _     | _      | _     | _    | _    | _    | _    | _    | _    |      | SS2R       | <3:0>    |            | 0000 |
|                                               |           | 31:16 | _      | _      | _     | _     | _      | _     | _    | _    | _    | _    | _    | _    | _    | _          | _        | _          | 0000 |
| FADO                                          | REFULKIR  | 15:0  | _      | _      | _     | _     | _      | _     | _    | _    | _    | _    | _    | _    |      | REFCL      | (IR<3:0> |            | 0000 |

PIC32MX1XX/2XX 28/36/44-PIN FAMILY

#### 15.1 **Input Capture Control Registers**

| AB                       | LE 15-1:         | IN            | PUT CA | PTURE | E 1-INPU |       | URE 5 | REGIST | ER MA | 2      |        |      |      |      |       |      |         |
|--------------------------|------------------|---------------|--------|-------|----------|-------|-------|--------|-------|--------|--------|------|------|------|-------|------|---------|
| ess                      |                  | â             |        |       |          |       |       |        |       | Bi     | ts     |      |      |      |       |      |         |
| Virtual Addr<br>(BF80_#) | Register<br>Name | Bit Range     | 31/15  | 30/14 | 29/13    | 28/12 | 27/11 | 26/10  | 25/9  | 24/8   | 23/7   | 22/6 | 21/5 | 20/4 | 19/3  | 18/2 | 17/1    |
| 2000                     |                  | 31:16         |        |       |          | —     | —     | _      | —     |        |        |      |      |      | —     | —    | —       |
| 2000                     | IC ICON.         | 15:0          | ON     |       | SIDL     | _     | —     | _      | FEDGE | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0 |
| 2010                     | IC1BUF           | 31:16<br>15:0 |        |       |          |       |       |        |       | IC1BUF | <31:0> |      |      |      |       |      |         |
| 2200                     | 10200N(1)        | 31:16         | _      | _     | _        | —     | —     | _      | —     | —      | _      | _    | -    | _    | _     | —    | _       |
|                          | 1020011          | 15:0          | ON     |       | SIDL     | —     | —     | —      | FEDGE | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0 |
| 2210                     | IC2BUF           | 31:16<br>15:0 |        |       |          |       |       |        |       | IC2BUF | <31:0> |      |      |      |       |      |         |
| 2400                     |                  | 31:16         | —      | —     | _        | _     | _     | —      | _     | —      | _      | —    | _    | —    | _     | —    | _       |
| 2400                     | IC3CON /         | 15:0          | ON     | _     | SIDL     | —     | —     | _      | FEDGE | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0 |
| 2410                     | IC3BUF           | 31:16<br>15:0 |        |       |          |       |       |        |       | IC3BUF | <31:0> |      |      |      |       |      |         |
| 2600                     |                  | 31:16         | _      |       | _        | -     | -     |        | —     | —      | _      |      |      |      | —     | —    | _       |
| 2000                     | 1040011          | 15:0          | ON     | —     | SIDL     | —     | —     | —      | FEDGE | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0 |
| 2610                     | IC4BUF           | 31:16<br>15:0 |        |       |          |       |       |        |       | IC4BUF | <31:0> |      |      |      |       |      |         |
| 2800                     |                  | 31:16         | _      |       | _        | -     | -     |        | —     | —      | _      |      |      |      | —     | _    | —       |
| 2000                     | 1000010          | 15:0          | ON     | _     | SIDL     | —     | _     | _      | FEDGE | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0 |
| 2810                     | IC5BUF           | 31:16<br>15:0 |        |       |          |       |       |        |       | IC5BUF | <31:0> |      |      |      |       |      |         |

#### T

Legend:

This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Note 1:

All Resets

0000

0000 xxxx xxxx 0000 0000 xxxx xxxx 0000 0000 xxxx xxxx 0000 0000 xxxx xxxx 0000 0000 xxxx xxxx

16/0

—

| Bit Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|-----------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24     | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24     | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 00.40     | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10     | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 45.0      | R/W-0             | U-0               | R/W-0             | U-0               | U-0               | U-0               | R/W-0            | R/W-0            |
| 15:8      | ON <sup>(1)</sup> | —                 | SIDL              | —                 | —                 | —                 | FEDGE            | C32              |
| 7.0       | R/W-0             | R/W-0             | R/W-0             | R-0               | R-0               | R/W-0             | R/W-0            | R/W-0            |
| 7:0       | ICTMR             | ICI<              | 1:0>              | ICOV              | ICBNE             |                   | ICM<2:0>         |                  |

# REGISTER 15-1: ICxCON: INPUT CAPTURE 'x' CONTROL REGISTER

# Legend:

| R = Readable bit                            | W = Writable bit | U = Unimplemented bit |                  |
|---------------------------------------------|------------------|-----------------------|------------------|
| -n = Bit Value at POR: ('0', '1', x = unkno | own)             | P = Programmable bit  | r = Reserved bit |

| bit 31-16 | Unimplemented: Read as '0'                                                                                                                        |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 15    | <b>ON:</b> Input Capture Module Enable bit <sup>(1)</sup>                                                                                         |
|           | 1 = Module is enabled                                                                                                                             |
|           | 0 = Disable and reset module, disable clocks, disable interrupt generation and allow SFR modifications                                            |
| bit 14    | Unimplemented: Read as '0'                                                                                                                        |
| bit 13    | SIDL: Stop in Idle Control bit                                                                                                                    |
|           | <ul><li>1 = Halt in Idle mode</li><li>0 = Continue to operate in Idle mode</li></ul>                                                              |
| bit 12-10 | Unimplemented: Read as '0'                                                                                                                        |
| bit 9     | FEDGE: First Capture Edge Select bit (only used in mode 6, ICM<2:0> = 110)                                                                        |
|           | 1 = Capture rising edge first                                                                                                                     |
|           | 0 = Capture falling edge first                                                                                                                    |
| bit 8     | C32: 32-bit Capture Select bit                                                                                                                    |
|           | 1 = 32-bit timer resource capture                                                                                                                 |
|           | 0 = 16-bit timer resource capture                                                                                                                 |
| bit 7     | ICTMR: Timer Select bit (Does not affect timer selection when C32 (ICxCON<8>) is '1')                                                             |
|           | 0 = Timer3 is the counter source for capture                                                                                                      |
|           |                                                                                                                                                   |
| DIT 6-5   | ICI<1:0>: Interrupt Control bits                                                                                                                  |
|           | 10 = Interrupt on every tourth capture event                                                                                                      |
|           | 01 = Interrupt on every second capture event                                                                                                      |
|           | 00 = Interrupt on every capture event                                                                                                             |
| bit 4     | ICOV: Input Capture Overflow Status Flag bit (read-only)                                                                                          |
|           | 1 = Input capture overflow has occurred                                                                                                           |
|           | 0 = No input capture overflow has occurred                                                                                                        |
| bit 3     | ICBNE: Input Capture Buffer Not Empty Status bit (read-only)                                                                                      |
|           | <ul> <li>1 = Input capture buffer is not empty; at least one more capture value can be read</li> <li>0 = Input capture buffer is empty</li> </ul> |
| Note 1:   | When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the                                              |
|           | STOCEN Gyole infinediately following the instruction that deals the module's ON bit.                                                              |

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4    | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|----------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0                  | U-0               | U-0               | U-0              | U-0              |
| 31.24        | —                 | —                 | —                 | —                    | —                 | —                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0                  | U-0               | U-0               | U-0              | U-0              |
| 23:10        | —                 | —                 | —                 | _                    | _                 |                   | —                | —                |
| 45.0         | R/W-0             | U-0               | R/W-0             | U-0                  | U-0               | U-0               | U-0              | U-0              |
| 15:8         | ON <sup>(1)</sup> | —                 | SIDL              | _                    | _                 |                   | —                | —                |
| 7:0          | U-0               | U-0               | R/W-0             | R-0                  | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          |                   |                   | OC32              | OCFLT <sup>(2)</sup> | OCTSEL            |                   | OCM<2:0>         |                  |

# REGISTER 16-1: OCxCON: OUTPUT COMPARE 'x' CONTROL REGISTER

# Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

# bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** Output Compare Peripheral On bit<sup>(1)</sup>
  - 1 = Output Compare peripheral is enabled
  - 0 = Output Compare peripheral is disabled
- bit 14 Unimplemented: Read as '0'
- bit 13 **SIDL:** Stop in Idle Mode bit
  - 1 = Discontinue module operation when the device enters Idle mode
  - 0 = Continue module operation when the device enters Idle mode

# bit 12-6 Unimplemented: Read as '0'

- bit 5 OC32: 32-bit Compare Mode bit
  - 1 = OCxR<31:0> and/or OCxRS<31:0> are used for comparisons to the 32-bit timer source 0 = OCxR<15:0> and OCxRS<15:0> are used for comparisons to the 16-bit timer source
- bit 4 OCFLT: PWM Fault Condition Status bit<sup>(2)</sup>
  - 1 = PWM Fault condition has occurred (cleared in hardware only)
  - 0 = No PWM Fault condition has occurred
- bit 3 **OCTSEL:** Output Compare Timer Select bit
  - 1 = Timer3 is the clock source for this Output Compare module
  - 0 = Timer2 is the clock source for this Output Compare module
- bit 2-0 OCM<2:0>: Output Compare Mode Select bits
  - 111 = PWM mode on OCx; Fault pin enabled
  - 110 = PWM mode on OCx; Fault pin disabled
  - 101 = Initialize OCx pin low; generate continuous output pulses on OCx pin
  - 100 = Initialize OCx pin low; generate single output pulse on OCx pin
  - 011 = Compare event toggles OCx pin
  - 010 = Initialize OCx pin high; compare event forces OCx pin low
  - 001 = Initialize OCx pin low; compare event forces OCx pin high
  - 000 = Output compare peripheral is disabled but continues to draw current

# **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

**2:** This bit is only used when OCM<2:0> = '111'. It is read as '0' in all other modes.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|
| 24.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | R/W-0            |  |  |  |
| 31:24        |                   | —                 | —                 | _                 | —                 | _                 | _                | ADM_EN           |  |  |  |
| 00.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |
| 23.10        | ADDR<7:0>         |                   |                   |                   |                   |                   |                  |                  |  |  |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R-0              | R-1              |  |  |  |
| 15:8         | UTXISE            | L<1:0>            | UTXINV            | URXEN             | UTXBRK            | UTXEN             | UTXBF            | TRMT             |  |  |  |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R-1               | R-0               | R-0               | R/W-0            | R-0              |  |  |  |
| 7:0          | URXISE            | L<1:0>            | ADDEN             | RIDLE             | PERR              | FERR              | OERR             | URXDA            |  |  |  |

# REGISTER 19-2: UxSTA: UARTx STATUS AND CONTROL REGISTER

# Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-25 Unimplemented: Read as '0'

- bit 24 ADM\_EN: Automatic Address Detect Mode Enable bit
  - 1 = Automatic Address Detect mode is enabled
  - 0 = Automatic Address Detect mode is disabled
- bit 23-16 ADDR<7:0>: Automatic Address Mask bits

When the ADM\_EN bit is '1', this value defines the address character to use for automatic address detection.

- bit 15-14 UTXISEL<1:0>: TX Interrupt Mode Selection bits
  - 11 = Reserved, do not use
  - 10 = Interrupt is generated and asserted while the transmit buffer is empty
  - 01 = Interrupt is generated and asserted when all characters have been transmitted
  - 00 = Interrupt is generated and asserted while the transmit buffer contains at least one empty space

# bit 13 **UTXINV:** Transmit Polarity Inversion bit

If IrDA mode is disabled (i.e., IREN (UxMODE<12>) is '0'):

- 1 = UxTX Idle state is '0'
- 0 = UxTX Idle state is '1'

If IrDA mode is enabled (i.e., IREN (UxMODE<12>) is '1'):

- 1 = IrDA encoded UxTX Idle state is '1'
- 0 = IrDA encoded UxTX Idle state is '0'
- bit 12 URXEN: Receiver Enable bit
  - 1 = UARTx receiver is enabled. UxRX pin is controlled by UARTx (if ON = 1)
  - 0 = UARTx receiver is disabled. UxRX pin is ignored by the UARTx module. UxRX pin is controlled by port.

# bit 11 UTXBRK: Transmit Break bit

- 1 = Send Break on next transmission. Start bit followed by twelve '0' bits, followed by Stop bit; cleared by hardware upon completion
- 0 = Break transmission is disabled or completed
- bit 10 UTXEN: Transmit Enable bit
  - 1 = UARTx transmitter is enabled. UxTX pin is controlled by UARTx (if ON = 1).
  - 0 = UARTx transmitter is disabled. Any pending transmission is aborted and buffer is reset. UxTX pin is controlled by port.
- bit 9 UTXBF: Transmit Buffer Full Status bit (read-only)
  - 1 = Transmit buffer is full
    - 0 = Transmit buffer is not full, at least one more character can be written
- bit 8 TRMT: Transmit Shift Register is Empty bit (read-only)
  - 1 = Transmit shift register is empty and transmit buffer is empty (the last transmission has completed)
  - 0 = Transmit shift register is not empty, a transmission is in progress or queued in the transmit buffer

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3         | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|---------------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0                       | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                 | —                 | —                         | —                 | —                | —                |
| 22:16        | U-0               | U-0               | U-0               | U-0               | U-0                       | U-0               | U-0              | U-0              |
| 23.10        | _                 | -                 | _                 | _                 | _                         | —                 | _                | —                |
| 45.0         | R-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0                     | U-0               | R/W-0            | R/W-0            |
| 15:8         | BUSY              | IRQM              | <1:0>             | INCM              | <1:0> —                   |                   | MODE<1:0>        |                  |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0                     | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | WAITB<1:0>(1)     |                   |                   | WAITM             | WAITE<1:0> <sup>(1)</sup> |                   |                  |                  |

# REGISTER 20-2: PMMODE: PARALLEL PORT MODE REGISTER

# Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

# bit 31-16 Unimplemented: Read as '0'

- bit 15 **BUSY:** Busy bit (Master mode only)
  - 1 = Port is busy
  - 0 = Port is not busy

# bit 14-13 IRQM<1:0>: Interrupt Request Mode bits

- 11 = Reserved, do not use
- 10 = Interrupt generated when Read Buffer 3 is read or Write Buffer 3 is written (Buffered PSP mode) or on a read or write operation when PMA<1:0> =11 (Addressable Slave mode only)
- 01 = Interrupt generated at the end of the read/write cycle
- 00 = No Interrupt generated

# bit 12-11 INCM<1:0>: Increment Mode bits

- 11 = Slave mode read and write buffers auto-increment (MODE<1:0> = 00 only)
- 10 = Decrement ADDR<10:2> and ADDR<14> by 1 every read/write cycle<sup>(2)</sup>
- 01 = Increment ADDR<10:2> and ADDR<14> by 1 every read/write cycle<sup>(2)</sup>
- 00 = No increment or decrement of address
- bit 10 Unimplemented: Read as '0'
- bit 9-8 MODE<1:0>: Parallel Port Mode Select bits
  - 11 = Master mode 1 (PMCS1, PMRD/PMWR, PMENB, PMA<x:0>, and PMD<7:0>)
  - 10 = Master mode 2 (PMCS1, PMRD, PMWR, PMA<x:0>, and PMD<7:0>)
  - 01 = Enhanced Slave mode, control signals (PMRD, PMWR, PMCS1, PMD<7:0>, and PMA<1:0>)
  - 00 = Legacy Parallel Slave Port, control signals (PMRD, PMWR, PMCS1, and PMD<7:0>)
- bit 7-6 WAITB<1:0>: Data Setup to Read/Write Strobe Wait States bits<sup>(1)</sup>
  - 11 = Data wait of 4 TPB; multiplexed address phase of 4 TPB
  - 10 = Data wait of 3 TPB; multiplexed address phase of 3 TPB
  - 01 = Data wait of 2 TPB; multiplexed address phase of 2 TPB
  - 00 = Data wait of 1 TPB; multiplexed address phase of 1 TPB (default)

# bit 5-2 WAITM<3:0>: Data Read/Write Strobe Wait States bits<sup>(1)</sup>

- 1111 = Wait of 16 Трв •
- . 0001 = Wait of 2 Трв 0000 = Wait of 1 Трв (default)
- **Note 1:** Whenever WAITM<3:0> = 0000, WAITB and WAITE bits are ignored and forced to 1 TPBCLK cycle for a write operation; WAITB = 1 TPBCLK cycle, WAITE = 0 TPBCLK cycles for a read operation.
  - 2: Address bit A14 is not subject to auto-increment/decrement if configured as Chip Select CS1.

### 22.0 **10-BIT ANALOG-TO-DIGITAL CONVERTER (ADC)**

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 17. "10-bit Analog-to-Digital Converter (ADC)" (DS60001104), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32).

The 10-bit Analog-to-Digital Converter (ADC) includes the following features:

- Successive Approximation Register (SAR) conversion
- · Up to 1 Msps conversion speed

**FIGURE 22-1:** 

- Up to 13 analog input pins
- External voltage reference input pins
- · One unipolar, differential Sample and Hold Amplifier (SHA)
- Automatic Channel Scan mode
- Selectable conversion trigger source
- · 16-word conversion result buffer
- Selectable buffer fill modes
- Eight conversion result format options
- · Operation during Sleep and Idle modes

A block diagram of the 10-bit ADC is illustrated in Figure 22-1. Figure 22-2 illustrates a block diagram of the ADC conversion clock period. The 10-bit ADC has up to 13 analog input pins, designated AN0-AN12. In addition, there are two analog input pins for external voltage reference connections. These voltage reference inputs may be shared with other analog input pins and may be common to other analog module references.



# 5: This selection is only used with CTMU capacitive and time measurement.

ADC1 MODULE BLOCK DIAGRAM

# REGISTER 22-1: AD1CON1: ADC CONTROL REGISTER 1 (CONTINUED)

bit 4 **CLRASAM:** Stop Conversion Sequence bit (when the first ADC interrupt is generated)

- 1 = Stop conversions when the first ADC interrupt is generated. Hardware clears the ASAM bit when the ADC interrupt is generated.
  - 0 = Normal operation, buffer contents will be overwritten by the next conversion sequence
- bit 3 Unimplemented: Read as '0'
- bit 2 **ASAM:** ADC Sample Auto-Start bit

1 = Sampling begins immediately after last conversion completes; SAMP bit is automatically set.

- 0 = Sampling begins when SAMP bit is set
- bit 1 SAMP: ADC Sample Enable bit<sup>(2)</sup>

1 = The ADC sample and hold amplifier is sampling

0 = The ADC sample/hold amplifier is holding

When ASAM = 0, writing '1' to this bit starts sampling.

When SSRC = 000, writing '0' to this bit will end sampling and start conversion.

- bit 0 DONE: Analog-to-Digital Conversion Status bit<sup>(3)</sup>
   1 = Analog-to-digital conversion is done
   0 = Analog-to-digital conversion is not done or has not started Clearing this bit will not affect any operation in progress.
- **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.
  - 2: If ASAM = 0, software can write a '1' to start sampling. This bit is automatically set by hardware if ASAM = 1. If SSRC = 0, software can write a '0' to end sampling and start conversion. If SSRC ≠ '0', this bit is automatically cleared by hardware to end sampling and start conversion.
  - **3:** This bit is automatically set by hardware when analog-to-digital conversion is complete. Software can write a '0' to clear this bit (a write of '1' is not allowed). Clearing this bit does not affect any operation already in progress. This bit is automatically cleared by hardware at the start of a new conversion.

# 26.4.1 CONTROLLING CONFIGURATION CHANGES

Because peripherals can be disabled during run time, some restrictions on disabling peripherals are needed to prevent accidental configuration changes. PIC32 devices include two features to prevent alterations to enabled or disabled peripherals:

- Control register lock sequence
- · Configuration bit select lock

# 26.4.1.1 Control Register Lock

Under normal operation, writes to the PMDx registers are not allowed. Attempted writes appear to execute normally, but the contents of the registers remain unchanged. To change these registers, they must be unlocked in hardware. The register lock is controlled by the Configuration bit, PMDLOCK (CFGCON<12>). Setting PMDLOCK prevents writes to the control registers; clearing PMDLOCK allows writes.

To set or clear PMDLOCK, an unlock sequence must be executed. Refer to **Section 6.** "**Oscillator**" (DS60001112) in the "*PIC32 Family Reference Manual*" for details.

# 26.4.1.2 Configuration Bit Select Lock

As an additional level of safety, the device can be configured to prevent more than one write session to the PMDx registers. The Configuration bit, PMDL1WAY (DEVCFG3<28>), blocks the PMDLOCK bit from being cleared after it has been set once. If PMDLOCK remains set, the register unlock procedure does not execute, and the peripheral pin select control registers cannot be written to. The only way to clear the bit and re-enable PMD functionality is to perform a device Reset.

| DC CHARACT                                                         | ERISTICS               |      | Standard O<br>(unless oth<br>Operating te | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-temp} \end{array}$ |                        |               |  |  |  |  |
|--------------------------------------------------------------------|------------------------|------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------|--|--|--|--|
| Parameter<br>No.                                                   | Typical <sup>(2)</sup> | Max. | Units                                     | Units Conditions                                                                                                                                                                                                                                                                    |                        |               |  |  |  |  |
| Idle Current (IIDLE): Core Off, Clock on Base Current (Notes 1, 4) |                        |      |                                           |                                                                                                                                                                                                                                                                                     |                        |               |  |  |  |  |
| DC30a                                                              | 1                      | 1.5  | mA                                        | 4 MHz (Note 3)                                                                                                                                                                                                                                                                      |                        |               |  |  |  |  |
| DC31a                                                              | 2                      | 3    | mA                                        |                                                                                                                                                                                                                                                                                     | 10 MHz                 |               |  |  |  |  |
| DC32a                                                              | 4                      | 6    | mA                                        |                                                                                                                                                                                                                                                                                     | 20 MHz <b>(Note 3)</b> |               |  |  |  |  |
| DC33a                                                              | 5.5                    | 8    | mA                                        |                                                                                                                                                                                                                                                                                     | 30 MHz (Note 3)        |               |  |  |  |  |
| DC34a                                                              | 7.5                    | 11   | mA                                        |                                                                                                                                                                                                                                                                                     | 40 MHz                 |               |  |  |  |  |
| DC37a                                                              | 100                    | _    | μA                                        | -40°C                                                                                                                                                                                                                                                                               |                        | LPRC (31 kHz) |  |  |  |  |
| DC37b                                                              | 250                    | —    | μA                                        | +25°C 3.3V                                                                                                                                                                                                                                                                          |                        | (Note 3)      |  |  |  |  |
| DC37c                                                              | 380                    | _    | μA                                        | +85°C                                                                                                                                                                                                                                                                               |                        |               |  |  |  |  |

# TABLE 30-6: DC CHARACTERISTICS: IDLE CURRENT (IIDLE)

**Note 1:** The test conditions for IIDLE current measurements are as follows:

Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required)</li>
 OSC2/CLKO is configured as an I/O input pin

- UCD DLL as sillator is dischard if the LLCD readule is implemented
- USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8
- CPU is in Idle mode (CPU core Halted), and SRAM data memory Wait states = 1  $\,$
- No peripheral modules are operating, (ON bit = 0), but the associated PMD bit is cleared
- WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled
- · All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD
- RTCC and JTAG are disabled
- 2: Data in the "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.
- 3: This parameter is characterized, but not tested in manufacturing.
- 4: IIDLE electrical characteristics for devices with 256 KB Flash are only provided as Preliminary information.

| DC CHA        | RACTERI | STICS                                                     | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |         |      |       |                                                                                        |  |
|---------------|---------|-----------------------------------------------------------|------------------------------------------------------|---------|------|-------|----------------------------------------------------------------------------------------|--|
| Param.<br>No. | Symbol  | Characteristics                                           | Min.                                                 | Typical | Max. | Units | Comments                                                                               |  |
| D300          | VIOFF   | Input Offset Voltage                                      | -                                                    | ±7.5    | ±25  | mV    | AVDD = VDD,<br>AVSS = VSS                                                              |  |
| D301          | VICM    | Input Common Mode Voltage                                 | 0                                                    | _       | Vdd  | V     | AVDD = VDD,<br>AVss = Vss<br>(Note 2)                                                  |  |
| D302          | CMRR    | Common Mode Rejection Ratio                               | 55                                                   | —       | _    | dB    | Max VICM = (VDD - 1)V<br>(Note 2)                                                      |  |
| D303A         | TRESP   | Large Signal Response Time                                | —                                                    | 150     | 400  | ns    | AVDD = VDD, AVSS = VSS<br>(Note 1,2)                                                   |  |
| D303B         | TSRESP  | Small Signal Response Time                                | -                                                    | 1       | _    | μs    | This is defined as an input<br>step of 50 mV with 15 mV<br>of overdrive (Note 2)       |  |
| D304          | ON2ov   | Comparator Enabled to Output<br>Valid                     | -                                                    |         | 10   | μS    | Comparator module is<br>configured before setting<br>the comparator ON bit<br>(Note 2) |  |
| D305          | IVREF   | Internal Voltage Reference                                | 1.14                                                 | 1.2     | 1.26 | V     | —                                                                                      |  |
| D312          | TSET    | Internal Comparator Voltage<br>DRC Reference Setting time |                                                      |         | 10   | μs    | (Note 3)                                                                               |  |

# TABLE 30-13: COMPARATOR SPECIFICATIONS

**Note 1:** Response time measured with one comparator input at (VDD – 1.5)/2, while the other input transitions from Vss to VDD.

**2:** These parameters are characterized but not tested.

**3:** Settling time measured while CVRR = 1 and CVR<3:0> transitions from '0000' to '1111'. This parameter is characterized, but not tested in manufacturing.

**4:** The Comparator module is functional at VBORMIN < VDD < VDDMIN, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized.

| AC CHARACTERISTICS |        |                                                                      | $\begin{array}{l} \mbox{Standard Operating Conditions (see Note 4): 2.5V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^\circ C \leq TA \leq +85^\circ C \mbox{ for Industrial} \\ & -40^\circ C \leq TA \leq +105^\circ C \mbox{ for V-temp} \end{array}$ |                        |         |       |                                                           |  |  |  |  |
|--------------------|--------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------|-------|-----------------------------------------------------------|--|--|--|--|
| Param.<br>No.      | Symbol | Characteristics                                                      | Min.                                                                                                                                                                                                                                                                                           | Typical <sup>(1)</sup> | Max.    | Units | Conditions                                                |  |  |  |  |
| Clock Parameters   |        |                                                                      |                                                                                                                                                                                                                                                                                                |                        |         |       |                                                           |  |  |  |  |
| AD50               | TAD    | ADC Clock Period <sup>(2)</sup>                                      | 65                                                                                                                                                                                                                                                                                             | _                      | _       | ns    | See Table 30-35                                           |  |  |  |  |
| Conversion Rate    |        |                                                                      |                                                                                                                                                                                                                                                                                                |                        |         |       |                                                           |  |  |  |  |
| AD55               | TCONV  | Conversion Time                                                      | —                                                                                                                                                                                                                                                                                              | 12 Tad                 | —       |       | —                                                         |  |  |  |  |
| AD56               | FCNV   | Throughput Rate<br>(Sampling Speed)                                  |                                                                                                                                                                                                                                                                                                | —                      | 1000    | ksps  | AVDD = 3.0V to 3.6V                                       |  |  |  |  |
|                    |        |                                                                      |                                                                                                                                                                                                                                                                                                | —                      | 400     | ksps  | AVDD = 2.5V to 3.6V                                       |  |  |  |  |
| AD57               | TSAMP  | Sample Time                                                          | 1 Tad                                                                                                                                                                                                                                                                                          | —                      | —       | _     | TSAMP must be $\geq$ 132 ns                               |  |  |  |  |
| Timing Parameters  |        |                                                                      |                                                                                                                                                                                                                                                                                                |                        |         |       |                                                           |  |  |  |  |
| AD60               | TPCS   | Conversion Start from Sample<br>Trigger <sup>(3)</sup>               | _                                                                                                                                                                                                                                                                                              | 1.0 Tad                | —       | —     | Auto-Convert Trigger<br>(SSRC<2:0> = 111)<br>not selected |  |  |  |  |
| AD61               | TPSS   | Sample Start from Setting<br>Sample (SAMP) bit                       | 0.5 Tad                                                                                                                                                                                                                                                                                        | _                      | 1.5 TAD | —     | —                                                         |  |  |  |  |
| AD62               | TCSS   | Conversion Completion to<br>Sample Start (ASAM = 1) <sup>(3)</sup>   | —                                                                                                                                                                                                                                                                                              | 0.5 TAD                | —       | _     | _                                                         |  |  |  |  |
| AD63               | TDPU   | Time to Stabilize Analog Stage from ADC Off to ADC On <sup>(3)</sup> | _                                                                                                                                                                                                                                                                                              | —                      | 2       | μS    | _                                                         |  |  |  |  |

# TABLE 30-36: ANALOG-TO-DIGITAL CONVERSION TIMING REQUIREMENTS

Note 1: These parameters are characterized, but not tested in manufacturing.

2: Because the sample caps will eventually lose charge, clock rates below 10 kHz can affect linearity performance, especially at elevated temperatures.

**3:** Characterized by design but not tested.

**4:** The ADC module is functional at VBORMIN < VDD < 2.5V, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized.

# TABLE 30-37: PARALLEL SLAVE PORT REQUIREMENTS

| AC CHARACTERISTICS |              |                                                                                  | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |      |      |       |            |  |
|--------------------|--------------|----------------------------------------------------------------------------------|-------------------------------------------------------|------|------|-------|------------|--|
| Para<br>m.No.      | Symbol       | Characteristics <sup>(1)</sup>                                                   | Min.                                                  | Тур. | Max. | Units | Conditions |  |
| PS1                | TdtV2wr<br>H | Data In Valid before $\overline{WR}$ or $\overline{CS}$<br>Inactive (setup time) | 20                                                    |      |      | ns    | _          |  |
| PS2                | TwrH2dt<br>I | WR or CS Inactive to Data-In Invalid (hold time)                                 | 40                                                    |      | —    | ns    | —          |  |
| PS3                | TrdL2dt<br>V | RD and CS Active to Data-Out Valid                                               | —                                                     |      | 60   | ns    | —          |  |
| PS4                | TrdH2dtl     | RD Active or CS Inactive to Data-Out Invalid                                     | 0                                                     | _    | 10   | ns    | —          |  |
| PS5                | Tcs          | CS Active Time                                                                   | Трв + 40                                              |      | —    | ns    | —          |  |
| PS6                | TwR          | WR Active Time                                                                   | Трв + 25                                              |      | _    | ns    | _          |  |
| PS7                | Trd          | RD Active Time                                                                   | Трв + 25                                              | _    | _    | ns    | _          |  |

**Note 1:** These parameters are characterized, but not tested in manufacturing.

# FIGURE 30-21: PARALLEL MASTER PORT READ TIMING DIAGRAM

