

Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

-XF

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | MIPS32® M4K™                                                                   |
| Core Size                  | 32-Bit Single-Core                                                             |
| Speed                      | 40MHz                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG                  |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT                   |
| Number of I/O              | 19                                                                             |
| Program Memory Size        | 32KB (32K x 8)                                                                 |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 8K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                    |
| Data Converters            | A/D 9x10b                                                                      |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 28-VQFN Exposed Pad                                                            |
| Supplier Device Package    | 28-QFN (6x6)                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx220f032b-i-ml |
|                            |                                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# PIC32MX1XX/2XX 28/36/44-PIN FAMILY

|                     |      |                                    |                  | Rem             | appab                                  | le Pe | riphe                | erals                              |                    |                     |                  |     | (                                        |      | ls)                          |      |          |      |                                 |
|---------------------|------|------------------------------------|------------------|-----------------|----------------------------------------|-------|----------------------|------------------------------------|--------------------|---------------------|------------------|-----|------------------------------------------|------|------------------------------|------|----------|------|---------------------------------|
| Device              | Pins | Program Memory (KB) <sup>(1)</sup> | Data Memory (KB) | Remappable Pins | Timers <sup>(2)</sup> /Capture/Compare | UART  | SPI/I <sup>2</sup> S | External Interrupts <sup>(3)</sup> | Analog Comparators | USB On-The-Go (OTG) | I <sup>2</sup> C | dMq | DMA Channels<br>(Programmable/Dedicated) | CTMU | 10-bit 1 Msps ADC (Channels) | RTCC | I/O Pins | JTAG | Packages                        |
| PIC32MX210F016B     | 28   | 16+3                               | 4                | 19              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2                | Y   | 4/2                                      | Y    | 9                            | Y    | 19       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX210F016C     | 36   | 16+3                               | 4                | 23              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2                | Y   | 4/2                                      | Y    | 12                           | Y    | 25       | Y    | VTLA                            |
| PIC32MX210F016D     | 44   | 16+3                               | 4                | 31              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2                | Y   | 4/2                                      | Y    | 13                           | Y    | 33       | Y    | VTLA,<br>TQFP,<br>QFN           |
| PIC32MX220F032B     | 28   | 32+3                               | 8                | 19              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2                | Y   | 4/2                                      | Y    | 9                            | Y    | 19       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX220F032C     | 36   | 32+3                               | 8                | 23              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2                | Y   | 4/2                                      | Y    | 12                           | Y    | 23       | Y    | VTLA                            |
| PIC32MX220F032D     | 44   | 32+3                               | 8                | 31              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2                | Y   | 4/2                                      | Y    | 13                           | Y    | 33       | Y    | VTLA,<br>TQFP,<br>QFN           |
| PIC32MX230F064B     | 28   | 64+3                               | 16               | 19              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2                | Y   | 4/2                                      | Y    | 9                            | Y    | 19       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX230F064C     | 36   | 64+3                               | 16               | 23              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2                | Y   | 4/2                                      | Y    | 12                           | Y    | 23       | Y    | VTLA                            |
| PIC32MX230F064D     | 44   | 64+3                               | 16               | 31              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2                | Y   | 4/2                                      | Y    | 13                           | Y    | 33       | Y    | VTLA,<br>TQFP,<br>QFN           |
| PIC32MX250F128B     | 28   | 128+3                              | 32               | 19              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2                | Y   | 4/2                                      | Y    | 9                            | Y    | 19       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX250F128C     | 36   | 128+3                              | 32               | 23              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2                | Y   | 4/2                                      | Y    | 12                           | Y    | 23       | Y    | VTLA<br>VTLA,                   |
| PIC32MX250F128D     | 44   | 128+3                              | 32               | 31              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2                | Y   | 4/2                                      | Y    | 13                           | Y    | 33       | Y    | TQFP,<br>QFN                    |
| PIC32MX230F256B     | 28   | 256+3                              | 16               | 20              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2                | Y   | 4/2                                      | Y    | 9                            | Y    | 19       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX230F256D     | 44   | 256+3                              | 16               | 31              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2                | Y   | 4/2                                      | Y    | 13                           | Y    | 33       | Y    | VTLA,<br>TQFP,<br>QFN           |
| PIC32MX270F256B     | 28   | 256+3                              | 64               | 19              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2                | Y   | 4/2                                      | Y    | 9                            | Y    | 19       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX270F256D     | 44   | 256+3                              | 64               | 31              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2                | Y   | 4/2                                      | Y    | 13                           | Y    | 33       | Y    | VTLA,<br>TQFP,<br>QFN           |
| PIC32MX270F256DB(4) | 44   | 256+3                              | 64               | 31              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2                | Y   | 4/2                                      | Y    | 13                           | Y    | 33       | Y    | VTLA,<br>TQFP,<br>QFN           |

### TABLE 2: PIC32MX2XX 28/36/44-PIN USB FAMILY FEATURES

Note 1: This device features 3 KB of boot Flash memory.

**2:** Four out of five timers are remappable.

3: Four out of five external interrupts are remappable.

4: This PIC32 device is targeted to specific audio software packages that are tracked for licensing royalty purposes. All peripherals and electrical characteristics are identical to their corresponding base part numbers.

### TABLE 11: PIN NAMES FOR 44-PIN GENERAL PURPOSE DEVICES

# 44-PIN TQFP (TOP VIEW)<sup>(1,2,3,5)</sup>

PIC32MX110F016D PIC32MX120F032D PIC32MX130F064D PIC32MX130F256D PIC32MX150F128D PIC32MX170F256D

44

1

| Pin # | Full Pin Name                                  | Pin # | Full Pin Name                        |
|-------|------------------------------------------------|-------|--------------------------------------|
| 1     | RPB9/SDA1/CTED4/PMD3/RB9                       | 23    | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2 |
| 2     | RPC6/PMA1/RC6                                  | 24    | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/RB3   |
| 3     | RPC7/PMA0/RC7                                  | 25    | AN6/RPC0/RC0                         |
| 4     | RPC8/PMA5/RC8                                  | 26    | AN7/RPC1/RC1                         |
| 5     | RPC9/CTED7/PMA6/RC9                            | 27    | AN8/RPC2/PMA2/RC2                    |
| 6     | Vss                                            | 28    | VDD                                  |
| 7     | VCAP                                           | 29    | Vss                                  |
| 8     | PGED2/RPB10/CTED11/PMD2/RB10                   | 30    | OSC1/CLKI/RPA2/RA2                   |
| 9     | PGEC2/RPB11/PMD1/RB11                          | 31    | OSC2/CLKO/RPA3/RA3                   |
| 10    | AN12/PMD0/RB12                                 | 32    | TDO/RPA8/PMA8/RA8                    |
| 11    | AN11/RPB13/CTPLS/PMRD/RB13                     | 33    | SOSCI/RPB4/RB4                       |
| 12    | PGED4 <sup>(4)</sup> /TMS/PMA10/RA10           | 34    | SOSCO/RPA4/T1CK/CTED9/RA4            |
| 13    | PGEC4 <sup>(4)</sup> /TCK/CTED8/PMA7/RA7       | 35    | TDI/RPA9/PMA9/RA9                    |
| 14    | CVREFOUT/AN10/C3INB/RPB14/SCK1/CTED5/PMWR/RB14 | 36    | RPC3/RC3                             |
| 15    | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15          | 37    | RPC4/PMA4/RC4                        |
| 16    | AVss                                           | 38    | RPC5/PMA3/RC5                        |
| 17    | AVDD                                           | 39    | Vss                                  |
| 18    | MCLR                                           | 40    | VDD                                  |
| 19    | VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0          | 41    | PGED3/RPB5/PMD7/RB5                  |
| 20    | VREF-/CVREF-/AN1/RPA1/CTED2/RA1                | 42    | PGEC3/RPB6/PMD6/RB6                  |
| 21    | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0           | 43    | RPB7/CTED3/PMD5/INT0/RB7             |
| 22    | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1          | 44    | RPB8/SCL1/CTED10/PMD4/RB8            |

Note 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions.

2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information.

3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally.

4: This pin function is not available on PIC32MX110F016D and PIC32MX120F032D devices.

5: Shaded pins are 5V tolerant.

# PIC32MX1XX/2XX 28/36/44-PIN FAMILY

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | _                 |                   | _                 | _                 | —                 | —                | —                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | _                 | _                 |                   | _                 | _                 | _                 | —                | —                |
| 45.0         | U-0               | U-0               | U-0               | R/W-0             | U-0               | R/W-0             | R/W-0            | R/W-0            |
| 15:8         | —                 | _                 | —                 | MVEC              | _                 |                   | TPC<2:0>         |                  |
| 7:0          | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | _                 | _                 | _                 | INT4EP            | INT3EP            | INT2EP            | INT1EP           | INT0EP           |

### REGISTER 7-1: INTCON: INTERRUPT CONTROL REGISTER

### Legend:

| Logona.           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

### bit 31-16 Unimplemented: Read as '0'

### bit 15-13 Unimplemented: Read as '0'

- bit 12 MVEC: Multi Vector Configuration bit
  - 1 = Interrupt controller configured for Multi-vectored mode
  - 0 = Interrupt controller configured for Single-vectored mode
- bit 11 Unimplemented: Read as '0'
- bit 10-8 **TPC<2:0>:** Interrupt Proximity Timer Control bits
  - 111 = Interrupts of group priority 7 or lower start the Interrupt Proximity timer
  - 110 = Interrupts of group priority 6 or lower start the Interrupt Proximity timer
  - 101 = Interrupts of group priority 5 or lower start the Interrupt Proximity timer
  - 100 = Interrupts of group priority 4 or lower start the Interrupt Proximity timer
  - 011 = Interrupts of group priority 3 or lower start the Interrupt Proximity timer
  - 010 = Interrupts of group priority 2 or lower start the Interrupt Proximity timer
  - 001 = Interrupts of group priority 1 start the Interrupt Proximity timer
  - 000 = Disables Interrupt Proximity timer

### bit 7-5 Unimplemented: Read as '0'

- bit 4 INT4EP: External Interrupt 4 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge
- bit 3 INT3EP: External Interrupt 3 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge
- bit 2 INT2EP: External Interrupt 2 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge
- bit 1 INT1EP: External Interrupt 1 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge
- bit 0 INTOEP: External Interrupt 0 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge

### 9.1 DMA Control Registers

### TABLE 9-1: DMA GLOBAL REGISTER MAP

| ess                         | ddress<br>8_#)<br>ster<br>e <sup>(1)</sup> |           |                                     |       |       |         |         |       |      | Bi       | ts        |      |      |      |      |      |      |      | s         |
|-----------------------------|--------------------------------------------|-----------|-------------------------------------|-------|-------|---------|---------|-------|------|----------|-----------|------|------|------|------|------|------|------|-----------|
| Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup>            | Bit Range | 31/15                               | 30/14 | 29/13 | 28/12   | 27/11   | 26/10 | 25/9 | 24/8     | 23/7      | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Reset |
| 2000                        | DMACON                                     | 31:16     | _                                   | _     | -     | —       | —       | _     | —    | —        | —         | -    | -    | _    | —    | -    | —    | _    | 0000      |
| 3000                        | DIVIACON                                   | 15:0      | ON                                  | —     | _     | SUSPEND | DMABUSY | —     | _    | —        | _         | —    | —    | —    | —    | —    | —    | _    | 0000      |
| 2010                        | DMASTAT                                    | 31:16     | -                                   | _     | —     | —       | —       | —     | —    | —        | _         | _    | _    | _    | _    | —    | —    | _    | 0000      |
| 3010                        | DIVIASTAT                                  | 15:0      | 0 RDWR DMACH<2:0> <sup>(2)</sup> 00 |       |       |         |         |       |      |          |           |      |      | 0000 |      |      |      |      |           |
| 3020                        | DMAADDR                                    | 31:16     |                                     |       |       |         |         |       |      | DMAADD   | D-31:05   |      |      |      |      |      |      |      | 0000      |
| 3020                        | DIVIAADDR                                  | 15:0      |                                     |       |       |         |         |       |      | DIVIAADL | vix~51.02 |      |      |      |      |      |      |      | 0000      |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

### TABLE 9-2: DMA CRC REGISTER MAP

| ess                         |                                 | â         |       |            | -     |                    |       |           |      | В      | ts       |        | -      |      |      |      |           |      |            |
|-----------------------------|---------------------------------|-----------|-------|------------|-------|--------------------|-------|-----------|------|--------|----------|--------|--------|------|------|------|-----------|------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14      | 29/13 | 28/12              | 27/11 | 26/10     | 25/9 | 24/8   | 23/7     | 22/6   | 21/5   | 20/4 | 19/3 | 18/2 | 17/1      | 16/0 | All Resets |
| 2020                        | DCRCCON                         | 31:16     | —     | _          | BYTO  | TO<1:0> WBO BITO 0 |       |           |      |        |          |        |        |      |      | 0000 |           |      |            |
| 3030                        | DURUUUN                         | 15:0      | —     | _          | —     |                    |       | PLEN<4:0> |      |        | CRCEN    | CRCAPP | CRCTYP | —    | —    | C    | CRCCH<2:0 | >    | 0000       |
| 2040                        | DCRCDATA                        | 31:16     |       |            |       |                    |       |           |      |        | TA<31:0> |        |        |      |      |      |           |      | 0000       |
| 3040                        | DURUDAIA                        | 15:0      |       |            |       |                    |       |           |      | DURUDA | IA~51.02 |        |        |      |      |      |           |      | 0000       |
| 3050                        | DCRCXOR                         | 31:16     |       |            |       |                    |       |           |      |        |          |        |        |      |      | 0000 |           |      |            |
| 3050                        | DUNUAUR                         | 15:0      |       | DCRCXOR<31 |       |                    |       |           |      |        |          |        |        |      |      | 0000 |           |      |            |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

### TABLE 9-3: DMA CHANNELS 0-3 REGISTER MAP

| ess                         |                                 |                   |                                                                         |            |            |             |             |            |            | Bi          | its      |        |        |        |         |        |        |        |            |
|-----------------------------|---------------------------------|-------------------|-------------------------------------------------------------------------|------------|------------|-------------|-------------|------------|------------|-------------|----------|--------|--------|--------|---------|--------|--------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range         | 31/15                                                                   | 30/14      | 29/13      | 28/12       | 27/11       | 26/10      | 25/9       | 24/8        | 23/7     | 22/6   | 21/5   | 20/4   | 19/3    | 18/2   | 17/1   | 16/0   | All Resets |
| 3060                        | DCH0CON                         | 31:16             | _                                                                       | _          | _          | —           | _           |            | _          | —           | _        | _      | _      | —      | _       | _      |        |        | 0000       |
| 3000                        | DCHUCON                         | 15:0              | CHBUSY                                                                  | _          | —          | —           | —           |            | —          | CHCHNS      | CHEN     | CHAED  | CHCHN  | CHAEN  | _       | CHEDET | CHPR   | l<1:0> | 0000       |
| 3070                        | DCH0ECON                        | 31:16             | _                                                                       | _          | —          |             |             | _          | —          | —           |          | •      |        | CHAIR  | Q<7:0>  |        |        |        | 00FF       |
| 3070                        | Denieleon                       | 15:0              |                                                                         |            |            | CHSIR       | Q<7:0>      |            |            |             | CFORCE   | CABORT | PATEN  | SIRQEN | AIRQEN  | —      | _      |        | FF00       |
| 3080                        | DCH0INT                         | 31:16             | —                                                                       | _          | —          | —           | —           | _          | —          | —           | CHSDIE   | CHSHIE | CHDDIE | CHDHIE | CHBCIE  | CHCCIE | CHTAIE | CHERIE | 0000       |
| 5000                        | DCHOINT                         | 15:0              | _                                                                       | _          | —          | —           | —           | _          | —          | —           | CHSDIF   | CHSHIF | CHDDIF | CHDHIF | CHBCIF  | CHCCIF | CHTAIF | CHERIF | 0000       |
| 3090                        | DCH0SSA                         | 31:16             |                                                                         |            |            |             |             |            |            | СНАЗА       | <31:0>   |        |        |        |         |        |        |        | 0000       |
| 0000                        | Donooon                         | 15:0              |                                                                         |            |            |             |             |            |            | 01100/      | ( 101.04 |        |        |        |         |        |        |        | 0000       |
| 3040                        | DCH0DSA                         | 31:16             |                                                                         |            |            |             |             |            |            | CHDSA       | \<31·0>  |        |        |        |         |        |        |        | 0000       |
| 3070                        | DOI 10DOA                       | 15:0              |                                                                         |            |            |             |             |            |            | 01100/      | 1.02     |        |        |        |         |        |        |        | 0000       |
| 30B0                        | DCH0SSIZ                        | 31:16             | —                                                                       | —          | —          | —           |             | _          | —          | —           | —        | —      | —      |        | —       | —      | —      | —      | 0000       |
| 0000                        | DOI100012                       | 15:0              |                                                                         |            |            |             |             |            |            |             |          |        |        |        |         | 0000   |        |        |            |
| 3000                        | DCH0DSIZ                        |                   |                                                                         |            |            |             |             |            |            |             |          |        |        | 0000   |         |        |        |        |            |
| 0000                        | DOMODOL                         | 15:0 CHDSIZ<15:0> |                                                                         |            |            |             |             |            |            |             |          |        |        | 0000   |         |        |        |        |            |
| 3000                        | DCH0SPTR                        | 31:16             | —                                                                       | —          | —          | —           |             | _          | —          | —           | —        | —      | —      |        | —       | —      | —      | —      | 0000       |
| 0000                        | Donioor IIX                     | 15:0              |                                                                         |            |            |             |             |            |            | CHSPTI      | R<15:0>  |        |        |        |         |        |        |        | 0000       |
| 30E0                        | DCH0DPTR                        | 31:16             | _                                                                       | _          | —          | —           |             |            | —          | —           | —        | —      | —      | —      | —       | —      | _      | —      | 0000       |
| OOLO                        |                                 | 15:0              |                                                                         |            |            |             |             |            |            | CHDPT       | R<15:0>  |        |        |        |         |        |        |        | 0000       |
| 30E0                        | DCH0CSIZ                        | 31:16             | _                                                                       | _          | —          | —           |             |            | —          | —           | —        | —      | —      | —      | —       | —      | _      | —      | 0000       |
| 001 0                       | DOI100012                       | 15:0              |                                                                         |            |            |             |             |            |            | CHCSIZ      | Z<15:0>  |        |        |        |         |        |        |        | 0000       |
| 3100                        | DCH0CPTR                        | 31:16             | _                                                                       | _          | —          | —           |             |            | —          | —           | —        | —      | —      | —      | —       | —      | _      | —      | 0000       |
| 0100                        | Donioor IIX                     | 15:0              |                                                                         |            |            |             |             |            |            | CHCPT       | R<15:0>  |        |        |        |         |        |        |        | 0000       |
| 3110                        | DCH0DAT                         | 31:16             |                                                                         | _          | —          |             |             |            | —          | —           | —        | —      | —      | —      | —       | —      | _      | —      | 0000       |
| 0110                        | DOITODAT                        | 15:0              | —                                                                       | —          | —          |             |             |            | —          | —           |          |        |        | CHPDA  | \T<7:0> |        |        |        | 0000       |
| 3120                        | DCH1CON                         | 31:16             |                                                                         | _          | —          |             |             |            | —          | —           | —        | —      | —      |        | —       | —      |        | —      | 0000       |
| 0120                        | Donnoon                         | 15:0              | CHBUSY                                                                  | —          | —          |             |             |            | —          | CHCHNS      | CHEN     | CHAED  | CHCHN  | CHAEN  | —       | CHEDET | CHPR   | l<1:0> | 0000       |
| 3130                        | DCH1ECON                        | 31:16             | —                                                                       | _          | —          | —           | —           | _          | —          | —           |          |        |        | CHAIR  | Q<7:0>  |        |        |        | OOFF       |
| 5150                        | DOITILOON                       | 15:0              |                                                                         |            |            |             |             |            |            |             |          |        |        | FF00   |         |        |        |        |            |
| 3140                        | DCH1INT                         | 31:16             | _                                                                       | _          | —          |             |             | _          | —          | —           | CHSDIE   | CHSHIE | CHDDIE | CHDHIE | CHBCIE  | CHCCIE | CHTAIE | CHERIE | 0000       |
| 5140                        | DOLLING                         | 15:0              | 5:0 <u> CHSDIF</u> CHSDIF CHBDIF CHDDIF CHBCIF CHCCIF CHTAIF CHERIF 000 |            |            |             |             |            |            |             |          |        |        |        | 0000    |        |        |        |            |
| 3150                        | DCH1SSA                         | 31:16             |                                                                         |            |            |             |             |            |            |             |          |        |        |        |         | 0000   |        |        |            |
| 5150                        | DOITIOGA                        | 15:0              |                                                                         |            |            |             |             |            |            | 0100        |          |        |        |        |         |        |        |        | 0000       |
| 3160                        | DCH1DSA                         | 31:16             |                                                                         |            |            |             |             |            |            | CHDSA       | 1<31.0>  |        |        |        |         |        |        |        | 0000       |
| 3100                        | DONIDSA                         | 15:0              |                                                                         |            |            |             |             |            |            |             | ~~~~     |        |        |        |         |        |        |        | 0000       |
| Leger                       | od∙ v=u                         | nknown            | value on R                                                              | leset: — = | unimplemer | nted read a | s '0' Reset | values are | shown in h | nexadecimal |          |        |        |        |         |        |        |        |            |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

| Bit<br>Range | Bit<br>31/23/15/7   | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0      |
|--------------|---------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|-----------------------|
| 24.04        | U-0                 | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0                   |
| 31:24        |                     | —                 | —                 | _                 | _                 | _                 |                  | _                     |
| 22.40        | U-0                 | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0                   |
| 23:16        | —                   | —                 | —                 | _                 | _                 | —                 | —                | —                     |
| 45.0         | R/W-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | R/W-0                 |
| 15:8         | CHBUSY              | —                 | —                 | _                 | _                 | _                 | _                | CHCHNS <sup>(1)</sup> |
| 7.0          | R/W-0               | R/W-0             | R/W-0             | R/W-0             | U-0               | R-0               | R/W-0            | R/W-0                 |
| 7:0          | CHEN <sup>(2)</sup> | CHAED             | CHCHN             | CHAEN             |                   | CHEDET            | CHPF             | RI<1:0>               |

### REGISTER 9-7: DCHxCON: DMA CHANNEL 'x' CONTROL REGISTER

### Legend:

| 0                 |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | read as '0'        |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

### bit 31-16 Unimplemented: Read as '0'

- bit 15 CHBUSY: Channel Busy bit
  - 1 = Channel is active or has been enabled
  - 0 = Channel is inactive or has been disabled
- bit 14-9 Unimplemented: Read as '0'
- bit 8 CHCHNS: Chain Channel Selection bit<sup>(1)</sup>
  - 1 = Chain to channel lower in natural priority (CH1 will be enabled by CH2 transfer complete)
  - 0 = Chain to channel higher in natural priority (CH1 will be enabled by CH0 transfer complete)

### bit 7 CHEN: Channel Enable bit<sup>(2)</sup>

- 1 = Channel is enabled
- 0 = Channel is disabled

### bit 6 CHAED: Channel Allow Events If Disabled bit

- 1 = Channel start/abort events will be registered, even if the channel is disabled
- 0 = Channel start/abort events will be ignored if the channel is disabled

### bit CHCHN: Channel Chain Enable bit

- 1 = Allow channel to be chained
- 0 = Do not allow channel to be chained
- bit 4 CHAEN: Channel Automatic Enable bit
  - 1 = Channel is continuously enabled, and not automatically disabled after a block transfer is complete
     0 = Channel is disabled on block transfer complete

### bit 3 Unimplemented: Read as '0'

- bit 2 CHEDET: Channel Event Detected bit
  - 1 = An event has been detected
  - 0 = No events have been detected
- bit 1-0 CHPRI<1:0>: Channel Priority bits
  - 11 = Channel has priority 3 (highest)
  - 10 = Channel has priority 2
  - 01 = Channel has priority 1
  - 00 = Channel has priority 0
- Note 1: The chain selection bit takes effect when chaining is enabled (i.e., CHCHN = 1).
  - 2: When the channel is suspended by clearing this bit, the user application should poll the CHBUSY bit (if available on the device variant) to see when the channel is suspended, as it may take some clock cycles to complete a current transaction before the channel is suspended.

NOTES:

# 10.0 USB ON-THE-GO (OTG)

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 27. "USB On-The-Go (OTG)" (DS60001126), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32).

The Universal Serial Bus (USB) module contains analog and digital components to provide a USB 2.0 Full-Speed and Low-Speed embedded host, Full-Speed device or OTG implementation with a minimum of external components. This module in Host mode is intended for use as an embedded host and therefore does not implement a UHCI or OHCI controller.

The USB module consists of the clock generator, the USB voltage comparators, the transceiver, the Serial Interface Engine (SIE), a dedicated USB DMA controller, pull-up and pull-down resistors, and the register interface. A block diagram of the PIC32 USB OTG module is presented in Figure 10-1.

The clock generator provides the 48 MHz clock required for USB Full-Speed and Low-Speed communication. The voltage comparators monitor the voltage on the VBUS pin to determine the state of the bus. The transceiver provides the analog translation between the USB bus and the digital logic. The SIE is a state machine that transfers data to and from the endpoint buffers and generates the hardware protocol for data transfers. The USB DMA controller transfers data between the data buffers in RAM and the SIE. The integrated pull-up and pull-down resistors eliminate the need for external signaling components. The register interface allows the CPU to configure and communicate with the module. The PIC32 USB module includes the following features:

- · USB Full-Speed support for Host and Device
- Low-Speed Host support
- USB OTG support
- · Integrated signaling resistors
- Integrated analog comparators for VBUS monitoring
- Integrated USB transceiver
- · Transaction handshaking performed by hardware
- · Endpoint buffering anywhere in system RAM
- · Integrated DMA to access system RAM and Flash
- Note: The implementation and use of the USB specifications, as well as other third party specifications or technologies, may require licensing; including, but not limited to, USB Implementers Forum, Inc., also referred to as USB-IF (www.usb.org). The user is fully responsible for investigating and satisfying any applicable licensing obligations.

### REGISTER 10-11: U1CON: USB CONTROL REGISTER (CONTINUED)

- bit 1 **PPBRST:** Ping-Pong Buffers Reset bit
  - 1 = Reset all Even/Odd buffer pointers to the EVEN Buffer Descriptor banks
  - 0 = Even/Odd buffer pointers are not Reset
- bit 0 USBEN: USB Module Enable bit<sup>(4)</sup>
  - 1 = USB module and supporting circuitry is enabled
  - 0 = USB module and supporting circuitry is disabled

SOFEN: SOF Enable bit<sup>(5)</sup>

- 1 = SOF token is sent every 1 ms
- 0 = SOF token is disabled
- **Note 1:** Software is required to check this bit before issuing another token command to the U1TOK register (see Register 10-15).
  - 2: All host control logic is reset any time that the value of this bit is toggled.
  - 3: Software must set RESUME for 10 ms if the part is a function, or for 25 ms if the part is a host, and then clear it to enable remote wake-up. In Host mode, the USB module will append a Low-Speed EOP to the RESUME signaling when this bit is cleared.
  - 4: Device mode.
  - 5: Host mode.

# 11.1 Parallel I/O (PIO) Ports

All port pins have 10 registers directly associated with their operation as digital I/O. The data direction register (TRISx) determines whether the pin is an input or an output. If the data direction bit is a '1', then the pin is an input. All port pins are defined as inputs after a Reset. Reads from the latch (LATx) read the latch. Writes to the latch write the latch. Reads from the port (PORTx) read the port pins, while writes to the port pins write the latch.

### 11.1.1 OPEN-DRAIN CONFIGURATION

In addition to the PORTx, LATx, and TRISx registers for data control, some port pins can also be individually configured for either digital or open-drain output. This is controlled by the Open-Drain Control register, ODCx, associated with each port. Setting any of the bits configures the corresponding pin to act as an open-drain output.

The open-drain feature allows the generation of outputs higher than VDD (e.g., 5V) on any desired 5V-tolerant pins by using external pull-up resistors. The maximum open-drain voltage allowed is the same as the maximum VIH specification.

See the **"Pin Diagrams"** section for the available pins and their functionality.

# 11.1.2 CONFIGURING ANALOG AND DIGITAL PORT PINS

The ANSELx register controls the operation of the analog port pins. The port pins that are to function as analog inputs must have their corresponding ANSEL and TRIS bits set. In order to use port pins for I/O functionality with digital modules, such as Timers, UARTs, etc., the corresponding ANSELx bit must be cleared.

The ANSELx register has a default value of 0xFFFF; therefore, all pins that share analog functions are analog (not digital) by default.

If the TRIS bit is cleared (output) while the ANSELx bit is set, the digital output level (VOH or VOL) is converted by an analog peripheral, such as the ADC module or Comparator module.

When the PORT register is read, all pins configured as analog input channels are read as cleared (a low level).

Pins configured as digital inputs do not convert an analog input. Analog levels on any pin defined as a digital input (including the ANx pins) can cause the input buffer to consume current that exceeds the device specifications.

### 11.1.3 I/O PORT WRITE/READ TIMING

One instruction cycle is required between a port direction change or port write operation and a read operation of the same port. Typically this instruction would be a NOP.

# 11.1.4 INPUT CHANGE NOTIFICATION

The input change notification function of the I/O ports allows the PIC32MX1XX/2XX 28/36/44-pin Family devices to generate interrupt requests to the processor in response to a change-of-state on selected input pins. This feature can detect input change-of-states even in Sleep mode, when the clocks are disabled. Every I/O port pin can be selected (enabled) for generating an interrupt request on a change-of-state.

Five control registers are associated with the CN functionality of each I/O port. The CNENx registers contain the CN interrupt enable control bits for each of the input pins. Setting any of these bits enables a CN interrupt for the corresponding pins.

The CNSTATx register indicates whether a change occurred on the corresponding pin since the last read of the PORTx bit.

Each I/O pin also has a weak pull-up and a weak pull-down connected to it. The pull-ups act as a current source or sink source connected to the pin, and eliminate the need for external resistors when push-button or keypad devices are connected. The pull-ups and pull-downs are enabled separately using the CNPUx and the CNPDx registers, which contain the control bits for each of the pins. Setting any of the control bits enables the weak pull-ups and/or pull-downs for the corresponding pins.

**Note:** Pull-ups and pull-downs on change notification pins should always be disabled when the port pin is configured as a digital output.

An additional control register (CNCONx) is shown in Register 11-3.

# 11.2 CLR, SET and INV Registers

Every I/O module register has a corresponding CLR (clear), SET (set) and INV (invert) register designed to provide fast atomic bit manipulations. As the name of the register implies, a value written to a SET, CLR or INV register effectively performs the implied operation, but only on the corresponding base register and only bits specified as '1' are modified. Bits specified as '0' are not modified.

Reading SET, CLR and INV registers returns undefined values. To see the affects of a write operation to a SET, CLR, or INV register, the base register must be read.

#### 15.1 **Input Capture Control Registers**

|                             | LE 15-1:              | IN            | PUT C | APTURE | E 1-INPU | JT CAPI | TURE 5 | REGIST | rer mai | 2      |        |      |      |      |       |      |          |
|-----------------------------|-----------------------|---------------|-------|--------|----------|---------|--------|--------|---------|--------|--------|------|------|------|-------|------|----------|
| ess                         |                       |               |       |        |          |         |        |        |         | Bi     | ts     |      |      |      |       |      |          |
| Virtual Address<br>(BF80_#) | Register<br>Name      | Bit Range     | 31/15 | 30/14  | 29/13    | 28/12   | 27/11  | 26/10  | 25/9    | 24/8   | 23/7   | 22/6 | 21/5 | 20/4 | 19/3  | 18/2 | 17/1     |
|                             | IC1CON <sup>(1)</sup> | 31:16         |       | _      | —        | —       | —      | —      | _       | —      | —      | —    |      | —    | —     | —    | —        |
| 2000                        | 101001                | 15:0          | ON    | —      | SIDL     | —       | —      | —      | FEDGE   | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0> |
| 2010                        | IC1BUF                | 31:16<br>15:0 |       |        |          |         |        |        |         | IC1BUF | <31:0> |      |      |      |       |      |          |
| 2200                        | IC2CON <sup>(1)</sup> | 31:16         |       | —      | —        | —       | —      | —      | —       | —      | _      | —    | _    | —    | _     | —    | —        |
| 2200                        | 1020011               | 15:0          | ON    | —      | SIDL     | —       |        | —      | FEDGE   | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0> |
| 2210                        | IC2BUF                | 31:16<br>15:0 |       |        |          |         |        |        |         | IC2BUF | <31:0> |      |      |      |       |      |          |
| 2400                        | IC3CON <sup>(1)</sup> | 31:16         | -     | _      | _        | _       | _      | _      | —       | _      | —      | -    | _    | —    | _     | _    | —        |
| 2400                        | 1030011               | 15:0          | ON    | —      | SIDL     | —       |        | —      | FEDGE   | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0> |
| 2410                        | IC3BUF                | 31:16<br>15:0 |       |        |          |         |        |        |         | IC3BUF | <31:0> |      |      |      |       |      |          |
| 2600                        | IC4CON <sup>(1)</sup> | 31:16         | -     | _      | —        | _       | -      | _      | —       | —      | —      | _    | _    | —    | —     | _    | —        |
| 2000                        | 1040010               | 15:0          | ON    | —      | SIDL     | —       |        | —      | FEDGE   | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0> |
| 2610                        | IC4BUF                | 31:16<br>15:0 |       |        |          |         |        |        |         | IC4BUF | <31:0> |      |      |      |       |      |          |
| 2800                        | IC5CON <sup>(1)</sup> | 31:16         | -     | _      | —        | _       | -      | _      | —       | —      | _      | _    | _    | —    | —     | _    | —        |
| 2000                        | 1030011               | 15:0          | ON    | —      | SIDL     | —       | —      | —      | FEDGE   | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0> |
| 2810                        | IC5BUF                | 31:16<br>15:0 |       |        |          |         |        |        |         | IC5BUF | <31:0> |      |      |      |       |      |          |

#### Т

Legend:

This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Note 1:

All Resets

0000

0000 xxxx xxxx 0000 0000 xxxx xxxx 0000 0000 xxxx xxxx 0000 0000 xxxx xxxx 0000 0000 xxxx xxxx

16/0

—

# 21.1 RTCC Control Registers

### TABLE 21-1: RTCC REGISTER MAP

| ess                         |                                 | ē         |        |       |          |          |            |          |        |      | Bits |          |           |         |         |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       | ŝ          |  |
|-----------------------------|---------------------------------|-----------|--------|-------|----------|----------|------------|----------|--------|------|------|----------|-----------|---------|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|--|
| Virtual Address<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15  | 30/14 | 29/13    | 28/12    | 27/11      | 26/10    | 25/9   | 24/8 | 23/7 | 22/6     | 21/5      | 20/4    | 19/3    | 18/2    | 17/1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 16/0  | All Resets |  |
| 0200                        | RTCCON                          | 31:16     | —      | _     | _        | -        | —          | —        |        |      |      |          | CAL<      | <9:0>   |         |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       | 0000       |  |
| 0200                        | RICCON                          | 15:0      | ON     | _     | SIDL     | —        | —          | <u> </u> |        |      |      | RTCCLKON | —         | _       | RTCWREN | RTCSYNC | HALFSEC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RTCOE | 0000       |  |
| 0210                        | RTCALRM                         | 31:16     | _      |       | _        | _        | _          |          | _      |      | _    | -        | —         | _       | _       | _       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | —     | 0000       |  |
| 0210                        | IN OALIN                        | 15:0      | ALRMEN | CHIME | PIV      | ALRMSYNC |            | AMASI    | K<3:0> |      |      |          |           | ARPT    | <7:0>   |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       | 0000       |  |
| 0220                        | RTCTIME                         | 31:16     | —      | _     | HR1      | 0<1:0>   |            | HR01     | <3:0>  |      | —    | М        | IN10<2:0> |         |         | MIN01   | <3:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       | xxxx       |  |
| 0220                        | INTO THME                       | 15:0      | —      |       | SEC10<2: | 0>       |            | SEC07    | 1<3:0> |      | —    | —        | —         | —       | —       | —       | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _     | xx00       |  |
| 0230                        | RTCDATE                         | 31:16     |        | YEAR  | 10<3:0>  |          |            | YEAR0    | 1<3:0> |      | —    | —        | —         | MONTH10 |         | MONTH   | 01<3:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       | xxxx       |  |
| 0230                        | RICDAIL                         | 15:0      | —      | _     | DAY      | 10<1:0>  |            | DAY01    | 1<3:0> |      | —    | _        | —         | _       | —       | W       | /DAY01<2:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | >     | xx00       |  |
| 0240                        | ALRMTIME                        | 31:16     | _      |       | HR1      | 0<1:0>   |            | HR01     | <3:0>  |      | _    | М        | IN10<2:0> | ,       |         | MIN01   | <3:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       | xxxx       |  |
| 0240                        |                                 | 15:0      | —      |       | SEC10<2: | 0>       | SEC01<3:0> |          |        | _    |      | —        | _         | —       | —       | _       | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | xx00  |            |  |
| 0250                        | ALRMDATE                        | 31:16     | —      | —     | —        | —        |            |          |        |      |      |          | —         | MONTH10 |         | MONTH   | 01<3:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       | 00xx       |  |
| 0250                        |                                 | 15:0      |        | DAY1  | 0<3:0>   |          |            | DAY01    | 1<3:0> |      | _    | _        | _         | _       | _       | W       | Image: Notice of the second |       |            |  |

Legend: x = unknown value on Reset; --- = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

# PIC32MX1XX/2XX 28/36/44-PIN FAMILY

### REGISTER 22-3: AD1CON3: ADC CONTROL REGISTER 3

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                 | _                 | —                 | —                 | —                | -                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | —                 | —                 | —                 | _                 | _                 | —                 | _                | -                |
| 45.0         | R/W-0             | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 15:8         | ADRC              | _                 | —                 | SAMC<4:0>(1)      |                   |                   |                  |                  |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W              | R/W-0            |
| 7:0          |                   |                   |                   | ADCS<             | 7:0> <b>(2)</b>   |                   |                  |                  |

## Legend:

| =ogona.           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

### bit 31-16 Unimplemented: Read as '0'

- bit 15 **ADRC:** ADC Conversion Clock Source bit
  - 1 = Clock derived from FRC
  - 0 = Clock derived from Peripheral Bus Clock (PBCLK)
- bit 14-13 Unimplemented: Read as '0'
- - 00000001 =TPB • 2 • (ADCS<7:0> + 1) = 4 • TPB = TAD 00000000 =TPB • 2 • (ADCS<7:0> + 1) = 2 • TPB = TAD
- **Note 1:** This bit is only used if the SSRC<2:0> bits (AD1CON1<7:5>) = 111.
  - **2:** This bit is not used if the ADRC (AD1CON3<15>) bit = 1.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.04        | r-1               | r-1               | r-1               | r-1               | r-1               | r-1               | R/P              | R/P              |
| 31:24        | _                 | _                 | _                 | _                 | —                 | —                 | FWDTWI           | NSZ<1:0>         |
| 00.40        | R/P               | R/P               | r-1               | R/P               | R/P               | R/P               | R/P              | R/P              |
| 23:16        | FWDTEN            | WINDIS            | _                 | WDTPS<4:0>        |                   |                   |                  |                  |
| 45.0         | R/P               | R/P               | R/P               | R/P               | r-1               | R/P               | R/P              | R/P              |
| 15:8         | FCKSM             | 1<1:0>            | FPBDI             | V<1:0>            | —                 | OSCIOFNC          | POSCM            | OD<1:0>          |
| 7:0          | R/P               | r-1               | R/P               | r-1               | r-1               | R/P               | R/P              | R/P              |
|              | IESO              | _                 | FSOSCEN           | _                 | —                 | F                 | NOSC<2:0>        |                  |

### REGISTER 27-2: DEVCFG1: DEVICE CONFIGURATION WORD 1

| Legend:           | r = Reserved bit | P = Programmable bit     |                    |
|-------------------|------------------|--------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

### bit 31-26 Reserved: Write '1'

bit 25-24 FWDTWINSZ<1:0>: Watchdog Timer Window Size bits

- 11 = Window size is 25%
- 10 = Window size is 37.5%
- 01 = Window size is 50%
- 00 = Window size is 75%

### bit 23 FWDTEN: Watchdog Timer Enable bit

- 1 = Watchdog Timer is enabled and cannot be disabled by software
- 0 = Watchdog Timer is not enabled; it can be enabled in software

### bit 22 WINDIS: Watchdog Timer Window Enable bit

- 1 = Watchdog Timer is in non-Window mode
- 0 = Watchdog Timer is in Window mode

### bit 21 Reserved: Write '1'

### bit 20-16 WDTPS<4:0>: Watchdog Timer Postscale Select bits

| 10100 <b>= 1:1048576</b>                                     |
|--------------------------------------------------------------|
| 10011 <b>= 1:524288</b>                                      |
| 10010 <b>= 1:262144</b>                                      |
| 10001 <b>= 1:131072</b>                                      |
| 10000 <b>= 1:65536</b>                                       |
| 01111 <b>= 1:32768</b>                                       |
| 01110 <b>= 1:16384</b>                                       |
| 01101 = 1:8192                                               |
| 01100 = 1:4096                                               |
| 01011 = <b>1:2048</b>                                        |
| 01010 = 1:1024                                               |
| 01001 = 1:512                                                |
| 01000 <b>= 1:256</b>                                         |
| 00111 <b>= 1:128</b>                                         |
| 00110 <b>= 1:64</b>                                          |
| 00101 <b>= 1:32</b>                                          |
| 00100 <b>= 1:16</b>                                          |
| 00011 <b>= 1:8</b>                                           |
| 00010 = 1:4                                                  |
| 00001 = 1:2                                                  |
| 00000 = 1:1                                                  |
| All other combinations not shown result in operation = 10100 |
| ······································                       |

**Note 1:** Do not disable the Posc (POSCMOD = 11) when using this oscillator source.

### REGISTER 27-3: DEVCFG2: DEVICE CONFIGURATION WORD 2 (CONTINUED)

- bit 2-0 **FPLLIDIV<2:0>:** PLL Input Divider bits
  - 111 = 12x divider
  - 110 = 10x divider
  - 101 = 6x divider
  - 100 = 5x divider
  - 011 = 4x divider
  - 010 = 3x divider
  - 001 = 2x divider
  - 000 = 1x divider
- Note 1: This bit is only available on PIC32MX2XX devices.

### TABLE 30-4: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS

| DC CHARACTERISTICS |                   |                                                                  | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |      |       |       |            |
|--------------------|-------------------|------------------------------------------------------------------|-------------------------------------------------------|------|-------|-------|------------|
| Param.<br>No.      | Symbol            | Characteristics                                                  | Min.                                                  | Тур. | Max.  | Units | Conditions |
| Operati            | Operating Voltage |                                                                  |                                                       |      |       |       |            |
| DC10               | Vdd               | Supply Voltage (Note 2)                                          | 2.3                                                   |      | 3.6   | V     | —          |
| DC12               | Vdr               | RAM Data Retention Voltage<br>(Note 1)                           | 1.75                                                  | _    | —     | V     | _          |
| DC16               | VPOR              | VDD Start Voltage<br>to Ensure Internal Power-on Reset<br>Signal | 1.75                                                  | —    | 2.1   | V     | _          |
| DC17               | SVDD              | VDD Rise Rate<br>to Ensure Internal Power-on Reset<br>Signal     | 0.00005                                               | _    | 0.115 | V/μs  | _          |

**Note 1:** This is the limit to which VDD can be lowered without losing RAM data.

2: Overall functional device operation at VBORMIN < VDD < VDDMIN is tested, but not characterized. All device Analog modules, such as ADC, etc., will function, but with degraded performance below VDDMIN. Refer to parameter BO10 in Table 30-11 for BOR values.



TYPICAL FRC FREQUENCY @ VDD = 3.3V



**FIGURE 32-6:** 

# 33.0 PACKAGING INFORMATION

# 33.1 Package Marking Information

28-Lead SOIC



### 28-Lead SPDIP



Example



### Example



### 28-Lead SSOP



### 28-Lead QFN



Example



### Example



| Legenc | I: XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator (@3)<br>can be found on the outer packaging for this package. |
|--------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  |                                           | Aicrochip part number cannot be marked on one line, it is carried over to the next limiting the number of available characters for customer-specific information.                                                                                                                                                                                                            |

# APPENDIX A: REVISION HISTORY

# Revision A (May 2011)

This is the initial released version of this document.

# **Revision B (October 2011)**

The following two global changes are included in this revision:

- All packaging references to VLAP have been changed to VTLA throughout the document
- All references to VCORE have been removed
- All occurrences of the ASCL1, ASCL2, ASDA1, and ASDA2 pins have been removed
- V-temp temperature range (-40°C to +105°C) was added to all electrical specification tables

This revision includes the addition of the following devices:

- PIC32MX130F064B
- PIC32MX130F064C
- PIC32MX130F064D
- PIC32MX150F128B
- PIC32MX150F128CPIC32MX150F128D
- PIC32MX250F128C
  PIC32MX250F128D

PIC32MX230F064B

PIC32MX230F064C

PIC32MX230F064D

PIC32MX250F128B

Text and formatting changes were incorporated throughout the document.

All other major changes are referenced by their respective section in Table A-1.

| Section                                                                    | Update Description                                                                                                                                                        |
|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "32-bit Microcontrollers (up to 128 KB<br>Flash and 32 KB SRAM) with Audio | Split the existing Features table into two: PIC32MX1XX General Purpose Family Features (Table 1) and PIC32MX2XX USB Family Features (Table 2).                            |
| and Graphics Interfaces, USB, and Advanced Analog"                         | Added the SPDIP package reference (see Table 1, Table 2, and " <b>Pin Diagrams</b> ").                                                                                    |
|                                                                            | Added the new devices to the applicable pin diagrams.                                                                                                                     |
|                                                                            | Changed PGED2 to PGED1 on pin 35 of the 36-pin VTLA diagram for PIC32MX220F032C, PIC32MX220F016C, PIC32MX230F064C, and PIC32MX250F128C devices.                           |
| 1.0 "Device Overview"                                                      | Added the SPDIP package reference and updated the pin number for AN12 for 44-pin QFN devices in the Pinout I/O Descriptions (see Table 1-1).                              |
|                                                                            | Added the PGEC4/PGED4 pin pair and updated the C1INA-C1IND and C2INA-C2IND pin numbers for 28-pin SSOP/SPDIP/SOIC devices in the Pinout I/O Descriptions (see Table 1-1). |
| 2.0 "Guidelines for Getting Started with 32-bit Microcontrollers"          | Updated the Recommended Minimum Connection diagram (see Figure 2-1).                                                                                                      |

### TABLE A-1: MAJOR SECTION UPDATES

# **Revision D (February 2012)**

All occurrences of VUSB were changed to: VUSB3V3. In addition, text and formatting changes were incorporated throughout the document.

All other major changes are referenced by their respective section in Table A-3.

### TABLE A-3: MAJOR SECTION UPDATES

| Section                                                                                      | Update Description                                                                                                                                                                |
|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "32-bit Microcontrollers (up to 128                                                          | Corrected a part number error in all pin diagrams.                                                                                                                                |
| KB Flash and 32 KB SRAM) with<br>Audio and Graphics Interfaces, USB,<br>and Advanced Analog" | Updated the DMA Channels (Programmable/Dedicated) column in the PIC32MX1XX General Purpose Family Features (see Table 1).                                                         |
| 1.0 "Device Overview"                                                                        | Added the TQFP and VTLA packages to the 44-pin column heading and updated the pin numbers for the SCL1, SCL2, SDA1, and SDA2 pins in the Pinout I/O Descriptions (see Table 1-1). |
| 7.0 "Interrupt Controller"                                                                   | Updated the Note that follows the features.                                                                                                                                       |
|                                                                                              | Updated the Interrupt Controller Block Diagram (see Figure 7-1).                                                                                                                  |
| 29.0 "Electrical Characteristics"                                                            | Updated the Maximum values for parameters DC20-DC24, and the Minimum value for parameter DC21 in the Operating Current (IDD) DC Characteristics (see Table 29-5).                 |
|                                                                                              | Updated all Minimum and Maximum values for the Idle Current (IIDLE) DC Characteristics (see Table 29-6).                                                                          |
|                                                                                              | Updated the Maximum values for parameters DC40k, DC40l, DC40n, and DC40m in the Power-down Current (IPD) DC Characteristics (see Table 29-7).                                     |
|                                                                                              | Changed the minimum clock period for SCKx from 40 ns to 50 ns in Note 3 of the SPIx Master and Slave Mode Timing Requirements (see Table 29-26 through Table 29-29).              |
| 30.0 "DC and AC Device<br>Characteristics Graphs"                                            | Updated the Typical IIDLE Current @ VDD = 3.3V graph (see Figure 30-5).                                                                                                           |