

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | MIPS32® M4K™                                                                   |
| Core Size                  | 32-Bit Single-Core                                                             |
| Speed                      | 40MHz                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG                  |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT                   |
| Number of I/O              | 19                                                                             |
| Program Memory Size        | 32KB (32K x 8)                                                                 |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 8K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                    |
| Data Converters            | A/D 9x10b                                                                      |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                                 |
| Supplier Device Package    | 28-SSOP                                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx220f032b-i-ss |
|                            |                                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2.0 GUIDELINES FOR GETTING STARTED WITH 32-BIT MCUs

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the documents listed in the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32).

## 2.1 Basic Connection Requirements

Getting started with the PIC32MX1XX/2XX 28/36/44pin Family of 32-bit Microcontrollers (MCUs) requires attention to a minimal set of device pin connections before proceeding with development. The following is a list of pin names, which must always be connected:

- All VDD and Vss pins (see 2.2 "Decoupling Capacitors")
- All AVDD and AVss pins, even if the ADC module is not used (see 2.2 "Decoupling Capacitors")
- VCAP pin (see 2.3 "Capacitor on Internal Voltage Regulator (VCAP)")
- MCLR pin (see 2.4 "Master Clear (MCLR) Pin")
- PGECx/PGEDx pins, used for In-Circuit Serial Programming™ (ICSP™) and debugging purposes (see **2.5** "ICSP Pins")
- OSC1 and OSC2 pins, when external oscillator source is used (see 2.7 "External Oscillator Pins")

The following pins may be required:

• VREF+/VREF- pins – used when external voltage reference for the ADC module is implemented

Note: The AVDD and AVss pins must be connected, regardless of ADC use and the ADC voltage reference source.

## 2.2 Decoupling Capacitors

The use of decoupling capacitors on power supply pins, such as VDD, VSS, AVDD and AVSS is required. See Figure 2-1.

Consider the following criteria when using decoupling capacitors:

- Value and type of capacitor: A value of 0.1  $\mu$ F (100 nF), 10-20V is recommended. The capacitor should be a low Equivalent Series Resistance (low-ESR) capacitor and have resonance frequency in the range of 20 MHz and higher. It is further recommended that ceramic capacitors be used.
- Placement on the printed circuit board: The decoupling capacitors should be placed as close to the pins as possible. It is recommended that the capacitors be placed on the same side of the board as the device. If space is constricted, the capacitor can be placed on another layer on the PCB using a via; however, ensure that the trace length from the pin to the capacitor is within one-quarter inch (6 mm) in length.
- Handling high frequency noise: If the board is experiencing high frequency noise, upward of tens of MHz, add a second ceramic-type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of 0.01  $\mu$ F to 0.001  $\mu$ F. Place this second capacitor next to the primary decoupling capacitor. In high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible. For example, 0.1  $\mu$ F in parallel with 0.001  $\mu$ F.
- Maximizing performance: On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum thereby reducing PCB track inductance.

## 3.2 Architecture Overview

The MIPS32 M4K processor core contains several logic blocks working together in parallel, providing an efficient high-performance computing engine. The following blocks are included with the core:

- Execution Unit
- Multiply/Divide Unit (MDU)
- System Control Coprocessor (CP0)
- Fixed Mapping Translation (FMT)
- Dual Internal Bus interfaces
- Power Management
- MIPS16e<sup>®</sup> Support
- · Enhanced JTAG (EJTAG) Controller

## 3.2.1 EXECUTION UNIT

The MIPS32 M4K processor core execution unit implements a load/store architecture with single-cycle ALU operations (logical, shift, add, subtract) and an autonomous multiply/divide unit. The core contains thirty-two 32-bit General Purpose Registers (GPRs) used for integer operations and address calculation. The register file consists of two read ports and one write port and is fully bypassed to minimize operation latency in the pipeline.

The execution unit includes:

- · 32-bit adder used for calculating the data address
- Address unit for calculating the next instruction address
- Logic for branch determination and branch target address calculation
- · Load aligner
- Bypass multiplexers used to avoid stalls when executing instruction streams where data producing instructions are followed closely by consumers of their results
- Leading Zero/One detect unit for implementing the CLZ and CLO instructions
- Arithmetic Logic Unit (ALU) for performing bitwise logical operations
- Shifter and store aligner

## 3.2.2 MULTIPLY/DIVIDE UNIT (MDU)

The MIPS32 M4K processor core includes a Multiply/Divide Unit (MDU) that contains a separate pipeline for multiply and divide operations. This pipeline operates in parallel with the Integer Unit (IU) pipeline and does not stall when the IU pipeline stalls. This allows MDU operations to be partially masked by system stalls and/or other integer unit instructions.

The high-performance MDU consists of a 32x16 booth recoded multiplier, result/accumulation registers (HI and LO), a divide state machine, and the necessary multiplexers and control logic. The first number shown ('32' of 32x16) represents the *rs* operand. The second number ('16' of 32x16) represents the *rt* operand. The PIC32 core only checks the value of the latter (*rt*) operand to determine how many times the operation must pass through the multiplier. The 16x16 and 32x16 operations pass through the multiplier once. A 32x32 operation passes through the multiplier twice.

The MDU supports execution of one 16x16 or 32x16 multiply operation every clock cycle; 32x32 multiply operations can be issued every other clock cycle. Appropriate interlocks are implemented to stall the issuance of back-to-back 32x32 multiply operations. The multiply operand size is automatically determined by logic built into the MDU.

Divide operations are implemented with a simple 1 bit per clock iterative algorithm. An early-in detection checks the sign extension of the dividend (*rs*) operand. If *rs* is 8 bits wide, 23 iterations are skipped. For a 16-bit wide *rs*, 15 iterations are skipped and for a 24-bit wide *rs*, 7 iterations are skipped. Any attempt to issue a subsequent MDU instruction while a divide is still active causes an IU pipeline stall until the divide operation is completed.

Table 3-1 lists the repeat rate (peak issue rate of cycles until the operation can be reissued) and latency (number of cycles until a result is available) for the PIC32 core multiply and divide instructions. The approximate latency and repeat rates are listed in terms of pipeline clocks.

# TABLE 3-1:MIPS32<sup>®</sup> M4K<sup>®</sup> PROCESSOR CORE HIGH-PERFORMANCE INTEGERMULTIPLY/DIVIDE UNIT LATENCIES AND REPEAT RATES

| Opcode                  | Operand Size (mul <i>rt</i> ) (div <i>rs</i> ) | Latency | Repeat Rate |
|-------------------------|------------------------------------------------|---------|-------------|
| MULT/MULTU, MADD/MADDU, | 16 bits                                        | 1       | 1           |
| MSUB/MSUBU              | 32 bits                                        | 2       | 2           |
| MUL                     | 16 bits                                        | 2       | 1           |
|                         | 32 bits                                        | 3       | 2           |
| DIV/DIVU                | 8 bits                                         | 12      | 11          |
|                         | 16 bits                                        | 19      | 18          |
|                         | 24 bits                                        | 26      | 25          |
|                         | 32 bits                                        | 33      | 32          |

## 8.1 Oscillator Control Regiters

| TAB                         | LE 8-1:                         | 09        | SCILLA      | ATOR O | CONTR    | OL REG     | ISTER I | MAP         |          |        |         |                      |            |       |              |                       |                     |       |           |
|-----------------------------|---------------------------------|-----------|-------------|--------|----------|------------|---------|-------------|----------|--------|---------|----------------------|------------|-------|--------------|-----------------------|---------------------|-------|-----------|
| ess                         |                                 | 0         |             |        |          |            |         |             |          |        | Bits    |                      |            |       |              |                       |                     |       | ú         |
| Virtual Address<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15       | 30/14  | 29/13    | 28/12      | 27/11   | 26/10       | 25/9     | 24/8   | 23/7    | 22/6                 | 21/5       | 20/4  | 19/3         | 18/2                  | 17/1                | 16/0  | All Reset |
| F000                        | OSCCON                          | 31:16     | —           | _      | Р        | LLODIV<2:0 | )>      | FRCDIV<2:0> |          | —      | SOSCRDY | PBDIVRDY             | PBDIV<1:0> |       | PLLMULT<2:0> |                       | x1xx <sup>(2)</sup> |       |           |
| FUUU                        | 030001                          | 15:0      | —           |        | COSC<2:0 | V          | Ι       |             | NOSC<2:0 | >      | CLKLOCK | ULOCK <sup>(3)</sup> | SLOCK      | SLPEN | CF           | UFRCEN <sup>(3)</sup> | SOSCEN              | OSWEN | xxxx(2)   |
| F010                        | OSCTUN                          | 31:16     | _           | _      |          | _          | _       |             |          | _      | _       | _                    | _          | _     |              | _                     | —                   | _     | 0000      |
| 1010                        | 030101                          | 15:0      | _           | _      |          | _          | _       |             |          | _      | _       | _                    |            |       | TUN          | l<5:0>                |                     |       | 0000      |
| 5000                        |                                 | 31:16     | _           |        |          |            |         |             |          |        | RODIV<1 | 4:0>                 |            |       |              |                       |                     |       | 0000      |
| F020                        | REFOCON                         | 15:0      | ON          |        | SIDL     | OE         | RSLP    | -           | DIVSWEN  | ACTIVE | —       | —                    |            |       |              | ROSE                  | _<3:0>              |       | 0000      |
| F000                        | DEFOTDIM                        | 31:16     | ROTRIM<8:0> |        |          |            |         |             | _        | _      | _       | _                    | _          | _     | _            | 0000                  |                     |       |           |
| F030                        | REFOTRIM                        | 15:0      | _           | _      |          | _          | _       |             |          | -      | _       | _                    | _          | _     |              | _                     | —                   | _     | 0000      |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

2: Reset values are dependent on the DEVCFGx Configuration bits and the type of reset.

3: This bit is only available on PIC32MX2XX devices.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        |                   | _                 |                   |                   |                   | —                 |                  | —                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | -                 | —                 |                   |                   | -                 | —                 |                  | —                |
| 15:8         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.6         | -                 | —                 | —                 | -                 | -                 | —                 | -                | —                |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | U-0              | R/W-0            |
| 7:0          | IDIE              | T1MSECIE          | LSTATEIE          | ACTVIE            | SESVDIE           | SESENDIE          |                  | VBUSVDIE         |

## REGISTER 10-2: U1OTGIE: USB OTG INTERRUPT ENABLE REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|--|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7 **IDIE:** ID Interrupt Enable bit
  - 1 = ID interrupt is enabled
  - 0 = ID interrupt is disabled

#### bit 6 T1MSECIE: 1 Millisecond Timer Interrupt Enable bit

- 1 = 1 millisecond timer interrupt is enabled
- 0 = 1 millisecond timer interrupt is disabled

#### bit 5 LSTATEIE: Line State Interrupt Enable bit

- 1 = Line state interrupt is enabled
- 0 = Line state interrupt is disabled
- bit 4 ACTVIE: Bus Activity Interrupt Enable bit
  - 1 = Activity interrupt is enabled
  - 0 = Activity interrupt is disabled
- bit 3 SESVDIE: Session Valid Interrupt Enable bit
  - 1 = Session valid interrupt is enabled
  - 0 = Session valid interrupt is disabled
- bit 2 SESENDIE: B-Device Session End Interrupt Enable bit
  - 1 = B-Device session end interrupt is enabled
  - 0 = B-Device session end interrupt is disabled
- bit 1 Unimplemented: Read as '0'
- bit 0 VBUSVDIE: A-Device VBUS Valid Interrupt Enable bit
  - 1 = A-Device VBUS valid interrupt is enabled
  - 0 = A-Device VBUS valid interrupt is disabled

|              |                   |                   |                          |                   | -                     |                       |                  |                      |
|--------------|-------------------|-------------------|--------------------------|-------------------|-----------------------|-----------------------|------------------|----------------------|
| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5        | Bit<br>28/20/12/4 | Bit<br>27/19/11/3     | Bit<br>26/18/10/2     | Bit<br>25/17/9/1 | Bit<br>24/16/8/0     |
| 31:24        | U-0               | U-0               | U-0                      | U-0               | U-0                   | U-0                   | U-0              | U-0                  |
| 31.24        | —                 | —                 | —                        | _                 | —                     | —                     |                  | _                    |
| 22:16        | U-0               | U-0               | U-0                      | U-0               | U-0                   | U-0                   | U-0              | U-0                  |
| 23:16        | —                 | —                 | —                        | -                 | —                     | _                     | _                | _                    |
| 15:8         | U-0               | U-0               | U-0                      | U-0               | U-0                   | U-0                   | U-0              | U-0                  |
| 15.0         | —                 | —                 | —                        | -                 | —                     | _                     | _                | _                    |
|              | R-x               | R-x               | R/W-0                    | R/W-0             | R/W-0                 | R/W-0                 | R/W-0            | R/W-0                |
| 7:0          | JSTATE            | SE0               | PKTDIS <sup>(4)</sup>    | USBRST            | HOSTEN <sup>(2)</sup> | RESUME <sup>(3)</sup> | PPBRST           | USBEN <sup>(4)</sup> |
|              | JUNATE            | 320               | TOKBUSY <sup>(1,5)</sup> | USBROI            | TIOSTEIN /            | RESUME                | FFDROI           | SOFEN <sup>(5)</sup> |

## REGISTER 10-11: U1CON: USB CONTROL REGISTER

## Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |  |
|-------------------|------------------|---------------------------|--------------------|--|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |  |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7 **JSTATE:** Live Differential Receiver JSTATE flag bit 1 = JSTATE was detected on the USB
  - 0 = No JSTATE was detected on the
- bit 6 **SE0:** Live Single-Ended Zero flag bit 1 = Single-Ended Zero was detected on the USB
  - 0 = No Single-Ended Zero was detected
- bit 5 **PKTDIS:** Packet Transfer Disable bit<sup>(4)</sup>
  - 1 = Token and packet processing is disabled (set upon SETUP token received)
  - 0 = Token and packet processing is enabled
  - TOKBUSY: Token Busy Indicator bit<sup>(1,5)</sup>
  - 1 = Token is being executed by the USB module
  - 0 = No token is being executed

#### bit 4 USBRST: Module Reset bit<sup>(5)</sup>

- 1 = USB reset generated
- 0 = USB reset terminated
- bit 3 HOSTEN: Host Mode Enable bit<sup>(2)</sup>
  - 1 = USB host capability is enabled
  - 0 = USB host capability is disabled
- bit 2 RESUME: RESUME Signaling Enable bit<sup>(3)</sup>
  - 1 = RESUME signaling is activated
  - 0 = RESUME signaling is disabled
- **Note 1:** Software is required to check this bit before issuing another token command to the U1TOK register (see Register 10-15).
  - 2: All host control logic is reset any time that the value of this bit is toggled.
  - 3: Software must set RESUME for 10 ms if the part is a function, or for 25 ms if the part is a host, and then clear it to enable remote wake-up. In Host mode, the USB module will append a Low-Speed EOP to the RESUME signaling when this bit is cleared.
  - 4: Device mode.
  - 5: Host mode.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
|              | —                 | —                 | —                 | -                 | -                 | —                 | -                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | —                 | —                 | —                 | _                 | _                 | —                 | -                | —                |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         |                   | —                 |                   | _                 | _                 |                   | _                | —                |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          |                   |                   |                   | CNT               | <7:0>             |                   |                  |                  |

## REGISTER 10-16: U1SOF: USB SOF THRESHOLD REGISTER

## Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|--|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7-0 CNT<7:0>: SOF Threshold Value bits Typical values of the threshold are:

  - 01001010 = 64-byte packet 00101010 = **32-byte packet**
  - 00011010 = **16-byte packet**
  - 00010010 = 8-byte packet

## REGISTER 10-17: U1BDTP1: USB BUFFER DESCRIPTOR TABLE PAGE 1 REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1                    | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------------------------|------------------|
| 31:24        | U-0                                 | U-0              |
| 31:24        | -                 | -                 | -                 | -                 | -                 | -                 | -                                   | —                |
| 23:16        | U-0                                 | U-0              |
| 23.10        |                   | -                 |                   |                   |                   |                   |                                     | —                |
| 15:8         | U-0                                 | U-0              |
| 10.0         | -                 | -                 | -                 | -                 |                   |                   | 25/17/9/1<br>U-0<br>U-0<br>U-0<br>— | —                |
| 7.0          | R/W-0                               | U-0              |
| 7:0          |                   |                   | B                 | DTPTRL<15:9       | )>                |                   |                                     | _                |

| Legend:           |                                                     |                      |                    |  |
|-------------------|-----------------------------------------------------|----------------------|--------------------|--|
| R = Readable bit  | W = Writable bit U = Unimplemented bit, read as '0' |                      |                    |  |
| -n = Value at POR | '1' = Bit is set                                    | '0' = Bit is cleared | x = Bit is unknown |  |

#### bit 31-8 Unimplemented: Read as '0'

bit 7-1 BDTPTRL<15:9>: Buffer Descriptor Table Base Address bits This 7-bit value provides address bits 15 through 9 of the Buffer Descriptor Table base address, which defines the starting location of the Buffer Descriptor Table in system memory. The 32-bit Buffer Descriptor Table base address is 512-byte aligned.

bit 0 Unimplemented: Read as '0'

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1                         | Bit<br>24/16/8/0 |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------------------------------|------------------|--|--|--|
| 21.24        | U-0                                      | U-0              |  |  |  |
| 31:24        | _                 | —                 | -                 | —                 | -                 | —                 | —                                        | —                |  |  |  |
| 22:16        | U-0                                      | U-0              |  |  |  |
| 23:16        | -                 | _                 |                   | —                 | -                 |                   |                                          | —                |  |  |  |
| 15:8         | U-0                                      | U-0              |  |  |  |
| 15.0         | _                 | —                 | _                 | —                 | -                 | —                 | U-0  U-0        U-0  U-0        U-0  U-0 | —                |  |  |  |
| 7.0          | R/W-0                                    | R/W-0            |  |  |  |
| 7:0          |                   |                   |                   | BDTPTR            | H<23:16>          |                   |                                          |                  |  |  |  |

## REGISTER 10-18: U1BDTP2: USB BUFFER DESCRIPTOR TABLE PAGE 2 REGISTER

# Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown

#### bit 31-8 Unimplemented: Read as '0'

bit 7-0 **BDTPTRH<23:16>:** Buffer Descriptor Table Base Address bits This 8-bit value provides address bits 23 through 16 of the Buffer Descriptor Table base address, which defines the starting location of the Buffer Descriptor Table in system memory. The 32-bit Buffer Descriptor Table base address is 512-byte aligned.

| REGIOT       | Consten 10-19. Of BDTF3. OSB BOTTEN DESCRIFTON TABLE FAGE 5 REGISTEN |                   |                   |                   |                   |                   |                  |                  |  |  |  |
|--------------|----------------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|
| Bit<br>Range | Bit<br>31/23/15/7                                                    | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |
| 31:24        | U-0                                                                  | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |
| 31.24        | —                                                                    | —                 |                   |                   | _                 | _                 | —                | —                |  |  |  |
| 23:16        | U-0                                                                  | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |
| 23.10        | _                                                                    |                   |                   |                   |                   |                   | _                | _                |  |  |  |
| 15:8         | U-0                                                                  | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |
| 15.0         | —                                                                    | _                 |                   |                   |                   | -                 | —                | —                |  |  |  |
| 7:0          | R/W-0                                                                | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |
| 7:0          |                                                                      |                   |                   | BDTPTR            | U<31:24>          |                   |                  |                  |  |  |  |

#### REGISTER 10-19: U1BDTP3: USB BUFFER DESCRIPTOR TABLE PAGE 3 REGISTER

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-8 Unimplemented: Read as '0'

bit 7-0 **BDTPTRU<31:24>:** Buffer Descriptor Table Base Address bits This 8-bit value provides address bits 31 through 24 of the Buffer Descriptor Table base address, defines the starting location of the Buffer Descriptor Table in system memory. The 32-bit Buffer Descriptor Table base address is 512-byte aligned.

| TABL                        | .E 11-6:         | PEF       | RIPHER | AL PIN | SELEC | T INPU | T REGI | STER M | AP (CC | NTINU | ED)  |      |      |      |      |       |          |      |            |
|-----------------------------|------------------|-----------|--------|--------|-------|--------|--------|--------|--------|-------|------|------|------|------|------|-------|----------|------|------------|
| sse                         |                  |           |        |        |       |        |        |        |        | В     | its  |      |      |      |      |       |          |      |            |
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15  | 30/14  | 29/13 | 28/12  | 27/11  | 26/10  | 25/9   | 24/8  | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2  | 17/1     | 16/0 | All Resets |
| 5454                        |                  | 31:16     | _      | -      | —     | —      | —      | —      | -      | —     | —    | —    | -    | -    | -    | -     | —        | —    | 0000       |
| FA54                        | U1CTSR           | 15:0      | _      | _      | _     | _      | _      | _      | _      | _     | _    | _    | _    | _    |      | U1CTS | R<3:0>   |      | 0000       |
| 5450                        |                  | 31:16     | _      | _      | _     | _      | _      | _      | _      | _     | _    | _    | _    | _    | _    | _     | _        | _    | 0000       |
| FA58                        | U2RXR            | 15:0      | _      | _      | _     | _      | _      | _      | _      | _     | _    | _    | _    | _    |      | U2RXI | R<3:0>   |      | 0000       |
| FAFO                        |                  | 31:16     | _      | —      | —     |        | _      | _      | —      | _     |      | —    | -    | —    | —    | —     |          |      | 0000       |
| FA5C                        | U2CTSR           | 15:0      | —      | —      | —     |        | —      | —      | —      | _     |      | —    |      | —    |      | U2CTS | R<3:0>   |      | 0000       |
| FA84                        | SDI1R            | 31:16     | —      | _      | —     |        | _      | —      | _      | _     |      | _    |      | _    | _    | _     |          |      | 0000       |
| FA04                        | SDIR             | 15:0      | —      | _      | —     |        | _      | —      | _      | _     |      | _    |      | _    |      | SDI1F | R<3:0>   |      | 0000       |
| FA88                        | SS1R             | 31:16     | —      | —      | —     | —      | —      | —      | —      | —     | —    | —    | —    | —    | —    | —     | —        | -    | 0000       |
| FA00                        | 331K             | 15:0      | —      | —      | —     | —      | —      | —      | —      | —     | —    | —    | —    | —    |      | SS1R  | <3:0>    |      | 0000       |
| FA90                        | SDI2R            | 31:16     | —      | —      | —     | —      | —      | —      | —      | —     | —    | —    | —    | —    | —    | —     | —        | -    | 0000       |
| FA90                        | SDIZK            | 15:0      | —      | —      | —     | —      | —      | —      | —      | —     | —    | —    | —    | —    |      | SDI2F | R<3:0>   |      | 0000       |
| FA94                        | SS2R             | 31:16     | _      | —      | —     | _      | —      | —      | —      | —     | _    | —    | -    | _    | —    | —     | —        | —    | 0000       |
| 1 A94                       | 332R             | 15:0      | _      | —      | —     | _      | —      | —      | —      | —     | _    | —    | -    | _    |      | SS2R  | <3:0>    |      | 0000       |
| EVBS                        | REFCLKIR         | 31:16     | _      | —      | —     | _      | —      | —      | —      | —     | _    | —    | -    | _    | —    | —     | —        | —    | 0000       |
| I ADO                       |                  | 15:0      | —      | —      | -     | —      | —      | —      | —      | —     | —    | —    | —    | —    |      | REFCL | (IR<3:0> |      | 0000       |

NOTES:

## 20.1 PMP Control Registers

## TABLE 20-1: PARALLEL MASTER PORT REGISTER MAP

| ess                         |                                 | 6             |       |               |       |       |         |                                                  |        | Bi     | ts      |       |           |      |      |      |      |      |            |
|-----------------------------|---------------------------------|---------------|-------|---------------|-------|-------|---------|--------------------------------------------------|--------|--------|---------|-------|-----------|------|------|------|------|------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range     | 31/15 | 30/14         | 29/13 | 28/12 | 27/11   | 26/10                                            | 25/9   | 24/8   | 23/7    | 22/6  | 21/5      | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets |
| 7000                        | PMCON                           | 31:16         | —     | —             |       | _     | —       | —                                                | —      | —      | _       | —     | —         | -    |      | —    | —    | _    | 0000       |
| 7000                        | FINCON                          | 15:0          | ON    | _             | SIDL  | ADRML | IX<1:0> | PMPTTL                                           | PTWREN | PTRDEN | CSF∢    | <1:0> | ALP       | -    | CS1P | —    | WRSP | RDSP | 0000       |
| 7010                        | PMMODE                          | 31:16         | _     | _             |       | _     | _       | _                                                | _      | _      | _       | _     | _         |      |      | _    | _    |      | 0000       |
| 7010                        | FININODL                        | 15:0          | BUSY  | IRQM          | <1:0> | INCM  | <1:0>   | —  MODE<1:0>  WAITB<1:0>  WAITM<3:0>  WAITE<1:0> |        |        |         |       | 0000      |      |      |      |      |      |            |
|                             |                                 | 31:16         | _     | _             |       | _     | _       | _                                                | _      | _      | _       | _     | _         |      |      | _    | _    |      | 0000       |
| 7020                        | PMADDR                          | 15:0          | _     | CS1<br>ADDR14 | _     | _     | _       |                                                  |        |        |         | ŀ     | ADDR<10:0 | >    |      |      |      |      | 0000       |
| 7030                        | PMDOUT                          | 31:16<br>15:0 |       |               |       |       |         |                                                  |        | DATAOU | T<31:0> |       |           |      |      |      |      |      | 0000       |
| 7040                        | PMDIN                           | 31:16<br>15:0 |       |               |       |       |         |                                                  |        | DATAIN | <31:0>  |       |           |      |      |      |      |      | 0000       |
| 7050                        |                                 | 31:16         | _     | _             |       | _     | —       | —                                                | _      | _      | _       | —     | _         | -    | -    | _    | _    | _    | 0000       |
| 7050                        | PMAEN                           | 15:0          | —     | PTEN14        |       |       | —       |                                                  |        |        |         | I     | PTEN<10:0 | >    |      |      |      |      | 0000       |
| 7060                        | PMSTAT                          | 31:16         |       | —             |       |       | —       | —                                                | —      | —      | _       | —     | —         | —    | _    | _    | _    |      | 0000       |
| 1000                        | FINISTAT                        | 15:0          | IBF   | IBOV          | _     | _     | IB3F    | IB2F                                             | IB1F   | IB0F   | OBE     | OBUF  | —         | _    | OB3E | OB2E | OB1E | OB0E | 008F       |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

## REGISTER 21-2: RTCALRM: RTC ALARM CONTROL REGISTER (CONTINUED)

bit 7-0 ARPT<7:0>: Alarm Repeat Counter Value bits<sup>(2)</sup> 11111111 = Alarm will trigger 256 times

> 00000000 = Alarm will trigger one time The counter decrements on any alarm event. The counter only rolls over from 0x00 to 0xFF if CHIME = 1.

- **Note 1:** Hardware clears the ALRMEN bit anytime the alarm event occurs, when ARPT<7:0> = 00 and CHIME = 0.
  - 2: This field should not be written when the RTCC ON bit = '1' (RTCCON<15>) and ALRMSYNC = 1.
  - 3: This assumes a CPU read will execute in less than 32 PBCLKs.

Note: This register is reset only on a Power-on Reset (POR).

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | U-0               | R/W-0             | U-0              | U-0              |
| 15:8         |                   | VCFG<2:0>         |                   | OFFCAL            | —                 | CSCNA             | —                | —                |
| 7.0          | R-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | BUFS              |                   |                   | SMP               | I<3:0>            |                   | BUFM             | ALTS             |

## REGISTER 22-2: AD1CON2: ADC CONTROL REGISTER 2

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|--|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |

#### bit 31-16 Unimplemented: Read as '0'

#### bit 15-13 VCFG<2:0>: Voltage Reference Configuration bits

|     | VREFH              | VREFL              |
|-----|--------------------|--------------------|
| 000 | AVDD               | AVss               |
| 001 | External VREF+ pin | AVss               |
| 010 | AVdd               | External VREF- pin |
| 011 | External VREF+ pin | External VREF- pin |
| 1xx | AVdd               | AVss               |

#### bit 12 **OFFCAL:** Input Offset Calibration Mode Select bit

#### 1 = Enable Offset Calibration mode

Positive and negative inputs of the sample and hold amplifier are connected to VREFL

#### 0 = Disable Offset Calibration mode

The inputs to the sample and hold amplifier are controlled by AD1CHS or AD1CSSL

#### bit 11 Unimplemented: Read as '0'

- bit 10 **CSCNA:** Input Scan Select bit
  - 1 = Scan inputs

0 = Do not scan inputs

#### bit 9-8 **Unimplemented:** Read as '0'

bit 7 **BUFS:** Buffer Fill Status bit

Only valid when BUFM = 1.

1 = ADC is currently filling buffer 0x8-0xF, user should access data in 0x0-0x7

0 = ADC is currently filling buffer 0x0-0x7, user should access data in 0x8-0xF

#### bit 6 Unimplemented: Read as '0'

#### bit 5-2 SMPI<3:0>: Sample/Convert Sequences Per Interrupt Selection bits

```
1111 = Interrupts at the completion of conversion for each 16<sup>th</sup> sample/convert sequence
```

1110 = Interrupts at the completion of conversion for each 15<sup>th</sup> sample/convert sequence

- •

0001 = Interrupts at the completion of conversion for each 2<sup>nd</sup> sample/convert sequence 0000 = Interrupts at the completion of conversion for each sample/convert sequence

#### bit 1 BUFM: ADC Result Buffer Mode Select bit

- 1 = Buffer configured as two 8-word buffers, ADC1BUF7-ADC1BUF0, ADC1BUFF-ADCBUF8
  - 0 = Buffer configured as one 16-word buffer ADC1BUFF-ADC1BUF0

#### bit 0 ALTS: Alternate Input Sample Mode Select bit

- 1 = Uses Sample A input multiplexer settings for first sample, then alternates between Sample B and Sample A input multiplexer settings for all subsequent samples
- 0 = Always use Sample A input multiplexer settings

## 24.0 COMPARATOR VOLTAGE REFERENCE (CVREF)

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 20. "Comparator Voltage Reference (CVREF)" (DS60001109), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32).

The CVREF module is a 16-tap, resistor ladder network that provides a selectable reference voltage. Although its primary purpose is to provide a reference for the analog comparators, it also may be used independently of them. The resistor ladder is segmented to provide two ranges of voltage reference values and has a power-down function to conserve power when the reference is not being used. The module's supply reference can be provided from either device VDD/VSS or an external voltage reference. The CVREF output is available for the comparators and typically available for pin output.

The comparator voltage reference has the following features:

- High and low range selection
- · Sixteen output levels available for each range
- Internally connected to comparators to conserve device pins
- Output can be connected to a pin

A block diagram of the module is shown in Figure 24-1.



## REGISTER 25-1: CTMUCON: CTMU CONTROL REGISTER (CONTINUED)

- bit 10 EDGSEQEN: Edge Sequence Enable bit 1 = Edge1 must occur before Edge2 can occur 0 = No edge sequence is needed IDISSEN: Analog Current Source Control bit<sup>(2)</sup> bit 9 1 = Analog current source output is grounded 0 = Analog current source output is not grounded bit 8 **CTTRIG:** Trigger Control bit 1 = Trigger output is enabled 0 = Trigger output is disabled bit 7-2 ITRIM<5:0>: Current Source Trim bits 011111 = Maximum positive change from nominal current 011110 000001 = Minimum positive change from nominal current 000000 = Nominal current output specified by IRNG<1:0> 111111 = Minimum negative change from nominal current 100010 100001 = Maximum negative change from nominal current bit 1-0 IRNG<1:0>: Current Range Select bits<sup>(3)</sup> 11 = 100 times base current 10 = 10 times base current
  - 01 = Base current level
  - 00 = 1000 times base current<sup>(4)</sup>
- Note 1: When this bit is set for Pulse Delay Generation, the EDG2SEL<3:0> bits must be set to '1110' to select C2OUT.
  - 2: The ADC module Sample and Hold capacitor is not automatically discharged between sample/conversion cycles. Software using the ADC as part of a capacitive measurement, must discharge the ADC capacitor before conducting the measurement. The IDISSEN bit, when set to '1', performs this function. The ADC module must be sampling while the IDISSEN bit is active to connect the discharge sink to the capacitor array.
  - Refer to the CTMU Current Source Specifications (Table 30-41) in Section 30.0 "Electrical 3: Characteristics" for current values.
  - 4: This bit setting is not available for the CTMU temperature diode.

## 26.4 Peripheral Module Disable

The Peripheral Module Disable (PMD) registers provide a method to disable a peripheral module by stopping all clock sources supplied to that module. When a peripheral is disabled using the appropriate PMD control bit, the peripheral is in a minimum power consumption state. The control and status registers associated with the peripheral are also disabled, so writes to those registers do not have effect and read values are invalid. To disable a peripheral, the associated PMDx bit must be set to '1'. To enable a peripheral, the associated PMDx bit must be cleared (default). See Table 26-1 for more information.

Note: Disabling a peripheral module while it's ON bit is set, may result in undefined behavior. The ON bit for the associated peripheral module must be cleared prior to disable a module via the PMDx bits.

| TABLE 26-1: | PERIPHERAL MODULE DISABLE BITS AND LOCATIONS | 5 |
|-------------|----------------------------------------------|---|
|             |                                              |   |

| Peripheral <sup>(1)</sup>    | PMDx bit Name <sup>(1)</sup> | Register Name and Bit Location |
|------------------------------|------------------------------|--------------------------------|
| ADC1                         | AD1MD                        | PMD1<0>                        |
| СТМU                         | CTMUMD                       | PMD1<8>                        |
| Comparator Voltage Reference | CVRMD                        | PMD1<12>                       |
| Comparator 1                 | CMP1MD                       | PMD2<0>                        |
| Comparator 2                 | CMP2MD                       | PMD2<1>                        |
| Comparator 3                 | CMP3MD                       | PMD2<2>                        |
| Input Capture 1              | IC1MD                        | PMD3<0>                        |
| Input Capture 2              | IC2MD                        | PMD3<1>                        |
| Input Capture 3              | IC3MD                        | PMD3<2>                        |
| Input Capture 4              | IC4MD                        | PMD3<3>                        |
| Input Capture 5              | IC5MD                        | PMD3<4>                        |
| Output Compare 1             | OC1MD                        | PMD3<16>                       |
| Output Compare 2             | OC2MD                        | PMD3<17>                       |
| Output Compare 3             | OC3MD                        | PMD3<18>                       |
| Output Compare 4             | OC4MD                        | PMD3<19>                       |
| Output Compare 5             | OC5MD                        | PMD3<20>                       |
| Timer1                       | T1MD                         | PMD4<0>                        |
| Timer2                       | T2MD                         | PMD4<1>                        |
| Timer3                       | T3MD                         | PMD4<2>                        |
| Timer4                       | T4MD                         | PMD4<3>                        |
| Timer5                       | T5MD                         | PMD4<4>                        |
| UART1                        | U1MD                         | PMD5<0>                        |
| UART2                        | U2MD                         | PMD5<1>                        |
| SPI1                         | SPI1MD                       | PMD5<8>                        |
| SPI2                         | SPI2MD                       | PMD5<9>                        |
| I2C1                         | I2C1MD                       | PMD5<16>                       |
| I2C2                         | I2C2MD                       | PMD5<17>                       |
| USB <sup>(2)</sup>           | USBMD                        | PMD5<24>                       |
| RTCC                         | RTCCMD                       | PMD6<0>                        |
| Reference Clock Output       | REFOMD                       | PMD6<1>                        |
| PMP                          | PMPMD                        | PMD6<16>                       |

Note 1: Not all modules and associated PMDx bits are available on all devices. See TABLE 1: "PIC32MX1XX 28/36/44-Pin General Purpose Family Features" and TABLE 2: "PIC32MX2XX 28/36/44-pin USB Family Features" for the lists of available peripherals.

2: The module must not be busy after clearing the associated ON bit and prior to setting the USBMD bit.

## 30.2 AC Characteristics and Timing Parameters

The information contained in this section defines PIC32MX1XX/2XX 28/36/44-pin Family AC characteristics and timing parameters.

## FIGURE 30-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS



#### TABLE 30-16: CAPACITIVE LOADING REQUIREMENTS ON OUTPUT PINS

| AC CHARACTERISTICS                   |    |                       |                                     | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-temp} \end{array}$ |      |       |            |  |  |  |
|--------------------------------------|----|-----------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------------|--|--|--|
| Param.<br>No. Symbol Characteristics |    |                       | Min.                                | Typical <sup>(1)</sup>                                                                                                                                                                                                                                                                | Max. | Units | Conditions |  |  |  |
| DO56                                 | Сю | All I/O pins and OSC2 | _                                   | —                                                                                                                                                                                                                                                                                     | 50   | pF    | EC mode    |  |  |  |
| DO58                                 | Св | SCLx, SDAx            | — — 400 pF In I <sup>2</sup> C mode |                                                                                                                                                                                                                                                                                       |      |       |            |  |  |  |

**Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

#### FIGURE 30-2: EXTERNAL CLOCK TIMING



## TABLE 31-5: EXTERNAL CLOCK TIMING REQUIREMENTS

| АС СНА        | RACTERI | STICS                                                                              | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |         |          |       |                               |  |  |
|---------------|---------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|-------|-------------------------------|--|--|
| Param.<br>No. | Symbol  | Characteristics                                                                    | Min.                                                                                                                                            | Typical | Max.     | Units | Conditions                    |  |  |
| MOS10         |         | External CLKI Frequency<br>(External clocks allowed only<br>in EC and ECPLL modes) | DC<br>4                                                                                                                                         |         | 50<br>50 |       | EC (Note 2)<br>ECPLL (Note 1) |  |  |

Note 1: PLL input requirements: 4 MHz  $\leq$  FPLLIN  $\leq$  5 MHz (use PLL prescaler to reduce Fosc). This parameter is characterized, but tested at 10 MHz only at manufacturing.

**2:** This parameter is characterized, but not tested in manufacturing.

## TABLE 31-6:SPIX MASTER MODE (CKE = 0) TIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                                    | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industria |      |       |            |   |  |  |
|--------------------|--------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------------|---|--|--|
| Param.<br>No.      | Symbol | Min.                               | Typical                                                                                                                                        | Max. | Units | Conditions |   |  |  |
| MSP10              | TscL   | SCKx Output Low Time<br>(Note 1,2) | Тѕск/2                                                                                                                                         |      | —     | ns         | _ |  |  |
| MSP11              | TscH   | SCKx Output High Time (Note 1,2)   | Tscк/2                                                                                                                                         |      | —     | ns         |   |  |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

**2:** The minimum clock period for SCKx is 40 ns. Therefore, the clock generated in Master mode must not violate this specification.

## TABLE 31-7: SPIX MODULE MASTER MODE (CKE = 1) TIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                                     | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |      |      |       |            |
|--------------------|--------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|------------|
| Param.<br>No.      | Symbol | Characteristics <sup>(1)</sup>      | Min.                                                                                                                                            | Тур. | Max. | Units | Conditions |
| MSP10              | TscL   | SCKx Output Low Time<br>(Note 1,2)  | Тѕск/2                                                                                                                                          | —    | _    | ns    | —          |
| MSP11              | TSCH   | SCKx Output High Time<br>(Note 1,2) | Тѕск/2                                                                                                                                          | —    | —    | ns    | —          |

**Note 1:** These parameters are characterized, but not tested in manufacturing.

**2:** The minimum clock period for SCKx is 40 ns. Therefore, the clock generated in Master mode must not violate this specification.

# 44-Terminal Very Thin Leadless Array Package (TL) – 6x6x0.9 mm Body With Exposed Pad [VTLA]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





DETAIL A

|                         | MILLIMETERS           |          |      |       |  |
|-------------------------|-----------------------|----------|------|-------|--|
| Dimensior               | Limits                | MIN      | NOM  | MAX   |  |
| Number of Pins          | N                     | 44       |      |       |  |
| Number of Pins per Side | ND                    | 12       |      |       |  |
| Number of Pins per Side | NE                    | 10       |      |       |  |
| Pitch                   | е                     | 0.50 BSC |      |       |  |
| Overall Height          | A                     | 0.80     | 0.90 | 1.00  |  |
| Standoff                | A1                    | 0.025    | -    | 0.075 |  |
| Overall Width           | rall Width E 6.00 BSC |          |      |       |  |
| Exposed Pad Width       | E2                    | 4.40     | 4.55 | 4.70  |  |
| Overall Length          | D                     | 6.00 BSC |      |       |  |
| Exposed Pad Length      | D2                    | 4.40     | 4.55 | 4.70  |  |
| Contact Width           | b                     | 0.20     | 0.25 | 0.30  |  |
| Contact Length          | L                     | 0.20     | 0.25 | 0.30  |  |
| Contact-to-Exposed Pad  | K                     | 0.20     | -    | -     |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-157C Sheet 2 of 2

## 44-Lead Plastic Quad Flat, No Lead Package (ML) – 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | MILLIMETERS |          |      |      |
|----------------------------|-------------|----------|------|------|
| Dimension Limits           |             | MIN      | NOM  | MAX  |
| Contact Pitch              | E           | 0.65 BSC |      |      |
| Optional Center Pad Width  | W2          |          |      | 6.80 |
| Optional Center Pad Length | T2          |          |      | 6.80 |
| Contact Pad Spacing        | C1          |          | 8.00 |      |
| Contact Pad Spacing        | C2          |          | 8.00 |      |
| Contact Pad Width (X44)    | X1          |          |      | 0.35 |
| Contact Pad Length (X44)   | Y1          |          |      | 0.80 |
| Distance Between Pads      | G           | 0.25     |      |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2103A

## 44-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units |              |      | MILLIMETERS |  |  |  |
|--------------------------|-------|--------------|------|-------------|--|--|--|
| Dimension Limits         |       | MIN          | NOM  | MAX         |  |  |  |
| Number of Leads          | N     | 44           |      |             |  |  |  |
| Lead Pitch               | е     | 0.80 BSC     |      |             |  |  |  |
| Overall Height           | А     | _            | -    | 1.20        |  |  |  |
| Molded Package Thickness | A2    | 0.95         | 1.00 | 1.05        |  |  |  |
| Standoff                 | A1    | 0.05         | -    | 0.15        |  |  |  |
| Foot Length              | L     | 0.45         | 0.60 | 0.75        |  |  |  |
| Footprint                | L1    | 1.00 REF     |      |             |  |  |  |
| Foot Angle               | φ     | 0°           | 3.5° | 7°          |  |  |  |
| Overall Width            | E     | 12.00 BSC    |      |             |  |  |  |
| Overall Length           | D     | 12.00 BSC    |      |             |  |  |  |
| Molded Package Width     | E1    | 10.00 BSC    |      |             |  |  |  |
| Molded Package Length    | D1    | D1 10.00 BSC |      |             |  |  |  |
| Lead Thickness           | С     | 0.09         | -    | 0.20        |  |  |  |
| Lead Width               | b     | 0.30         | 0.37 | 0.45        |  |  |  |
| Mold Draft Angle Top     | α     | 11°          | 12°  | 13°         |  |  |  |
| Mold Draft Angle Bottom  | β     | 11°          | 12°  | 13°         |  |  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Chamfers at corners are optional; size may vary.

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-076B