Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |---------------------------|--------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | MIPS32® M4K™ | | Core Size | 32-Bit Single-Core | | Speed | 40MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 33 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 8K x 8 | | oltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V | | Data Converters | A/D 13x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-VFTLA Exposed Pad | | Supplier Device Package | 44-VTLA (6x6) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx220f032d-i-tl | TABLE 2: PIC32MX2XX 28/36/44-PIN USB FAMILY FEATURES | | | | | Rem | appab | le Pe | riphe | rals | | | | | _ | | (S) | | | | | |---------------------------------|------|------------------------------------|------------------|-----------------|----------------------------------------|-------|----------------------|------------------------------------|--------------------|---------------------|------------------|-----|------------------------------------------|------|------------------------------|------|----------|------|---------------------------------| | Device | Pins | Program Memory (KB) <sup>(1)</sup> | Data Memory (KB) | Remappable Pins | Timers <sup>(2)</sup> /Capture/Compare | UART | SPI/I <sup>2</sup> S | External Interrupts <sup>(3)</sup> | Analog Comparators | USB On-The-Go (OTG) | 1 <sup>2</sup> C | ЬМР | DMA Channels<br>(Programmable/Dedicated) | ОШТЭ | 10-bit 1 Msps ADC (Channels) | RTCC | I/O Pins | JTAG | Packages | | PIC32MX210F016B | 28 | 16+3 | 4 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Y | 9 | Y | 19 | Y | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX210F016C | 36 | 16+3 | 4 | 23 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 12 | Υ | 25 | Υ | VTLA<br>VTLA, | | PIC32MX210F016D | 44 | 16+3 | 4 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | TQFP,<br>QFN | | PIC32MX220F032B | 28 | 32+3 | 8 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Y | 9 | Υ | 19 | Υ | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX220F032C | 36 | 32+3 | 8 | 23 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 12 | Υ | 23 | Υ | VTLA | | PIC32MX220F032D | 44 | 32+3 | 8 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX230F064B | 28 | 64+3 | 16 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 9 | Υ | 19 | Y | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX230F064C | 36 | 64+3 | 16 | 23 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 12 | Υ | 23 | Υ | VTLA | | PIC32MX230F064D | 44 | 64+3 | 16 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX250F128B | 28 | 128+3 | 32 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Y | 9 | Υ | 19 | Y | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX250F128C | 36 | 128+3 | 32 | 23 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 12 | Υ | 23 | Υ | VTLA<br>VTLA, | | PIC32MX250F128D | 44 | 128+3 | 32 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | TQFP,<br>QFN | | PIC32MX230F256B | 28 | 256+3 | 16 | 20 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Y | 9 | Y | 19 | Y | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX230F256D | 44 | 256+3 | 16 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Y | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX270F256B | 28 | 256+3 | 64 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 9 | Υ | 19 | Υ | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX270F256D | 44 | 256+3 | 64 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX270F256DB <sup>(4)</sup> | 44 | 256+3 | 64 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | Note 1: This device features 3 KB of boot Flash memory. **<sup>2:</sup>** Four out of five timers are remappable. **<sup>3:</sup>** Four out of five external interrupts are remappable. **<sup>4:</sup>** This PIC32 device is targeted to specific audio software packages that are tracked for licensing royalty purposes. All peripherals and electrical characteristics are identical to their corresponding base part numbers. #### TABLE 14: PIN NAMES FOR 44-PIN USB DEVICES 44-PIN VTLA (TOP VIEW)(1,2,3,5) PIC32MX210F016D PIC32MX220F032D PIC32MX230F064D PIC32MX230F256D PIC32MX250F128D PIC32MX270F256D 44 | Pin # | Full Pin Name | |-------|--------------------------------------------------| | 1 | RPB9/SDA1/CTED4/PMD3/RB9 | | 2 | RPC6/PMA1/RC6 | | 3 | RPC7/PMA0/RC7 | | 4 | RPC8/PMA5/RC8 | | 5 | RPC9/CTED7/PMA6/RC9 | | 6 | Vss | | 7 | VCAP | | 8 | PGED2/RPB10/D+/CTED11/RB10 | | 9 | PGEC2/RPB11/D-/RB11 | | 10 | Vusb3v3 | | 11 | AN11/RPB13/CTPLS/PMRD/RB13 | | 12 | PGED4 <sup>(4)</sup> /TMS/PMA10/RA10 | | 13 | PGEC4 <sup>(4)</sup> /TCK/CTED8/PMA7/RA7 | | 14 | CVREFOUT/AN10/C3INB/RPB14/VBUSON/SCK1/CTED5/RB14 | | 15 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 16 | AVss | | 17 | AVDD | | 18 | MCLR | | 19 | PGED3/VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/PMD7/RA0 | | 20 | PGEC3/VREF-/CVREF-/AN1/RPA1/CTED2/PMD6/RA1 | | 21 | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/PMD0/RB0 | | 22 | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/PMD1/RB1 | | Pin# | Full Pin Name | |------|-------------------------------------------| | 23 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/PMD2/RB2 | | 24 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/PMWR/RB3 | | 25 | AN6/RPC0/RC0 | | 26 | AN7/RPC1/RC1 | | 27 | AN8/RPC2/PMA2/RC2 | | 28 | VDD | | 29 | Vss | | 30 | OSC1/CLKI/RPA2/RA2 | | 31 | OSC2/CLKO/RPA3/RA3 | | 32 | TDO/RPA8/PMA8/RA8 | | 33 | SOSCI/RPB4/RB4 | | 34 | SOSCO/RPA4/T1CK/CTED9/RA4 | | 35 | TDI/RPA9/PMA9/RA9 | | 36 | AN12/RPC3/RC3 | | 37 | RPC4/PMA4/RC4 | | 38 | RPC5/PMA3/RC5 | | 39 | Vss | | 40 | VDD | | 41 | RPB5/USBID/RB5 | | 42 | VBUS | | 43 | RPB7/CTED3/PMD5/INT0/RB7 | | 44 | RPB8/SCL1/CTED10/PMD4/RB8 | #### Note - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and **Section 11.3 "Peripheral Pin Select"** for restrictions. - 2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information. - 3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally. - 4: This pin function is not available on PIC32MX210F016D and PIC32MX220F032D devices. - 5: Shaded pins are 5V tolerant. #### REGISTER 8-1: OSCCON: OSCILLATOR CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|----------------------|-------------------|-------------------|-------------------|-----------------------|------------------|------------------| | 24.24 | U-0 | U-0 | R/W-y | R/W-y | R/W-y | R/W-0 | R/W-0 | R/W-1 | | 31:24 | _ | _ | Р | LLODIV<2:0 | > | F | RCDIV<2:0> | | | 22.40 | U-0 | R-0 | R-1 | R/W-y | R/W-y | R/W-y | R/W-y | R/W-y | | 23:16 | _ | SOSCRDY | PBDIVRDY | PBDI\ | /<1:0> | Р | LLMULT<2:0> | • | | 45.0 | U-0 | R-0 | R-0 | R-0 | U-0 | R/W-y | R/W-y | R/W-y | | 15:8 | _ | | COSC<2:0> | | _ | | NOSC<2:0> | | | 7:0 | R/W-0 R-0 | | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-y | R/W-0 | | 7:0 | CLKLOCK | ULOCK <sup>(1)</sup> | SLOCK | SLPEN | CF | UFRCEN <sup>(1)</sup> | SOSCEN | OSWEN | **Legend:** y = Value set from Configuration bits on POR R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-30 Unimplemented: Read as '0' bit 29-27 PLLODIV<2:0>: Output Divider for PLL 111 = PLL output divided by 256 110 = PLL output divided by 64 101 = PLL output divided by 32 100 = PLL output divided by 16 011 = PLL output divided by 8 010 = PLL output divided by 4 001 = PLL output divided by 2 000 = PLL output divided by 1 bit 26-24 FRCDIV<2:0>: Internal Fast RC (FRC) Oscillator Clock Divider bits 111 = FRC divided by 256 110 = FRC divided by 64 101 = FRC divided by 32 100 = FRC divided by 16 011 = FRC divided by 8 010 = FRC divided by 4 001 = FRC divided by 2 (default setting) 000 = FRC divided by 1 bit 23 **Unimplemented:** Read as '0' bit 22 SOSCRDY: Secondary Oscillator (Sosc) Ready Indicator bit 1 = The Secondary Oscillator is running and is stable 0 = The Secondary Oscillator is still warming up or is turned off bit 21 PBDIVRDY: Peripheral Bus Clock (PBCLK) Divisor Ready bit 1 = PBDIV<1:0> bits can be written 0 = PBDIV<1:0> bits cannot be written bit 20-19 **PBDIV<1:0>:** Peripheral Bus Clock (PBCLK) Divisor bits 11 = PBCLK is SYSCLK divided by 8 (default) 10 = PBCLK is SYSCLK divided by 4 01 = PBCLK is SYSCLK divided by 2 00 = PBCLK is SYSCLK divided by 1 Note 1: This bit is only available on PIC32MX2XX devices. Note: Writes to this register require an unlock sequence. Refer to Section 6. "Oscillator" (DS60001112) in the "PIC32 Family Reference Manual" for details. #### REGISTER 8-4: REFOTRIM: REFERENCE OSCILLATOR TRIM REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.04 | R/W-0 | 31:24 | | | | ROTRI | √1<8:1> | | | | | 22.40 | R/W-0 | R-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 23:16 | ROTRIM<0> | _ | _ | _ | _ | _ | _ | _ | | 45.0 | U-0 | R-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 15:8 | _ | _ | _ | _ | _ | _ | _ | _ | | 7.0 | U-0 | 7:0 | _ | _ | _ | _ | _ | _ | _ | _ | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-23 ROTRIM<8:0>: Reference Oscillator Trim bits 111111111 = 511/512 divisor added to RODIV value 111111110 = 510/512 divisor added to RODIV value • • 100000000 = 256/512 divisor added to RODIV value • • 000000010 = 2/512 divisor added to RODIV value 000000001 = 1/512 divisor added to RODIV value 000000000 = 0/512 divisor added to RODIV value bit 22-0 Unimplemented: Read as '0' **Note:** While the ON (REFOCON<15>) bit is '1', writes to this register do not take effect until the DIVSWEN bit is also set to '1'. | <b>TABLE 9-3:</b> | DMA CHANNE | -I S 0-3 | REGISTER | MAP | |-------------------|------------|----------|----------|-----| | | | | | | | ess | | 0 | Bits S | | | | | | | | | | | | | | " | | | |-----------------------------|---------------------------------|---------------|-------------|--------------------------------------------------------------|-------|-------|-------------|-------|-----------|-------------|---------|---------|--------|-----------------|------------------|----------|--------|--------|--------------| | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 3060 | DCH0CON | 31:16 | _ | _ | _ | 1 | ı | ı | _ | _ | _ | _ | _ | 1 | _ | _ | _ | _ | 0000 | | 3060 | DCHUCON | 15:0 | CHBUSY | _ | _ | _ | _ | _ | _ | CHCHNS | CHEN | CHAED | CHCHN | CHAEN | _ | CHEDET | CHPR | l<1:0> | 0000 | | 3070 | DCH0ECON | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | | | | CHAIR | | | | | 00FF | | | | 15:0 | | | | CHSIR | Q<7:0> | | 1 | | CFORCE | CABORT | PATEN | SIRQEN | AIRQEN | _ | _ | _ | FF00 | | 3080 | DCH0INT | 31:16 | _ | | _ | _ | _ | _ | _ | _ | CHSDIE | CHSHIE | CHDDIE | CHDHIE | CHBCIE | CHCCIE | CHTAIE | CHERIE | 0000 | | | | 15:0 | _ | | _ | _ | _ | _ | _ | _ | CHSDIF | CHSHIF | CHDDIF | CHDHIF | CHBCIF | CHCCIF | CHTAIF | CHERIF | 0000 | | 3090 | DCH0SSA | 31:16<br>15:0 | | | | | | | | CHSSA | <31:0> | | | | | | | | 0000 | | | | 31:16 | | | | | | | | | | | | | | | | | 0000 | | 30A0 | DCH0DSA | 15:0 | | | | | | | | CHDSA | A<31:0> | | | | | | | | 0000 | | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 30B0 | DCH0SSIZ | 15:0 | | | | | | | | CHSSIZ | Z<15:0> | | | | | | | | 0000 | | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 30C0 | DCH0DSIZ | 15:0 | | | | | | | | CHDSIZ | Z<15:0> | | | | | | | | 0000 | | 0000 | DOLLOODED | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3000 | DCH0SPTR | 15:0 | • | | | | | | • | CHSPTI | R<15:0> | • | • | | • | | • | • | 0000 | | 30E0 | DCH0DPTR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 30E0 | DCHUDFIK | 15:0 | | | | | | | | CHDPT | R<15:0> | | | | | | | | 0000 | | 30F0 | DCH0CSIZ | 31:16 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 001 0 | DOI 100012 | 15:0 | | | | | | | | CHCSIZ | Z<15:0> | | | | | | | | 0000 | | 3100 | DCH0CPTR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | | | | | | | | CHCPT | R<15:0> | | | | | | | | 0000 | | 3110 | DCH0DAT | 31:16 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | 0000 | | | | 15:0 | _ | | _ | | | | _ | _ | | | | CHPDA | | | | | 0000 | | 3120 | DCH1CON | 31:16 | - CLIBLION | | _ | _ | _ | | _ | - | - CLIEN | - CHAFD | - | - CLIATNI | _ | - CHEDET | | - | 0000 | | | | 15:0 | CHBUSY | | _ | _ | _ | _ | _ | CHCHNS | CHEN | CHAED | CHCHN | CHAEN | —<br>O 47:05 | CHEDET | CHPR | 1<1:0> | 0000 | | 3130 | DCH1ECON | 31:16<br>15:0 | _ | | _ | CHSIR | —<br>O<7:0> | _ | _ | _ | CFORCE | CABORT | PATEN | CHAIR<br>SIRQEN | Q<7:0><br>AIRQEN | _ | | | 00FF<br>FF00 | | | | 31:16 | _ | | _ | CHOIR | Q~1.U~ | | | _ | CHSDIE | CHSHIE | CHDDIE | CHDHIE | CHBCIE | CHCCIE | CHTAIE | CHERIE | 0000 | | 3140 | DCH1INT | 15:0 | | CHSDIF CHSHIF CHDDIF CHDHIF CHBCIF CHCCIF CHTAIF CHERIF 0000 | | | | | | | | | | | | | | | | | | | 31:16 | 0000 | | | | | | | | | | | | | | | | | | 3150 | DCH1SSA | 15:0 | CHSSA<31:0> | | | | | | | | | | | | | | | | | | <u> </u> | | 31:16 | | | | | | | | | | | | | | | | | 0000 | | 3160 | DCH1DSA | 15:0 | CHDSA<31:0> | | | | | | | | | | | | | | | | | | Legen | | | | | | | - (o) D | | - la ! la | nevadecimal | | | | | | | | | 12220 | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend: Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. | SS | | _ | | Bits \$\frac{y}{5}\$ | | | | | | | | | | | | | | | | |-----------------------------|---------------------------------|---------------|--------|----------------------|------------|-------|-------|-------|------|---------|----------------------|--------|-------------|--------|---------|--------|-----------------------------------------|--------------|------------| | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 3170 | DCH1SSIZ | 31:16 | _ | I | _ | I | ı | _ | _ | _ | _ | ı | I | | _ | _ | - | _ | 0000 | | 3170 | DCHTSSIZ | 15:0 | | | | | | | | CHSSIZ | <b>'&lt;15:0&gt;</b> | | | | | | | | 0000 | | 3180 | DCH1DSIZ | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | 0000 | | 3100 | DOITIDGIZ | 15:0 | | | | | | | | CHDSIZ | <u>′</u> <15:0> | | | | | | | | 0000 | | 3190 | DCH1SPTR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | 0000 | | | | 15:0 | | | 1 | | | | 1 | CHSPTF | R<15:0> | | | | | 1 | | ı | 0000 | | 31A0 | DCH1DPTR | 31:16 | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | | | | | | | | CHDPT | R<15:0> | | | | | | | 1 | 0000 | | 31B0 | DCH1CSIZ | 31:16 | _ | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | | _ | _ | _ | 0000 | | | | 15:0 | | | | | | | | CHCSIZ | <u>′</u> <15:0> | | | | | | | | 0000 | | 31C0 | DCH1CPTR | 31:16 | _ | _ | _ | | | _ | _ | - CHODI | —<br>- | | | _ | | _ | _ | _ | 0000 | | | | 15:0 | | | | | | | | CHCPTF | | | | | | | | | 0000 | | 31D0 | DCH1DAT | 31:16<br>15:0 | _ | | _ | _ | | | _ | _ | _ | _ | | CHPDA | | _ | _ | _ | 0000 | | | | 31:16 | _ | | _ | | | _ | _ | _ | | | | СПРОА | 11<7.0> | | | | _ | | 31E0 | DCH2CON | | CHBUSY | | | | | _ | _ | CHCHNS | CHEN | CHAED | CHCHN | CHAEN | | CHEDET | CHDE | —<br>!I<1:0> | 0000 | | | | 31:16 | — | | | | | | | _ | CITLIN | CHALD | CHOIN | CHAIR | | CHEDET | Ciliii | .1 < 1.0 > | 0000 | | 31F0 | DCH2ECON | 15:0 | | | | CHSIR | | | | | CFORCE | CABORT | PATEN | SIRQEN | AIRQEN | _ | _ | _ | FF00 | | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | CHSDIE | CHSHIE | CHDDIE | CHDHIE | CHBCIE | CHCCIE | CHTAIE | CHERIE | 0000 | | 3200 | DCH2INT | 15:0 | _ | | _ | | | | _ | _ | CHSDIF | CHSHIF | CHDDIF | CHDHIF | CHBCIF | CHCCIF | CHTAIF | CHERIF | 0000 | | | | 31:16 | ļ | | | | | | | | | | *********** | | | | *************************************** | | 0000 | | 3210 | DCH2SSA | 15:0 | | | | | | | | CHSSA | <31:0> | | | | | | | | 0000 | | 2000 | D.0110D.0.4 | 31:16 | | | | | | | | 011004 | 212 | | | | | | | | 0000 | | 3220 | DCH2DSA | 15:0 | | | | | | | | CHDSA | <31:0> | | | | | | | | 0000 | | 2220 | DOLINGOIZ | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3230 | DCH2SSIZ | 15:0 | • | | • | | | | • | CHSSIZ | <b>'&lt;15:0&gt;</b> | | | | | • | | | 0000 | | 3240 | DCH2DSIZ | 31:16 | _ | | _ | | - | _ | _ | _ | _ | - | | _ | _ | _ | _ | _ | 0000 | | 3240 | DCHZDSIZ | 15:0 | | | | | | | | CHDSIZ | <b>'&lt;15:0&gt;</b> | | | | | | | | 0000 | | 3250 | DCH2SPTR | 31:16 | _ | | _ | | _ | | _ | _ | _ | _ | | _ | _ | _ | _ | _ | 0000 | | 3230 | | 15:0 | | | | | | | | CHSPTF | R<15:0> | | | | | | | | 0000 | | 3260 | DCH2DPTR | 31:16 | _ | - | _ | - | _ | _ | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | 0000 | | 3200 | | 15:0 | | | | | | | | CHDPT | R<15:0> | | | | | | | | 0000 | | 3270 | DCH2CSIZ | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | | | unimplemer | | | | | CHCSIZ | <b>2</b> <15:0> | | | | | | | | 0000 | **Legend:** x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. #### 11.3 Peripheral Pin Select A major challenge in general purpose devices is providing the largest possible set of peripheral features while minimizing the conflict of features on I/O pins. The challenge is even greater on low pin-count devices. In an application where more than one peripheral needs to be assigned to a single pin, inconvenient workarounds in application code or a complete redesign may be the only option. The Peripheral Pin Select (PPS) configuration provides an alternative to these choices by enabling peripheral set selection and their placement on a wide range of I/O pins. By increasing the pinout options available on a particular device, users can better tailor the device to their entire application, rather than trimming the application to fit the device. The PPS configuration feature operates over a fixed subset of digital I/O pins. Users may independently map the input and/or output of most digital peripherals to these I/O pins. PPS is performed in software and generally does not require the device to be reprogrammed. Hardware safeguards are included that prevent accidental or spurious changes to the peripheral mapping once it has been established. #### 11.3.1 AVAILABLE PINS The number of available pins is dependent on the particular device and its pin count. Pins that support the PPS feature include the designation "RPn" in their full pin designation, where "RP" designates a remappable peripheral and "n" is the remappable port number. #### 11.3.2 AVAILABLE PERIPHERALS The peripherals managed by the PPS are all digitalonly peripherals. These include general serial communications (UART and SPI), general purpose timer clock inputs, timer-related peripherals (input capture and output compare) and interrupt-on-change inputs. In comparison, some digital-only peripheral modules are never included in the PPS feature. This is because the peripheral's function requires special I/O circuitry on a specific port and cannot be easily connected to multiple pins. These modules include I<sup>2</sup>C among others. A similar requirement excludes all modules with analog inputs, such as the Analog-to-Digital Converter (ADC). A key difference between remappable and non-remappable peripherals is that remappable peripherals are not associated with a default I/O pin. The peripheral must always be assigned to a specific I/O pin before it can be used. In contrast, non-remappable peripherals are always available on a default pin, assuming that the peripheral is active and not conflicting with another peripheral. When a remappable peripheral is active on a given I/O pin, it takes priority over all other digital I/O and digital communication peripherals associated with the pin. Priority is given regardless of the type of peripheral that is mapped. Remappable peripherals never take priority over any analog functions associated with the pin. # 11.3.3 CONTROLLING PERIPHERAL PIN SELECT PPS features are controlled through two sets of SFRs: one to map peripheral inputs, and one to map outputs. Because they are separately controlled, a particular peripheral's input and output (if the peripheral has both) can be placed on any selectable function pin without constraint. The association of a peripheral to a peripheral-selectable pin is handled in two different ways, depending on whether an input or output is being mapped. #### 11.3.4 INPUT MAPPING The inputs of the PPS options are mapped on the basis of the peripheral. That is, a control register associated with a peripheral dictates the pin it will be mapped to. The [pin name]R registers, where [pin name] refers to the peripheral pins listed in Table 11-1, are used to configure peripheral input mapping (see Register 11-1). Each register contains sets of 4 bit fields. Programming these bit fields with an appropriate value maps the RPn pin with the corresponding value to that peripheral. For any given device, the valid range of values for any bit field is shown in Table 11-1. For example, Figure 11-2 illustrates the remappable pin selection for the U1RX input. FIGURE 11-2: REMAPPABLE INPUT EXAMPLE FOR U1RX TABLE 11-6: PERIPHERAL PIN SELECT INPUT REGISTER MAP (CONTINUED) | SS | | | | | | | | | (00 | | its | | | | | | | | | |-----------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|-------|----------|------|------------| | Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | FA54 | U1CTSR | 31:16 | ı | _ | _ | _ | _ | _ | _ | _ | 1 | _ | _ | _ | | _ | _ | ı | 0000 | | FA54 | UICISK | 15:0 | - | _ | _ | | - | _ | _ | | - | _ | _ | _ | | U1CTS | R<3:0> | | 0000 | | FA58 | U2RXR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | FASO | UZKAK | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | U2RX | R<3:0> | | 0000 | | FA5C | U2CTSR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | 0000 | | FASC | UZCISK | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | U2CTS | R<3:0> | | 0000 | | FA84 | SDI1R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | 0000 | | FA04 | SUIIK | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | SDI1F | R<3:0> | | 0000 | | FA88 | SS1R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | 0000 | | FAOO | 33 IK | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | SS1R | <3:0> | | 0000 | | FA90 | SDI2R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | 0000 | | FA90 | SDIZK | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | SDI2F | R<3:0> | | 0000 | | FA94 | SS2R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | 0000 | | FA94 | 332K | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | SS2R | <3:0> | | 0000 | | EVDo | REFCLKIR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | I ADO | NLI OLNIK | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | REFCL | (IR<3:0> | | 0000 | ### 12.2 Timer1 Control Registers #### TABLE 12-1: TIMER1 REGISTER MAP | | | | TIMERY REGIOTER MA | | | | | | | | | | | | | | | | | |---------------------------|---------------------------------|-----------|--------------------|-------|-------|-------|-------|-------|------|------|--------|------|-------|--------|------|-------|------|------|------------| | ess | | е | | Bits | | | | | | | | | | | | | | | " | | Virtual Addre<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 0600 | T1CON | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0600 | LICON | 15:0 | ON | _ | SIDL | TWDIS | TWIP | _ | _ | _ | TGATE | _ | TCKPS | S<1:0> | _ | TSYNC | TCS | _ | 0000 | | 0610 | TMR1 | 31:16 | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0010 | TIVITY | 15:0 | | | | | | | | TMR1 | <15:0> | | | | | | | | 0000 | | 0620 | PR1 | 31:16 | _ | _ | - | _ | _ | _ | _ | - | _ | - | _ | _ | _ | _ | | _ | 0000 | | 0020 | 1 181 | 15:0 | | | | | | | | PR1< | 15:0> | | | | | | | | FFFF | **Legend:** x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. PIC32MX1XX/2XX 28/36/44-PIN FAMILY ## 13.2 Timer Control Registers ### TABLE 13-1: TIMER2-TIMER5 REGISTER MAP | SS | | | | | | | | | | Ві | its | | | | | | | | | |-----------------------------|---------------------------------|-----------------|-------|-------|-------|-------|-------|-------|------|------|--------|------|----------|------|------|------|------|------|------------| | Virtual Address<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 0800 | T2CON | 31:16 | _ | - | _ | _ | _ | - | _ | _ | _ | _ | _ | - | _ | _ | _ | | 0000 | | 0000 | 12001 | 15:0 | ON | _ | SIDL | _ | _ | _ | _ | _ | TGATE | 7 | CKPS<2:0 | > | T32 | _ | TCS | _ | 0000 | | 0810 | TMR2 | 31:16 | _ | _ | _ | _ | _ | _ | _ | | _ | | _ | _ | _ | _ | _ | _ | 0000 | | 0010 | TIVITYZ | 15:0 | | | | | | | | TMR2 | <15:0> | | | | | | | | 0000 | | 0820 | PR2 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0020 | | 15:0 | | | | | | | | PR2< | :15:0> | | | | | | | | FFFF | | 0400 | T3CON | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0,00 | 13001 | 15:0 | ON | | SIDL | | _ | _ | _ | | TGATE | 7 | CKPS<2:0 | > | _ | _ | TCS | _ | 0000 | | 0410 | TMR3 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0/110 | TIVITO | 15:0 TMR3<15:0> | | | | | | | | 0000 | | | | | | | | | | | 0A20 | PR3 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 07120 | | 15:0 | | | | | | | | PR3< | :15:0> | | | | | | | | FFFF | | 0000 | T4CON | 31:16 | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 0000 | | 0000 | | 15:0 | ON | _ | SIDL | _ | _ | | _ | _ | TGATE | 7 | CKPS<2:0 | > | T32 | _ | TCS | | 0000 | | 0C10 | TMR4 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 00.0 | | 15:0 | | | | | | | | TMR4 | <15:0> | | | | | I | 1 | | 0000 | | 0C20 | PR4 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0020 | | 15:0 | | | ı | | 1 | | | PR4< | :15:0> | | 1 | | ı | | ı | | FFFF | | 0F00 | T5CON | 31:16 | _ | - | _ | _ | _ | - | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | 0000 | | 3200 | | 15:0 | ON | _ | SIDL | _ | _ | _ | _ | | TGATE | | CKPS<2:0 | > | _ | _ | TCS | _ | 0000 | | 0E10 | TMR5 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 02.10 | | 15:0 | | | | | | | | TMR5 | <15:0> | | | | | I | 1 | | 0000 | | 0E20 | PR5 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | ULZU | FKS | 15:0 | | | | | | | | PR5< | :15:0> | | | | | | | | FFFF | **Legend:** x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. #### TXCON: TYPE B TIMER CONTROL REGISTER REGISTER 13-1: | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|----------------------|-------------------|---------------------|-------------------|--------------------|-------------------|--------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | - | _ | _ | - | _ | _ | | 22:16 | U-0 | 23:16 | _ | _ | _ | _ | _ | - | _ | _ | | 45.0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 15:8 | ON <sup>(1,3)</sup> | _ | SIDL <sup>(4)</sup> | _ | _ | _ | _ | _ | | 7:0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | U-0 | | 7:0 | TGATE <sup>(3)</sup> | Т | CKPS<2:0>(3 | 3) | T32 <sup>(2)</sup> | _ | TCS <sup>(3)</sup> | _ | Legend: W = Writable bit R = Readable bit U = Unimplemented bit, read as '0' '1' = Bit is set n = Value at POR '0' = Bit is cleared x = Bit is unknown bit 31-16 **Unimplemented:** Read as '0' bit 15 ON: Timer On bit(1,3) > 1 = Module is enabled 0 = Module is disabled bit 14 Unimplemented: Read as '0' bit 13 **SIDL:** Stop in Idle Mode bit<sup>(4)</sup> 1 = Discontinue module operation when the device enters Idle mode 0 = Continue module operation when the device enters Idle mode bit 12-8 Unimplemented: Read as '0' bit 7 **TGATE:** Timer Gated Time Accumulation Enable bit<sup>(3)</sup> When TCS = 1: This bit is ignored and is read as '0'. When TCS = 0: 1 = Gated time accumulation is enabled 0 = Gated time accumulation is disabled TCKPS<2:0>: Timer Input Clock Prescale Select bits(3) bit 6-4 111 = 1:256 prescale value 110 = 1:64 prescale value 101 = 1:32 prescale value 100 = 1:16 prescale value 011 = 1:8 prescale value 010 = 1:4 prescale value 001 = 1:2 prescale value 000 = 1:1 prescale value - Note 1: When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: This bit is available only on even numbered timers (Timer2 and Timer4). - 3: While operating in 32-bit mode, this bit has no effect for odd numbered timers (Timer3, and Timer5). All timer functions are set through the even numbered timers. - While operating in 32-bit mode, this bit must be cleared on odd numbered timers to enable the 32-bit timer in Idle mode. ### 14.1 Watchdog Timer Control Registers #### TABLE 14-1: WATCHDOG TIMER CONTROL REGISTER MAP | ess | | | Bits | | | | | | s | | | | | | | | | | | |-----------------------------|---------------------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|-----------|------|------|----------|--------|-----------| | Virtual Address<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Reset | | 0000 | WDTCON | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0000 | WDTCON | 15:0 | ON | _ | _ | l | _ | _ | | _ | _ | | SV | VDTPS<4:0 | )> | | WDTWINEN | WDTCLR | 0000 | Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. | 1 X X / 2 X / | 28/36/ | 44-PIN | FAIVIIL | <u> </u> | | |---------------|--------|----------------|----------------------|----------------------------|-----------------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1XX/2XX 28/36/ | 1XX/2XX 28/36/44-PIN | 1XX/2XX 28/36/44-PIN FAMIL | 1XX/2XX 28/36/44-PIN FAMILY | #### REGISTER 22-1: AD1CON1: ADC CONTROL REGISTER 1 (CONTINUED) - bit 4 **CLRASAM:** Stop Conversion Sequence bit (when the first ADC interrupt is generated) - 1 = Stop conversions when the first ADC interrupt is generated. Hardware clears the ASAM bit when the ADC interrupt is generated. - 0 = Normal operation, buffer contents will be overwritten by the next conversion sequence - bit 3 Unimplemented: Read as '0' - bit 2 **ASAM:** ADC Sample Auto-Start bit - 1 = Sampling begins immediately after last conversion completes; SAMP bit is automatically set. - 0 = Sampling begins when SAMP bit is set - bit 1 SAMP: ADC Sample Enable bit<sup>(2)</sup> - 1 = The ADC sample and hold amplifier is sampling - 0 = The ADC sample/hold amplifier is holding - When ASAM = 0, writing '1' to this bit starts sampling. When SSRC = 000, writing '0' to this bit will end sampling and start conversion. - bit 0 **DONE**: Analog-to-Digital Conversion Status bit<sup>(3)</sup> - 1 = Analog-to-digital conversion is done - 0 = Analog-to-digital conversion is not done or has not started Clearing this bit will not affect any operation in progress. - **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: If ASAM = 0, software can write a '1' to start sampling. This bit is automatically set by hardware if ASAM = 1. If SSRC = 0, software can write a '0' to end sampling and start conversion. If SSRC ≠ '0', this bit is automatically cleared by hardware to end sampling and start conversion. - **3:** This bit is automatically set by hardware when analog-to-digital conversion is complete. Software can write a '0' to clear this bit (a write of '1' is not allowed). Clearing this bit does not affect any operation already in progress. This bit is automatically cleared by hardware at the start of a new conversion. # 26.4.1 CONTROLLING CONFIGURATION CHANGES Because peripherals can be disabled during run time, some restrictions on disabling peripherals are needed to prevent accidental configuration changes. PIC32 devices include two features to prevent alterations to enabled or disabled peripherals: - · Control register lock sequence - · Configuration bit select lock #### 26.4.1.1 Control Register Lock Under normal operation, writes to the PMDx registers are not allowed. Attempted writes appear to execute normally, but the contents of the registers remain unchanged. To change these registers, they must be unlocked in hardware. The register lock is controlled by the Configuration bit, PMDLOCK (CFGCON<12>). Setting PMDLOCK prevents writes to the control registers; clearing PMDLOCK allows writes. To set or clear PMDLOCK, an unlock sequence must be executed. Refer to **Section 6. "Oscillator"** (DS60001112) in the "PIC32 Family Reference Manual" for details. #### 26.4.1.2 Configuration Bit Select Lock As an additional level of safety, the device can be configured to prevent more than one write session to the PMDx registers. The Configuration bit, PMDL1WAY (DEVCFG3<28>), blocks the PMDLOCK bit from being cleared after it has been set once. If PMDLOCK remains set, the register unlock procedure does not execute, and the peripheral pin select control registers cannot be written to. The only way to clear the bit and re-enable PMD functionality is to perform a device Reset. #### REGISTER 27-5: CFGCON: CONFIGURATION CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-----------------------|------------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | _ | _ | _ | _ | | 23:16 | U-0 | 23.10 | _ | - | - | _ | _ | _ | _ | _ | | 45.0 | U-0 | U-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | | 15:8 | _ | | IOLOCK <sup>(1)</sup> | PMDLOCK <sup>(1)</sup> | _ | _ | | _ | | 7.0 | U-0 | U-0 | U-0 | U-0 | R/W-1 | U-0 | U-1 | R/W-1 | | 7:0 | _ | | | _ | JTAGEN | _ | | TDOEN | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-14 Unimplemented: Read as '0' bit 13 **IOLOCK:** Peripheral Pin Select Lock bit<sup>(1)</sup> ${\tt 1}$ = Peripheral Pin Select is locked. Writes to PPS registers is not allowed. 0 = Peripheral Pin Select is not locked. Writes to PPS registers is allowed. bit 12 **PMDLOCK:** Peripheral Module Disable bit<sup>(1)</sup> 1 = Peripheral module is locked. Writes to PMD registers is not allowed. 0 = Peripheral module is not locked. Writes to PMD registers is allowed. bit 11-4 Unimplemented: Read as '0' bit 3 JTAGEN: JTAG Port Enable bit 1 = Enable the JTAG port 0 = Disable the JTAG port bit 2-1 Unimplemented: Read as '1' bit 0 TDOEN: TDO Enable for 2-Wire JTAG bit 1 = 2-wire JTAG protocol uses TDO 0 = 2-wire JTAG protocol does not use TDO **Note 1:** To change this bit, the unlock sequence must be performed. Refer to **Section 6. "Oscillator"** (DS60001112) in the "PIC32 Family Reference Manual" for details. TABLE 30-36: ANALOG-TO-DIGITAL CONVERSION TIMING REQUIREMENTS | AC CHA | ARACTER | ISTICS | Standard Operating Conditions (see Note 4): 2.5V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | | | |-----------------|------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------|-------|-----------------------------------------------------------|--|--|--| | Param.<br>No. | Symbol | Characteristics | Min. | Typical <sup>(1)</sup> | Max. | Units | Conditions | | | | | Clock P | Clock Parameters | | | | | | | | | | | AD50 | TAD | ADC Clock Period <sup>(2)</sup> | 65 | _ | _ | ns | See Table 30-35 | | | | | Conversion Rate | | | | | | | | | | | | AD55 | TCONV | Conversion Time | _ | 12 TAD | _ | _ | _ | | | | | AD56 | FCNV | Throughput Rate | _ | _ | 1000 | ksps | AVDD = 3.0V to 3.6V | | | | | | | (Sampling Speed) | _ | _ | 400 | ksps | AVDD = 2.5V to 3.6V | | | | | AD57 | TSAMP | Sample Time | 1 TAD | _ | _ | _ | Tsamp must be ≥ 132 ns | | | | | Timing | Paramete | rs | | | | | | | | | | AD60 | TPCS | Conversion Start from Sample Trigger <sup>(3)</sup> | _ | 1.0 TAD | 1 | _ | Auto-Convert Trigger<br>(SSRC<2:0> = 111)<br>not selected | | | | | AD61 | TPSS | Sample Start from Setting Sample (SAMP) bit | 0.5 TAD | _ | 1.5 TAD | _ | _ | | | | | AD62 | TCSS | Conversion Completion to Sample Start (ASAM = $1$ ) <sup>(3)</sup> | _ | 0.5 TAD | _ | _ | _ | | | | | AD63 | TDPU | Time to Stabilize Analog Stage from ADC Off to ADC On <sup>(3)</sup> | _ | _ | 2 | μS | _ | | | | Note 1: These parameters are characterized, but not tested in manufacturing. **<sup>2:</sup>** Because the sample caps will eventually lose charge, clock rates below 10 kHz can affect linearity performance, especially at elevated temperatures. **<sup>3:</sup>** Characterized by design but not tested. **<sup>4:</sup>** The ADC module is functional at VBORMIN < VDD < 2.5V, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized. | 1 X X / 2 X / | 28/36/ | 44-PIN | FAIVIIL | <u> </u> | | |---------------|--------|----------------|----------------------|----------------------------|-----------------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1XX/2XX 28/36/ | 1XX/2XX 28/36/44-PIN | 1XX/2XX 28/36/44-PIN FAMIL | 1XX/2XX 28/36/44-PIN FAMILY | #### **Revision G (April 2015)** This revision includes the addition of the following devices: - PIC32MX130F256B - PIC32MX230F256B - PIC32MX130F256D - PIC32MX230F256D The title of the document was updated to avoid confusion with the PIC32MX1XX/2XX/5XX 64/100-pin Family data sheet. All peripheral SFR maps have been relocated from the Memory chapter to their respective peripheral chapters. In addition, this revision includes the following major changes as described in Table A-6, as well as minor updates to text and formatting, which were incorporated throughout the document. #### TABLE A-6: MAJOR SECTION UPDATES | Section | Update Description | |--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 32-bit Microcontrollers (up to 256 KB Flash and 64 KB SRAM) with Audio and Graphics Interfaces, USB, and Advanced Analog | Added new devices to the family features (see Table 1 and Table 2). Updated pin diagrams to include new devices (see Pin Diagrams). | | 2.0 "Guidelines for Getting<br>Started with 32-bit MCUs" | Updated these sections: 2.2 "Decoupling Capacitors", 2.3 "Capacitor on Internal Voltage Regulator (VCAP)", 2.4 "Master Clear (MCLR) Pin", 2.8.1 "Crystal Oscillator Design Consideration" | | 4.0 "Memory Organization" | Added Memory Map for new devices (see Figure 4-6). | | 14.0 "Watchdog Timer (WDT)" | New chapter created from content previously located in the Special Features chapter. | | 30.0 "Electrical Characteristics" | Removed parameter D312 (TSET) from the Comparator Specifications (see Table 30-12). | | | Added the Comparator Voltage Reference Specifications (see Table 30-13). | | | Updated Table 30-12. | #### **Revision H (July 2015)** This revision includes the following major changes as described in Table A-7, as well as minor updates to text and formatting, which were incorporated throughout the document. TABLE A-7: MAJOR SECTION UPDATES | Section | Update Description | |----------------------------------------------------------|-----------------------------------------------------------------------------------------------| | 2.0 "Guidelines for Getting<br>Started with 32-bit MCUs" | Section 2.9 "Sosc Design Recommendation" was removed. | | 8.0 "Oscillator Configuration" | The Primary Oscillator (Posc) logic in the Oscillator diagram was updated (see Figure 8-1). | | 30.0 "Electrical Characteristics" | The Power-Down Current (IPD) DC Characteristics parameter DC40k was updated (see Table 30-7). | | | Table 30-9: "DC Characteristics: I/O Pin Input Injection current Specifications" was added. | ## Revision J (April 2016) This revision includes the following major changes as described in Table A-8, as well as minor updates to text and formatting, which were incorporated throughout the document. TABLE A-8: MAJOR SECTION UPDATES | Section | Update Description | |----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | "32-bit Microcontrollers (up to<br>256 KB Flash and 64 KB<br>SRAM) with Audio and<br>Graphics Interfaces, USB, and<br>Advanced Analog" | The PIC32MX270FDB device and Note 4 were added to TABLE 2: "PIC32MX2XX 28/36/44-pin USB Family Features". | | 2.0 "Guidelines for Getting Started with 32-bit MCUs" | EXAMPLE 2-1: "Crystal Load Capacitor Calculation" was updated. | | 30.0 "Electrical<br>Characteristics" | Parameter DO50a (Csosc) was removed from the Capacitive Loading Requirements on Output Pins AC Characteristics (see Table 30-16). | | "Product Identification<br>System" | The device mapping was updated to include type B for Software Targeting. |