



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | MIPS32® M4K™                                                                   |
| Core Size                  | 32-Bit Single-Core                                                             |
| Speed                      | 40MHz                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG                  |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT                   |
| Number of I/O              | 19                                                                             |
| Program Memory Size        | 256KB (256K x 8)                                                               |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 16K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                    |
| Data Converters            | A/D 9x10b                                                                      |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Through Hole                                                                   |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                        |
| Supplier Device Package    | 28-SPDIP                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx230f256b-i-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|                     | 1    |                                    |                  |                 |                                        |       |                      |                                    |                    |                     |     |     | 1                                       | r –  | 1                         | 1    |          |      | <del></del>                     |
|---------------------|------|------------------------------------|------------------|-----------------|----------------------------------------|-------|----------------------|------------------------------------|--------------------|---------------------|-----|-----|-----------------------------------------|------|---------------------------|------|----------|------|---------------------------------|
|                     |      |                                    |                  | Rem             | nappab                                 | le Pe | riphe                | erals                              |                    |                     |     |     | ÷                                       |      | ls)                       |      |          |      |                                 |
| Device              | Pins | Program Memory (KB) <sup>(1)</sup> | Data Memory (KB) | Remappable Pins | Timers <sup>(2)</sup> /Capture/Compare | UART  | SPI/I <sup>2</sup> S | External Interrupts <sup>(3)</sup> | Analog Comparators | USB On-The-Go (OTG) | l²C | AMP | DMA Channels<br>(Programmable/Dedicatec | CTMU | 10-bit 1 Msps ADC (Channe | RTCC | I/O Pins | JTAG | Packages                        |
| PIC32MX210F016B     | 28   | 16+3                               | 4                | 19              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2   | Y   | 4/2                                     | Y    | 9                         | Y    | 19       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX210F016C     | 36   | 16+3                               | 4                | 23              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2   | Y   | 4/2                                     | Y    | 12                        | Y    | 25       | Y    | VTLA                            |
| PIC32MX210F016D     | 44   | 16+3                               | 4                | 31              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2   | Y   | 4/2                                     | Y    | 13                        | Y    | 33       | Y    | VILA,<br>TQFP,<br>QFN           |
| PIC32MX220F032B     | 28   | 32+3                               | 8                | 19              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2   | Y   | 4/2                                     | Y    | 9                         | Y    | 19       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX220F032C     | 36   | 32+3                               | 8                | 23              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2   | Y   | 4/2                                     | Y    | 12                        | Y    | 23       | Y    | VTLA                            |
| PIC32MX220F032D     | 44   | 32+3                               | 8                | 31              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2   | Y   | 4/2                                     | Y    | 13                        | Y    | 33       | Y    | VTLA,<br>TQFP,<br>QFN           |
| PIC32MX230F064B     | 28   | 64+3                               | 16               | 19              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2   | Y   | 4/2                                     | Y    | 9                         | Y    | 19       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX230F064C     | 36   | 64+3                               | 16               | 23              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2   | Y   | 4/2                                     | Y    | 12                        | Y    | 23       | Y    | VTLA                            |
| PIC32MX230F064D     | 44   | 64+3                               | 16               | 31              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2   | Y   | 4/2                                     | Y    | 13                        | Y    | 33       | Y    | VILA,<br>TQFP,<br>QFN           |
| PIC32MX250F128B     | 28   | 128+3                              | 32               | 19              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2   | Y   | 4/2                                     | Y    | 9                         | Y    | 19       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX250F128C     | 36   | 128+3                              | 32               | 23              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2   | Y   | 4/2                                     | Y    | 12                        | Y    | 23       | Y    | VTLA                            |
| PIC32MX250F128D     | 44   | 128+3                              | 32               | 31              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2   | Y   | 4/2                                     | Y    | 13                        | Y    | 33       | Y    | VTLA,<br>TQFP,<br>QFN           |
| PIC32MX230F256B     | 28   | 256+3                              | 16               | 20              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2   | Y   | 4/2                                     | Y    | 9                         | Y    | 19       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX230F256D     | 44   | 256+3                              | 16               | 31              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2   | Y   | 4/2                                     | Y    | 13                        | Y    | 33       | Y    | VTLA,<br>TQFP,<br>QFN           |
| PIC32MX270F256B     | 28   | 256+3                              | 64               | 19              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2   | Y   | 4/2                                     | Y    | 9                         | Y    | 19       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX270F256D     | 44   | 256+3                              | 64               | 31              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2   | Y   | 4/2                                     | Y    | 13                        | Y    | 33       | Y    | VTLA,<br>TQFP,<br>QFN           |
| PIC32MX270F256DB(4) | 44   | 256+3                              | 64               | 31              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Y                   | 2   | Y   | 4/2                                     | Y    | 13                        | Y    | 33       | Y    | VTLA,<br>TQFP,<br>OFN           |

### TABLE 2: PIC32MX2XX 28/36/44-PIN USB FAMILY FEATURES

Note 1: This device features 3 KB of boot Flash memory.

**2:** Four out of five timers are remappable.

3: Four out of five external interrupts are remappable.

4: This PIC32 device is targeted to specific audio software packages that are tracked for licensing royalty purposes. All peripherals and electrical characteristics are identical to their corresponding base part numbers.

#### TABLE 1-1: **PINOUT I/O DESCRIPTIONS**

|          |                   | Pin Nu                            | mber <sup>(1)</sup>                    |                                        |             |                |                                                                                                                                                                                                |  |  |  |
|----------|-------------------|-----------------------------------|----------------------------------------|----------------------------------------|-------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin Name | 28-pin<br>QFN     | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA                         | 44-pin<br>QFN/<br>TQFP/<br>VTLA        | Pin<br>Type | Buffer<br>Type | Description                                                                                                                                                                                    |  |  |  |
| AN0      | 27                | 2                                 | 33                                     | 19                                     | Ι           | Analog         | Analog input channels.                                                                                                                                                                         |  |  |  |
| AN1      | 28                | 3                                 | 34                                     | 20                                     | I           | Analog         |                                                                                                                                                                                                |  |  |  |
| AN2      | 1                 | 4                                 | 35                                     | 21                                     | I           | Analog         |                                                                                                                                                                                                |  |  |  |
| AN3      | 2                 | 5                                 | 36                                     | 22                                     | I           | Analog         |                                                                                                                                                                                                |  |  |  |
| AN4      | 3                 | 6                                 | 1                                      | 23                                     | I           | Analog         |                                                                                                                                                                                                |  |  |  |
| AN5      | 4                 | 7                                 | 2                                      | 24                                     | I           | Analog         |                                                                                                                                                                                                |  |  |  |
| AN6      |                   | _                                 | 3                                      | 25                                     | I           | Analog         |                                                                                                                                                                                                |  |  |  |
| AN7      |                   | _                                 | 4                                      | 26                                     | I           | Analog         |                                                                                                                                                                                                |  |  |  |
| AN8      | —                 |                                   | —                                      | 27                                     | I           | Analog         |                                                                                                                                                                                                |  |  |  |
| AN9      | 23                | 26                                | 29                                     | 15                                     | I           | Analog         |                                                                                                                                                                                                |  |  |  |
| AN10     | 22                | 25                                | 28                                     | 14                                     | I           | Analog         |                                                                                                                                                                                                |  |  |  |
| AN11     | 21                | 24                                | 27                                     | 11                                     | I           | Analog         |                                                                                                                                                                                                |  |  |  |
| AN12     | 20 <sup>(2)</sup> | 23 <sup>(2)</sup>                 | 26 <sup>(2)</sup><br>11 <sup>(3)</sup> | 10 <sup>(2)</sup><br>36 <sup>(3)</sup> | - 1         | Analog         |                                                                                                                                                                                                |  |  |  |
| CLKI     | 6                 | 9                                 | 7                                      | 30                                     | I           | ST/CMOS        | External clock source input. Always associated with OSC1 pin function.                                                                                                                         |  |  |  |
| CLKO     | 7                 | 10                                | 8                                      | 31                                     | 0           | _              | Oscillator crystal output. Connects to<br>crystal or resonator in Crystal Oscillator<br>mode. Optionally functions as CLKO in<br>RC and EC modes. Always associated<br>with OSC2 pin function. |  |  |  |
| OSC1     | 6                 | 9                                 | 7                                      | 30                                     | I           | ST/CMOS        | Oscillator crystal input. ST buffer when<br>configured in RC mode; CMOS<br>otherwise.                                                                                                          |  |  |  |
| OSC2     | 7                 | 10                                | 8                                      | 31                                     | 0           | _              | Oscillator crystal output. Connects to<br>crystal or resonator in Crystal Oscillator<br>mode. Optionally functions as CLKO in<br>RC and EC modes.                                              |  |  |  |
| SOSCI    | 8                 | 11                                | 9                                      | 33                                     | I           | ST/CMOS        | 32.768 kHz low-power oscillator crystal input; CMOS otherwise.                                                                                                                                 |  |  |  |
| SOSCO    | 9                 | 12                                | 10                                     | 34                                     | 0           | -              | 32.768 kHz low-power oscillator crystal output.                                                                                                                                                |  |  |  |
| REFCLKI  | PPS               | PPS                               | PPS                                    | PPS                                    | I           | ST             | Reference Input Clock                                                                                                                                                                          |  |  |  |
| REFCLKO  | PPS               | PPS                               | PPS                                    | PPS                                    | 0           | _              | Reference Output Clock                                                                                                                                                                         |  |  |  |
| IC1      | PPS               | PPS                               | PPS                                    | PPS                                    | I           | ST             | Capture Inputs 1-5                                                                                                                                                                             |  |  |  |
| IC2      | PPS               | PPS                               | PPS                                    | PPS                                    |             | ST             | 1                                                                                                                                                                                              |  |  |  |
| IC3      | PPS               | PPS                               | PPS                                    | PPS                                    |             | ST             | 1                                                                                                                                                                                              |  |  |  |
| IC4      | PPS               | PPS                               | PPS                                    | PPS                                    |             | ST             | 1                                                                                                                                                                                              |  |  |  |
| IC5      | PPS               | PPS                               | PPS                                    | PPS                                    | I           | ST             | 1                                                                                                                                                                                              |  |  |  |
| Legend:  | CMOS = CM         | MOS compa                         | atible input                           | or output                              |             | Analog =       | Analog input P = Power                                                                                                                                                                         |  |  |  |
| :        | ST = Schmi        | itt Trigger in                    | put with CN                            | MOS levels                             |             | O = Outp       | ut I=Input                                                                                                                                                                                     |  |  |  |
|          | TTL = TTL i       | input buffer                      |                                        |                                        |             | PPS = Pe       | eripheral Pin Select — = N/A                                                                                                                                                                   |  |  |  |

TTL = TTL input buffer

Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability. 2: Pin number for PIC32MX1XX devices only.

3: Pin number for PIC32MX2XX devices only.

|          |                                        | Pin Nu                                 | mber <sup>(1)</sup>                    | -                               |             |                      |                                                |
|----------|----------------------------------------|----------------------------------------|----------------------------------------|---------------------------------|-------------|----------------------|------------------------------------------------|
| Pin Name | 28-pin<br>QFN                          | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC      | 36-pin<br>VTLA                         | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type       | Description                                    |
| SDA1     | 15                                     | 18                                     | 19                                     | 1                               | I/O         | ST                   | Synchronous serial data input/output for I2C1  |
| SCL2     | 4                                      | 7                                      | 2                                      | 24                              | I/O         | ST                   | Synchronous serial clock input/output for I2C2 |
| SDA2     | 3                                      | 6                                      | 1                                      | 23                              | I/O         | ST                   | Synchronous serial data input/output for I2C2  |
| TMS      | 19 <sup>(2)</sup><br>11 <sup>(3)</sup> | 22 <sup>(2)</sup><br>14 <sup>(3)</sup> | 25 <sup>(2)</sup><br>15 <sup>(3)</sup> | 12                              | I           | ST                   | JTAG Test mode select pin                      |
| TCK      | 14                                     | 17                                     | 18                                     | 13                              | I           | ST                   | JTAG test clock input pin                      |
| TDI      | 13                                     | 16                                     | 17                                     | 35                              | 0           | —                    | JTAG test data input pin                       |
| TDO      | 15                                     | 18                                     | 19                                     | 32                              | 0           | —                    | JTAG test data output pin                      |
| RTCC     | 4                                      | 7                                      | 2                                      | 24                              | 0           | ST                   | Real-Time Clock alarm output                   |
| CVREF-   | 28                                     | 3                                      | 34                                     | 20                              | I           | Analog               | Comparator Voltage Reference (low)             |
| CVREF+   | 27                                     | 2                                      | 33                                     | 19                              |             | Analog               | Comparator Voltage Reference (high)            |
| CVREFOUT | 22                                     | 25                                     | 28                                     | 14                              | 0           | Analog               | Comparator Voltage Reference output            |
| C1INA    | 4                                      | 7                                      | 2                                      | 24                              | I           | Analog               | Comparator Inputs                              |
| C1INB    | 3                                      | 6                                      | 1                                      | 23                              |             | Analog               | 1                                              |
| C1INC    | 2                                      | 5                                      | 36                                     | 22                              | I           | Analog               | 1                                              |
| C1IND    | 1                                      | 4                                      | 35                                     | 21                              | I           | Analog               | 1                                              |
| C2INA    | 2                                      | 5                                      | 36                                     | 22                              | I           | Analog               | 1                                              |
| C2INB    | 1                                      | 4                                      | 35                                     | 21                              | I           | Analog               | 1                                              |
| C2INC    | 4                                      | 7                                      | 2                                      | 24                              | I           | Analog               | 1                                              |
| C2IND    | 3                                      | 6                                      | 1                                      | 23                              | I           | Analog               |                                                |
| C3INA    | 23                                     | 26                                     | 29                                     | 15                              | I           | Analog               |                                                |
| C3INB    | 22                                     | 25                                     | 28                                     | 14                              | I           | Analog               |                                                |
| C3INC    | 27                                     | 2                                      | 33                                     | 19                              | I           | Analog               |                                                |
| C3IND    | 1                                      | 4                                      | 35                                     | 21                              | I           | Analog               |                                                |
| C10UT    | PPS                                    | PPS                                    | PPS                                    | PPS                             | 0           |                      | Comparator Outputs                             |
| C2OUT    | PPS                                    | PPS                                    | PPS                                    | PPS                             | 0           | —                    | ]                                              |
| C3OUT    | PPS                                    | PPS                                    | PPS                                    | PPS                             | 0           |                      | ]                                              |
| Legend:  | CMOS = CI<br>ST = Schmi                | MOS compa<br>itt Trigger in            | atible input                           | or output<br>MOS levels         |             | Analog =<br>O = Outp | Analog input P = Power<br>out I = Input        |

#### DINOUT 1/0 DECODIDITIONS (CONTINUED)

TTL = TTL input buffer PPS = Peripheral Pin Select Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability.

2: Pin number for PIC32MX1XX devices only.

3: Pin number for PIC32MX2XX devices only.

— = N/A

|          |                   | Pin Nu                            | mber <sup>(1)</sup> |                                 |             |                |                                                                                                 |
|----------|-------------------|-----------------------------------|---------------------|---------------------------------|-------------|----------------|-------------------------------------------------------------------------------------------------|
| Pin Name | 28-pin<br>QFN     | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA      | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type | Description                                                                                     |
| PMA0     | 7                 | 10                                | 8                   | 3                               | I/O         | TTL/ST         | Parallel Master Port Address bit 0 input<br>(Buffered Slave modes) and output<br>(Master modes) |
| PMA1     | 9                 | 12                                | 10                  | 2                               | I/O         | TTL/ST         | Parallel Master Port Address bit 1 input<br>(Buffered Slave modes) and output<br>(Master modes) |
| PMA2     |                   | _                                 | _                   | 27                              | 0           | _              | Parallel Master Port address                                                                    |
| PMA3     |                   |                                   |                     | 38                              | 0           | —              | (Demultiplexed Master modes)                                                                    |
| PMA4     |                   |                                   |                     | 37                              | 0           | —              |                                                                                                 |
| PMA5     |                   | _                                 | _                   | 4                               | 0           | _              |                                                                                                 |
| PMA6     |                   | _                                 | _                   | 5                               | 0           | _              |                                                                                                 |
| PMA7     |                   |                                   |                     | 13                              | 0           | —              |                                                                                                 |
| PMA8     |                   | _                                 | _                   | 32                              | 0           | _              |                                                                                                 |
| PMA9     |                   | _                                 | _                   | 35                              | 0           | _              |                                                                                                 |
| PMA10    |                   | _                                 | _                   | 12                              | 0           | _              |                                                                                                 |
| PMCS1    | 23                | 26                                | 29                  | 15                              | 0           | _              | Parallel Master Port Chip Select 1 strobe                                                       |
|          | 20 <sup>(2)</sup> | 23 <sup>(2)</sup>                 | 26 <sup>(2)</sup>   | 10 <sup>(2)</sup>               | 1/0         | TTI /CT        | Parallel Master Port data (Demultiplexed                                                        |
|          | 1 <sup>(3)</sup>  | 4 <sup>(3)</sup>                  | 35 <sup>(3)</sup>   | 21 <sup>(3)</sup>               | 1/0         | 111/31         | Master mode) or address/data                                                                    |
|          | 19 <b>(2)</b>     | 22 <sup>(2)</sup>                 | 25 <sup>(2)</sup>   | 9(2)                            | 1/0         | TTI /CT        | (Multiplexed Master modes)                                                                      |
|          | 2 <sup>(3)</sup>  | 5 <sup>(3)</sup>                  | 36 <sup>(3)</sup>   | 22 <sup>(3)</sup>               | 1/0         | 111/31         |                                                                                                 |
|          | 18 <sup>(2)</sup> | 21 <sup>(2)</sup>                 | 24 <sup>(2)</sup>   | 8 <sup>(2)</sup>                | 1/0         | TTI /ST        |                                                                                                 |
|          | ვ( <b>3</b> )     | 6 <sup>(3)</sup>                  | 1 <sup>(3)</sup>    | 23 <sup>(3)</sup>               | 1/0         | 116/01         |                                                                                                 |
| PMD3     | 15                | 18                                | 19                  | 1                               | I/O         | TTL/ST         |                                                                                                 |
| PMD4     | 14                | 17                                | 18                  | 44                              | I/O         | TTL/ST         |                                                                                                 |
| PMD5     | 13                | 16                                | 17                  | 43                              | I/O         | TTL/ST         |                                                                                                 |
| PMD6     | 12 <sup>(2)</sup> | 15 <sup>(2)</sup>                 | 16 <sup>(2)</sup>   | 42 <sup>(2)</sup>               | 1/0         | TTI /CT        | 1                                                                                               |
|          | 28 <sup>(3)</sup> | 3(3)                              | 34 <b>(3)</b>       | 20 <sup>(3)</sup>               | 1/0         | 111/31         |                                                                                                 |
| PMD7     | 11(2)             | 14 <sup>(2)</sup>                 | 15 <b>(2)</b>       | 41 <sup>(2)</sup>               | 1/0         | TTI /ST        |                                                                                                 |
|          | 27 <sup>(3)</sup> | 2 <sup>(3)</sup>                  | 33 <b>(3)</b>       | 19 <sup>(3)</sup>               | 1/0         | 112/01         |                                                                                                 |
| PMRD     | 21                | 24                                | 27                  | 11                              | 0           | —              | Parallel Master Port read strobe                                                                |
|          | 22 <sup>(2)</sup> | 25 <sup>(2)</sup>                 | 28 <sup>(2)</sup>   | 14 <sup>(2)</sup>               | 0           |                | Parallel Master Port write strope                                                               |
|          | 4 <sup>(3)</sup>  | 7 <sup>(3)</sup>                  | 2 <sup>(3)</sup>    | 24 <sup>(3)</sup>               | Ŭ           |                | T arallel master Fort while strobe                                                              |
| VBUS     | 12 <sup>(3)</sup> | 15 <sup>(3)</sup>                 | 16 <b>(3)</b>       | 42 <sup>(3)</sup>               | Ι           | Analog         | USB bus power monitor                                                                           |
| VUSB3V3  | 20 <sup>(3)</sup> | 23 <sup>(3)</sup>                 | 26 <sup>(3)</sup>   | 10 <sup>(3)</sup>               | Р           | _              | USB internal transceiver supply. This pin must be connected to VDD.                             |
| VBUSON   | 22 <sup>(3)</sup> | 25 <sup>(3)</sup>                 | 28 <sup>(3)</sup>   | 14 <sup>(3)</sup>               | 0           |                | USB Host and OTG bus power control<br>output                                                    |
| D+       | 18 <sup>(3)</sup> | 21 <sup>(3)</sup>                 | 24 <sup>(3)</sup>   | 8 <sup>(3)</sup>                | I/O         | Analog         | USB D+                                                                                          |
| D-       | 19 <sup>(3)</sup> | 22 <sup>(3)</sup>                 | 25 <sup>(3)</sup>   | 9(3)                            | I/O         | Analog         | USB D-                                                                                          |
| Legend:  | CMOS = C          | MOS compa                         | atible input        | or output                       |             | Analog =       | Analog input P = Power                                                                          |
|          | ST = Schmi        | tt Trigger in                     | put with CN         | NOS levels                      |             | O = Outp       | but I=Input                                                                                     |
|          | L  =   L          | nput buffer                       |                     |                                 |             | PPS = P        | eripheral Pin Select — = N/A                                                                    |

#### 

Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability.

2: Pin number for PIC32MX1XX devices only.

3: Pin number for PIC32MX2XX devices only.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 01.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:10        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 7.0          | U-0               | U-0               | U-0               | U-0               | R-0               | R-0               | R-0              | R-0              |
| 7:0          |                   |                   |                   |                   | RDWR              | [                 | DMACH<2:0>       |                  |

### REGISTER 9-2: DMASTAT: DMA STATUS REGISTER

### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

### bit 31-4 Unimplemented: Read as '0'

- bit 3 RDWR: Read/Write Status bit
  - 1 = Last DMA bus access was a read
  - 0 = Last DMA bus access was a write
- bit 2-0 **DMACH<2:0>:** DMA Channel bits These bits contain the value of the most recent active DMA channel.

### REGISTER 9-3: DMAADDR: DMA ADDRESS REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|--|
| 01.04        | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |  |  |  |
| 31:24        | DMAADDR<31:24>    |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |  |
| 00.40        | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |  |  |  |
| 23:10        | DMAADDR<23:16>    |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |  |
| 15.0         | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |  |  |  |
| 10.0         | DMAADDR<15:8>     |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |  |
| 7.0          | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |  |  |  |
| 7:0          |                   |                   |                   | DMAADD            | R<7:0>            |                   |                  |                  |  |  |  |  |  |

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-0 DMAADDR<31:0>: DMA Module Address bits

These bits contain the address of the most recent DMA access.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          |                   |                   |                   | CHPDA             | Γ<7:0>            |                   |                  |                  |

### REGISTER 9-18: DCHxDAT: DMA CHANNEL 'x' PATTERN DATA REGISTER

### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

### bit 31-8 Unimplemented: Read as '0'

### bit 7-0 CHPDAT<7:0>: Channel Data Register bits

Pattern Terminate mode: Data to be matched must be stored in this register to allow a "terminate on match".

All other modes: Unused.

|              |                   | •••••             |                   |                   |                   |                   |                  |                  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
|              | —                 | —                 |                   | —                 | —                 |                   |                  | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | _                 | —                 |                   | _                 | _                 |                   |                  | _                |
| 15.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | —                 | —                 | -                 | —                 | —                 |                   | -                | —                |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          |                   |                   |                   | BDTPTR            | H<23:16>          |                   |                  |                  |

### REGISTER 10-18: U1BDTP2: USB BUFFER DESCRIPTOR TABLE PAGE 2 REGISTER

# Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown

### bit 31-8 Unimplemented: Read as '0'

bit 7-0 **BDTPTRH<23:16>:** Buffer Descriptor Table Base Address bits This 8-bit value provides address bits 23 through 16 of the Buffer Descriptor Table base address, which defines the starting location of the Buffer Descriptor Table in system memory. The 32-bit Buffer Descriptor Table base address is 512-byte aligned.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 21.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 51.24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |  |  |
| 22.16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 23.10        | _                 | —                 | _                 | —                 | —                 | _                 | —                | —                |  |  |
| 15.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 15.0         | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 7:0          | BDTPTRU<31:24>    |                   |                   |                   |                   |                   |                  |                  |  |  |

### REGISTER 10-19: U1BDTP3: USB BUFFER DESCRIPTOR TABLE PAGE 3 REGISTER

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-8 Unimplemented: Read as '0'

bit 7-0 **BDTPTRU<31:24>:** Buffer Descriptor Table Base Address bits This 8-bit value provides address bits 31 through 24 of the Buffer Descriptor Table base address, defines the starting location of the Buffer Descriptor Table in system memory. The 32-bit Buffer Descriptor Table base address is 512-byte aligned.

### REGISTER 12-1: T1CON: TYPE A TIMER CONTROL REGISTER (CONTINUED)

- bit 3 Unimplemented: Read as '0'
  bit 2 TSYNC: Timer External Clock Input Synchronization Selection bit When TCS = 1: 1 = External clock input is synchronized 0 = External clock input is not synchronized When TCS = 0: This bit is ignored.
  bit 1 TCS: Timer Clock Source Select bit 1 = External clock from TxCKI pin
  - 0 = Internal peripheral clock
- bit 0 Unimplemented: Read as '0'
- **Note 1:** When using 1:1 PBCmLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

### REGISTER 20-1: PMCON: PARALLEL PORT CONTROL REGISTER (CONTINUED)

- bit 4 Unimplemented: Read as '0' CS1P: Chip Select 0 Polarity bit<sup>(2)</sup> bit 3 1 = Active-high (PMCS1)  $0 = \text{Active-low}(\overline{PMCS1})$ bit 2 Unimplemented: Read as '0' bit 1 WRSP: Write Strobe Polarity bit For Slave Modes and Master mode 2 (MODE<1:0> = 00,01,10): 1 = Write strobe active-high (PMWR) 0 = Write strobe active-low (PMWR) For Master mode 1 (MODE<1:0> = 11): 1 = Enable strobe active-high (PMENB) 0 = Enable strobe active-low (PMENB) bit 0 RDSP: Read Strobe Polarity bit For Slave modes and Master mode 2 (MODE<1:0> = 00,01,10): 1 = Read Strobe active-high (PMRD)  $0 = \text{Read Strobe active-low}(\overline{PMRD})$ For Master mode 1 (MODE<1:0> = 11): 1 = Read/write strobe active-high (PMRD/PMWR)
  - 0 = Read/write strobe active-low (PMRD/PMWR)
  - **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON control bit.
    - 2: These bits have no effect when their corresponding pins are used as address lines.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 31:24        | —                 | —                 | —                 | —                 | —                 | _                 | —                | -                |  |
| 22.16        | U-0               | U-0               | U-0               | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |  |
| 23:10        | —                 | —                 | —                 | MONTH10           |                   | MONTH             | 101<3:0>         |                  |  |
| 45.0         | U-0               | U-0               | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |  |
| 15:8         | —                 | —                 | DAY1              | 0<1:0>            |                   | DAY01             | <3:0>            |                  |  |
| 7.0          | U-0               | U-0               | U-0               | U-0               | U-0               | R/W-x             | R/W-x            | R/W-x            |  |
| 7:0          |                   |                   | _                 | _                 | — WDAY01<2:0>     |                   |                  | >                |  |

### REGISTER 21-6: ALRMDATE: ALARM DATE VALUE REGISTER

### Legend:

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-21 Unimplemented: Read as '0'

bit 20 MONTH10: Binary Coded Decimal value of months bits, 10s place digit; contains a value of 0 or 1

bit 19-16 **MONTH01<3:0>:** Binary Coded Decimal value of months bits, 1s place digit; contains a value from 0 to 9 bit 15-14 **Unimplemented:** Read as '0'

bit 13-12 DAY10<1:0>: Binary Coded Decimal value of days bits, 10s place digit; contains a value from 0 to 3

bit 11-8 **DAY01<3:0>:** Binary Coded Decimal value of days bits, 1s place digit; contains a value from 0 to 9

bit 7-3 Unimplemented: Read as '0'

bit 2-0 WDAY01<2:0>: Binary Coded Decimal value of weekdays bits; contains a value from 0 to 6

#### 22.0 **10-BIT ANALOG-TO-DIGITAL** CONVERTER (ADC)

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 17. "10-bit Analog-to-Digital Converter (ADC)" (DS60001104), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32).

The 10-bit Analog-to-Digital Converter (ADC) includes the following features:

- Successive Approximation Register (SAR) conversion
- · Up to 1 Msps conversion speed

**FIGURE 22-1:** 

- Up to 13 analog input pins
- External voltage reference input pins
- · One unipolar, differential Sample and Hold Amplifier (SHA)
- Automatic Channel Scan mode
- Selectable conversion trigger source
- · 16-word conversion result buffer
- Selectable buffer fill modes
- Eight conversion result format options
- · Operation during Sleep and Idle modes

A block diagram of the 10-bit ADC is illustrated in Figure 22-1. Figure 22-2 illustrates a block diagram of the ADC conversion clock period. The 10-bit ADC has up to 13 analog input pins, designated AN0-AN12. In addition, there are two analog input pins for external voltage reference connections. These voltage reference inputs may be shared with other analog input pins and may be common to other analog module references.



### 5: This selection is only used with CTMU capacitive and time measurement.

ADC1 MODULE BLOCK DIAGRAM

### TABLE 22-1: ADC REGISTER MAP (CONTINUED)

| ess                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ø     |       |                                    |       |       |       |       |         | Bi         | ts        |          |      |      |      |      |      |      | s         |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------------------------------------|-------|-------|-------|-------|---------|------------|-----------|----------|------|------|------|------|------|------|-----------|
| Virtual Addr<br>(BF80_#) | Supply         Fegister         Supply         Supply <thsuply< th=""> <thsuply< th="">         Suply<th>31/15</th><th>30/14</th><th>29/13</th><th>28/12</th><th>27/11</th><th>26/10</th><th>25/9</th><th>24/8</th><th>23/7</th><th>22/6</th><th>21/5</th><th>20/4</th><th>19/3</th><th>18/2</th><th>17/1</th><th>16/0</th><th>All Reset</th></thsuply<></thsuply<> |       | 31/15 | 30/14                              | 29/13 | 28/12 | 27/11 | 26/10 | 25/9    | 24/8       | 23/7      | 22/6     | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Reset |
| 9120                     | ADC1BUEB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 31:16 |       |                                    |       |       |       |       | ADC Res | ult Word B |           | B<31.0>) |      |      |      |      |      |      | 0000      |
| 0120                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 15:0  |       |                                    |       |       |       |       |         |            |           |          |      |      |      |      |      |      |           |
| 0120                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 31:16 |       |                                    |       |       |       |       |         |            |           | C-21:0>) |      |      |      |      |      |      | 0000      |
| 9130                     | ADCIDUFC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 15:0  |       |                                    |       |       |       |       | ADC Res |            | (ADC IBUF | (<31.02) |      |      |      |      |      |      | 0000      |
| 0140                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 31:16 |       |                                    |       |       |       |       |         |            |           | D-21:0>) |      |      |      |      |      |      | 0000      |
| 9140                     | ADCIDUFD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 15:0  |       |                                    |       |       |       |       | ADC Res |            | (ADC IBUF | D<31.02) |      |      |      |      |      |      | 0000      |
| 0150                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 31:16 |       |                                    |       |       |       |       |         | ult Word E |           | E-31.05) |      |      |      |      |      |      | 0000      |
| 9150                     | ADCIDUIL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 15:0  |       | ADC Result Word E (ADC1BUFE<31:0>) |       |       |       |       |         |            |           |          |      |      |      |      |      |      |           |
| 0160                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 31:16 |       |                                    |       |       |       |       |         |            |           |          |      |      |      |      |      |      |           |
| 9100                     | ADGIBUFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 15:0  |       |                                    |       |       |       |       | ADC Res |            |           | r>31.02) |      |      |      |      |      |      | 0000      |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register has corresponding CLR, SET and INV registers at its virtual address, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for details.

PIC32MX1XX/2XX 28/36/44-PIN FAMILY

NOTES:

### TABLE 26-2: PERIPHERAL MODULE DISABLE REGISTER MAP

| ess                      |                                 |           |       |       |       |       |       |       |        |        | Bits |      |      |       |       |        |        |        | \$         |
|--------------------------|---------------------------------|-----------|-------|-------|-------|-------|-------|-------|--------|--------|------|------|------|-------|-------|--------|--------|--------|------------|
| Virtual Addr<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9   | 24/8   | 23/7 | 22/6 | 21/5 | 20/4  | 19/3  | 18/2   | 17/1   | 16/0   | All Resets |
| F0.40                    |                                 | 31:16     | —     | —     | _     | _     | —     | _     | _      | —      | _    | _    | _    |       | _     | —      |        | —      | 0000       |
| F240                     | FIVIDI                          | 15:0      | _     | _     |       | CVRMD | _     |       | _      | CTMUMD | —    | _    |      |       | _     | -      |        | AD1MD  | 0000       |
| 5050                     |                                 | 31:16     | _     | -     |       |       | _     |       | _      | —      | _    | _    |      |       | _     | -      |        | _      | 0000       |
| F230                     | FIVIDZ                          | 15:0      | _     | _     | _     | _     | —     | _     | _      | —      | _    | —    | _    | _     | _     | CMP3MD | CMP2MD | CMP1MD | 0000       |
| E260                     | PMD3                            | 31:16     | —     | —     | _     | _     | —     | _     | —      | —      | —    | —    | _    | OC5MD | OC4MD | OC3MD  | OC2MD  | OC1MD  | 0000       |
| F200                     | T WID5                          | 15:0      | —     | —     | _     | _     | —     | _     | —      | —      | —    | —    | _    | IC5MD | IC4MD | IC3MD  | IC2MD  | IC1MD  | 0000       |
| E270                     |                                 | 31:16     | —     | —     | _     | _     | —     | _     | —      | —      | —    | —    | _    | _     | —     | —      | -      | —      | 0000       |
| F270                     |                                 | 15:0      | —     | —     | _     | _     | —     | _     | —      | —      | —    | —    | _    | T5MD  | T4MD  | T3MD   | T2MD   | T1MD   | 0000       |
| E200                     |                                 | 31:16     | —     | —     | _     | _     | —     | _     | —      | USB1MD | —    | —    | _    | _     | —     | —      | I2C1MD | I2C1MD | 0000       |
| F200                     | T WID5                          | 15:0      | —     | —     | _     | _     | —     | _     | SPI2MD | SPI1MD | —    | —    | _    | _     | —     | —      | U2MD   | U1MD   | 0000       |
| E200                     | PMD6                            | 31:16     | _     | _     | _     | _     | _     | _     | _      | —      | _    | _    | -    | _     | _     | _      | -      | PMPMD  | 0000       |
| F290                     |                                 | 15:0      | _     | _     | _     | _     | _     | _     | _      | —      | _    | _    | -    | _     | _     | _      | REFOMD | RTCCMD | 0000       |

Legend: x = unknown value on Reset; -- = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

| Bit<br>Range | Bit<br>31/23/15/7     | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1             | Bit<br>24/16/8/0 |  |
|--------------|-----------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------------------|------------------|--|
| 24.24        | r-1                   | r-1               | r-1               | r-1               | r-1               | r-1               | r-1                          | r-1              |  |
| 31:24        | —                     | —                 | —                 | —                 | —                 | —                 | —                            | —                |  |
| 00.40        | r-1                   | r-1               | r-1               | r-1               | r-1               | R/P               | R/P                          | R/P              |  |
| 23:10        | —                     | —                 | —                 | —                 | —                 | FPLLODIV<2:0>     |                              |                  |  |
| 45.0         | R/P                   | r-1               | r-1               | r-1               | r-1               | R/P               | R/P                          | R/P              |  |
| 15:8         | UPLLEN <sup>(1)</sup> | —                 | —                 | _                 | _                 | UF                | UPLLIDIV<2:0> <sup>(1)</sup> |                  |  |
| 7.0          | r-1                   | R/P-1             | R/P               | R/P-1             | r-1               | R/P               | R/P                          | R/P              |  |
| 7:0          | _                     | F                 | PLLMUL<2:0>       | •                 | _                 | FPLLIDIV<2:0>     |                              |                  |  |

#### **DEVCFG2: DEVICE CONFIGURATION WORD 2 REGISTER 27-3:**

| Legend:           | r = Reserved bit | P = Programmable bit   |                    |  |  |  |
|-------------------|------------------|------------------------|--------------------|--|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | read as '0'        |  |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |  |  |  |

### bit 31-19 Reserved: Write '1'

bit 15

bit 7

bit 18-16 FPLLODIV<2:0>: Default PLL Output Divisor bits

- 111 = PLL output divided by 256 110 = PLL output divided by 64 101 = PLL output divided by 32 100 = PLL output divided by 16 011 = PLL output divided by 8 010 = PLL output divided by 4 001 = PLL output divided by 2 000 = PLL output divided by 1 UPLLEN: USB PLL Enable bit<sup>(1)</sup> 1 = Disable and bypass USB PLL 0 = Enable USB PLL bit 14-11 Reserved: Write '1' bit 10-8 UPLLIDIV<2:0>: USB PLL Input Divider bits<sup>(1)</sup> 111 = 12x divider 110 = 10x divider 101 = 6x divider100 = 5x divider 011 = 4x divider 010 = 3x divider 010 = 3x divider 001 = 2x divider000 = 1x divider Reserved: Write '1'
- bit 6-4 FPLLMUL<2:0>: PLL Multiplier bits
  - 111 = 24x multiplier 110 = 21x multiplier
  - 101 = 20x multiplier
  - 100 = 19x multiplier
  - 011 = 18x multiplier
  - 010 = 17x multiplier
  - 001 = 16x multiplier
  - 000 = 15x multiplier
- bit 3 Reserved: Write '1'

Note 1: This bit is only available on PIC32MX2XX devices.

|               |        |                                                         | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) |                        |            |                    |                                                                                                                                       |  |  |
|---------------|--------|---------------------------------------------------------|-----------------------------------------------------------------------|------------------------|------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|
|               |        |                                                         | Operating tempe                                                       | erature -4             | 40°C ≤ TA  | ≤ +85°C<br>≤ +105° | C for Industrial<br>C for V-temp                                                                                                      |  |  |
| Param.<br>No. | Symbol | Characteristics                                         | Min.                                                                  | Typical <sup>(1)</sup> | Max.       | Units              | Conditions                                                                                                                            |  |  |
|               | VIL    | Input Low Voltage                                       |                                                                       |                        |            |                    |                                                                                                                                       |  |  |
| DI10          |        | I/O Pins with PMP                                       | Vss                                                                   | —                      | 0.15 Vdd   | V                  |                                                                                                                                       |  |  |
|               |        | I/O Pins                                                | Vss                                                                   | —                      | 0.2 Vdd    | V                  |                                                                                                                                       |  |  |
| DI18          |        | SDAx, SCLx                                              | Vss                                                                   | _                      | 0.3 Vdd    | V                  | SMBus disabled (Note 4)                                                                                                               |  |  |
| DI19          |        | SDAx, SCLx                                              | Vss                                                                   | _                      | 0.8        | V                  | SMBus enabled<br>(Note 4)                                                                                                             |  |  |
|               | VIH    | Input High Voltage                                      |                                                                       |                        |            |                    |                                                                                                                                       |  |  |
| DI20          |        | I/O Pins not 5V-tolerant <sup>(5)</sup>                 | 0.65 VDD                                                              | _                      | Vdd        | V                  | (Note 4,6)                                                                                                                            |  |  |
|               |        | I/O Pins 5V-tolerant with<br>PMP <sup>(5)</sup>         | 0.25 VDD + 0.8V                                                       | _                      | 5.5        | V                  | (Note 4,6)                                                                                                                            |  |  |
|               |        | I/O Pins 5V-tolerant <sup>(5)</sup>                     | 0.65 VDD                                                              | —                      | 5.5        | V                  |                                                                                                                                       |  |  |
| DI28          |        | SDAx, SCLx                                              | 0.65 VDD                                                              | _                      | 5.5        | V                  | SMBus disabled<br>(Note 4,6)                                                                                                          |  |  |
| DI29          |        | SDAx, SCLx                                              | 2.1                                                                   | _                      | 5.5        | V                  | SMBus enabled,<br>2.3V ≤ VPIN ≤ 5.5<br>(Note 4,6)                                                                                     |  |  |
| DI30          | ICNPU  | Change Notification<br>Pull-up Current                  | —                                                                     | —                      | -50        | μA                 | VDD = 3.3V, VPIN = VSS<br>(Note 3,6)                                                                                                  |  |  |
| DI31          | ICNPD  | Change Notification<br>Pull-down Current <sup>(4)</sup> | —                                                                     | —                      | -50        | μA                 | VDD = 3.3V, VPIN = VDD                                                                                                                |  |  |
|               | lı∟    | Input Leakage Current<br>(Note 3)                       |                                                                       |                        |            |                    |                                                                                                                                       |  |  |
| DI50          |        | I/O Ports                                               | _                                                                     | —                      | <u>+</u> 1 | μA                 | Vss $\leq$ VPIN $\leq$ VDD,<br>Pin at high-impedance                                                                                  |  |  |
| DI51          |        | Analog Input Pins                                       | _                                                                     | _                      | <u>+</u> 1 | μA                 | $Vss \le VPIN \le VDD$ ,<br>Pin at high-impedance                                                                                     |  |  |
| DI55          |        | MCLR(2)                                                 | _                                                                     | —                      | <u>+</u> 1 | μA                 | $VSS \leq VPIN \leq VDD$                                                                                                              |  |  |
| DI56          |        | OSC1                                                    | _                                                                     | _                      | <u>+</u> 1 | μA                 | $\label{eq:VSS} \begin{split} &V{\sf SS} \leq V{\sf PIN} \leq V{\sf DD}, \\ &X{\sf T} \text{ and }H{\sf S} \text{ modes} \end{split}$ |  |  |

### TABLE 30-8: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS

**Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

- 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.
- 3: Negative current is defined as current sourced by the pin.
- 4: This parameter is characterized, but not tested in manufacturing.
- 5: See the "Pin Diagrams" section for the 5V-tolerant pins.
- 6: The VIH specifications are only in relation to externally applied inputs, and not with respect to the userselectable internal pull-ups. External open drain input signals utilizing the internal pull-ups of the PIC32 device are guaranteed to be recognized only as a logic "high" internally to the PIC32 device, provided that the external load does not exceed the minimum value of ICNPU. For External "input" logic inputs that require a pull-up source, to guarantee the minimum VIH of those components, it is recommended to use an external pull-up resistor rather than the internal pull-ups of the PIC32 device.

| DC CHA        | RACTERI | STICS                                                     | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |         |      |       |                                                                                        |  |  |
|---------------|---------|-----------------------------------------------------------|-------------------------------------------------------|---------|------|-------|----------------------------------------------------------------------------------------|--|--|
| Param.<br>No. | Symbol  | Characteristics                                           | Min.                                                  | Typical | Max. | Units | Comments                                                                               |  |  |
| D300          | VIOFF   | Input Offset Voltage                                      | -                                                     | ±7.5    | ±25  | mV    | AVDD = VDD,<br>AVSS = VSS                                                              |  |  |
| D301          | VICM    | Input Common Mode Voltage                                 | 0                                                     | _       | Vdd  | V     | AVDD = VDD,<br>AVss = Vss<br>(Note 2)                                                  |  |  |
| D302          | CMRR    | Common Mode Rejection Ratio                               | 55                                                    | —       | _    | dB    | Max VICM = (VDD - 1)V<br>(Note 2)                                                      |  |  |
| D303A         | TRESP   | Large Signal Response Time                                | —                                                     | 150     | 400  | ns    | AVDD = VDD, AVSS = VSS<br>(Note 1,2)                                                   |  |  |
| D303B         | TSRESP  | Small Signal Response Time                                | -                                                     | 1       | _    | μs    | This is defined as an input<br>step of 50 mV with 15 mV<br>of overdrive (Note 2)       |  |  |
| D304          | ON2ov   | Comparator Enabled to Output<br>Valid                     | -                                                     |         | 10   | μS    | Comparator module is<br>configured before setting<br>the comparator ON bit<br>(Note 2) |  |  |
| D305          | IVREF   | Internal Voltage Reference                                | 1.14                                                  | 1.2     | 1.26 | V     | —                                                                                      |  |  |
| D312          | TSET    | Internal Comparator Voltage<br>DRC Reference Setting time |                                                       |         | 10   | μs    | (Note 3)                                                                               |  |  |

### TABLE 30-13: COMPARATOR SPECIFICATIONS

**Note 1:** Response time measured with one comparator input at (VDD – 1.5)/2, while the other input transitions from Vss to VDD.

**2:** These parameters are characterized but not tested.

**3:** Settling time measured while CVRR = 1 and CVR<3:0> transitions from '0000' to '1111'. This parameter is characterized, but not tested in manufacturing.

**4:** The Comparator module is functional at VBORMIN < VDD < VDDMIN, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized.

### TABLE 30-37: PARALLEL SLAVE PORT REQUIREMENTS

| АС СН         | IARACTE      | RISTICS                                                                          | $\label{eq:conditions: 2.3V to 3.6V} \begin{array}{l} \mbox{Standard Operating Conditions: 2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-temp} \end{array}$ |      |      |       |            |  |
|---------------|--------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|------------|--|
| Para<br>m.No. | Symbol       | Characteristics <sup>(1)</sup>                                                   | Min.                                                                                                                                                                                                                                                                                                                    | Тур. | Max. | Units | Conditions |  |
| PS1           | TdtV2wr<br>H | Data In Valid before $\overline{WR}$ or $\overline{CS}$<br>Inactive (setup time) | 20                                                                                                                                                                                                                                                                                                                      |      |      | ns    | _          |  |
| PS2           | TwrH2dt<br>I | WR or CS Inactive to Data-In Invalid (hold time)                                 | 40                                                                                                                                                                                                                                                                                                                      |      | —    | ns    | —          |  |
| PS3           | TrdL2dt<br>V | RD and CS Active to Data-Out Valid                                               | —                                                                                                                                                                                                                                                                                                                       |      | 60   | ns    | —          |  |
| PS4           | TrdH2dtl     | RD Active or CS Inactive to Data-Out Invalid                                     | 0                                                                                                                                                                                                                                                                                                                       | _    | 10   | ns    | —          |  |
| PS5           | Tcs          | CS Active Time                                                                   | Трв + 40                                                                                                                                                                                                                                                                                                                |      | —    | ns    | —          |  |
| PS6           | TwR          | WR Active Time                                                                   | Трв + 25                                                                                                                                                                                                                                                                                                                |      | _    | ns    | _          |  |
| PS7           | Trd          | RD Active Time                                                                   | Трв + 25                                                                                                                                                                                                                                                                                                                | _    | _    | ns    | _          |  |

**Note 1:** These parameters are characterized, but not tested in manufacturing.

### FIGURE 30-21: PARALLEL MASTER PORT READ TIMING DIAGRAM



28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



### RECOMMENDED LAND PATTERN

|                          | 1   | MILLIMETER | S    |      |
|--------------------------|-----|------------|------|------|
| Dimensi                  | MIN | NOM        | MAX  |      |
| Contact Pitch            |     | 1.27 BSC   |      |      |
| Contact Pad Spacing      | С   |            | 9.40 |      |
| Contact Pad Width (X28)  | X   |            |      | 0.60 |
| Contact Pad Length (X28) | Y   |            |      | 2.00 |
| Distance Between Pads    | Gx  | 0.67       |      |      |
| Distance Between Pads    | G   | 7.40       |      |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2052A

### **Revision D (February 2012)**

All occurrences of VUSB were changed to: VUSB3V3. In addition, text and formatting changes were incorporated throughout the document.

All other major changes are referenced by their respective section in Table A-3.

### TABLE A-3: MAJOR SECTION UPDATES

| Section                                                                                                                             | Update Description                                                                                                                                                                |
|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "32-bit Microcontrollers (up to 128<br>KB Flash and 32 KB SRAM) with<br>Audio and Graphics Interfaces, USB,<br>and Advanced Analog" | Corrected a part number error in all pin diagrams.                                                                                                                                |
|                                                                                                                                     | Updated the DMA Channels (Programmable/Dedicated) column in the PIC32MX1XX General Purpose Family Features (see Table 1).                                                         |
| 1.0 "Device Overview"                                                                                                               | Added the TQFP and VTLA packages to the 44-pin column heading and updated the pin numbers for the SCL1, SCL2, SDA1, and SDA2 pins in the Pinout I/O Descriptions (see Table 1-1). |
| 7.0 "Interrupt Controller"                                                                                                          | Updated the Note that follows the features.                                                                                                                                       |
|                                                                                                                                     | Updated the Interrupt Controller Block Diagram (see Figure 7-1).                                                                                                                  |
| 29.0 "Electrical Characteristics"                                                                                                   | Updated the Maximum values for parameters DC20-DC24, and the Minimum value for parameter DC21 in the Operating Current (IDD) DC Characteristics (see Table 29-5).                 |
|                                                                                                                                     | Updated all Minimum and Maximum values for the Idle Current (IIDLE) DC Characteristics (see Table 29-6).                                                                          |
|                                                                                                                                     | Updated the Maximum values for parameters DC40k, DC40l, DC40n, and DC40m in the Power-down Current (IPD) DC Characteristics (see Table 29-7).                                     |
|                                                                                                                                     | Changed the minimum clock period for SCKx from 40 ns to 50 ns in Note 3 of the SPIx Master and Slave Mode Timing Requirements (see Table 29-26 through Table 29-29).              |
| 30.0 "DC and AC Device<br>Characteristics Graphs"                                                                                   | Updated the Typical IIDLE Current @ VDD = 3.3V graph (see Figure 30-5).                                                                                                           |